xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/pmac_zilog.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for PowerMac Z85c30 based ESCC cell found in the
4*4882a593Smuzhiyun  * "macio" ASICs of various PowerMac models
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Derived from drivers/macintosh/macserial.c by Paul Mackerras
9*4882a593Smuzhiyun  * and drivers/serial/sunzilog.c by David S. Miller
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
12*4882a593Smuzhiyun  * adapted special tweaks needed for us. I don't think it's worth
13*4882a593Smuzhiyun  * merging back those though. The DMA code still has to get in
14*4882a593Smuzhiyun  * and once done, I expect that driver to remain fairly stable in
15*4882a593Smuzhiyun  * the long term, unless we change the driver model again...
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * 2004-08-06 Harald Welte <laforge@gnumonks.org>
18*4882a593Smuzhiyun  *	- Enable BREAK interrupt
19*4882a593Smuzhiyun  *	- Add support for sysreq
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * TODO:   - Add DMA support
22*4882a593Smuzhiyun  *         - Defer port shutdown to a few seconds after close
23*4882a593Smuzhiyun  *         - maybe put something right into uap->clk_divisor
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #undef DEBUG
27*4882a593Smuzhiyun #undef DEBUG_HARD
28*4882a593Smuzhiyun #undef USE_CTRL_O_SYSRQ
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/tty.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <linux/tty_flip.h>
34*4882a593Smuzhiyun #include <linux/major.h>
35*4882a593Smuzhiyun #include <linux/string.h>
36*4882a593Smuzhiyun #include <linux/fcntl.h>
37*4882a593Smuzhiyun #include <linux/mm.h>
38*4882a593Smuzhiyun #include <linux/kernel.h>
39*4882a593Smuzhiyun #include <linux/delay.h>
40*4882a593Smuzhiyun #include <linux/init.h>
41*4882a593Smuzhiyun #include <linux/console.h>
42*4882a593Smuzhiyun #include <linux/adb.h>
43*4882a593Smuzhiyun #include <linux/pmu.h>
44*4882a593Smuzhiyun #include <linux/bitops.h>
45*4882a593Smuzhiyun #include <linux/sysrq.h>
46*4882a593Smuzhiyun #include <linux/mutex.h>
47*4882a593Smuzhiyun #include <linux/of_address.h>
48*4882a593Smuzhiyun #include <linux/of_irq.h>
49*4882a593Smuzhiyun #include <asm/sections.h>
50*4882a593Smuzhiyun #include <asm/io.h>
51*4882a593Smuzhiyun #include <asm/irq.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
54*4882a593Smuzhiyun #include <asm/prom.h>
55*4882a593Smuzhiyun #include <asm/machdep.h>
56*4882a593Smuzhiyun #include <asm/pmac_feature.h>
57*4882a593Smuzhiyun #include <asm/dbdma.h>
58*4882a593Smuzhiyun #include <asm/macio.h>
59*4882a593Smuzhiyun #else
60*4882a593Smuzhiyun #include <linux/platform_device.h>
61*4882a593Smuzhiyun #define of_machine_is_compatible(x) (0)
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #include <linux/serial.h>
65*4882a593Smuzhiyun #include <linux/serial_core.h>
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #include "pmac_zilog.h"
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Not yet implemented */
70*4882a593Smuzhiyun #undef HAS_DBDMA
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static char version[] __initdata = "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
73*4882a593Smuzhiyun MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
74*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the Mac and PowerMac serial ports.");
75*4882a593Smuzhiyun MODULE_LICENSE("GPL");
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_PMACZILOG_TTYS
78*4882a593Smuzhiyun #define PMACZILOG_MAJOR		TTY_MAJOR
79*4882a593Smuzhiyun #define PMACZILOG_MINOR		64
80*4882a593Smuzhiyun #define PMACZILOG_NAME		"ttyS"
81*4882a593Smuzhiyun #else
82*4882a593Smuzhiyun #define PMACZILOG_MAJOR		204
83*4882a593Smuzhiyun #define PMACZILOG_MINOR		192
84*4882a593Smuzhiyun #define PMACZILOG_NAME		"ttyPZ"
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define pmz_debug(fmt, arg...)	pr_debug("ttyPZ%d: " fmt, uap->port.line, ## arg)
88*4882a593Smuzhiyun #define pmz_error(fmt, arg...)	pr_err("ttyPZ%d: " fmt, uap->port.line, ## arg)
89*4882a593Smuzhiyun #define pmz_info(fmt, arg...)	pr_info("ttyPZ%d: " fmt, uap->port.line, ## arg)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * For the sake of early serial console, we can do a pre-probe
93*4882a593Smuzhiyun  * (optional) of the ports at rather early boot time.
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun static struct uart_pmac_port	pmz_ports[MAX_ZS_PORTS];
96*4882a593Smuzhiyun static int			pmz_ports_count;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static struct uart_driver pmz_uart_reg = {
99*4882a593Smuzhiyun 	.owner		=	THIS_MODULE,
100*4882a593Smuzhiyun 	.driver_name	=	PMACZILOG_NAME,
101*4882a593Smuzhiyun 	.dev_name	=	PMACZILOG_NAME,
102*4882a593Smuzhiyun 	.major		=	PMACZILOG_MAJOR,
103*4882a593Smuzhiyun 	.minor		=	PMACZILOG_MINOR,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Load all registers to reprogram the port
109*4882a593Smuzhiyun  * This function must only be called when the TX is not busy.  The UART
110*4882a593Smuzhiyun  * port lock must be held and local interrupts disabled.
111*4882a593Smuzhiyun  */
pmz_load_zsregs(struct uart_pmac_port * uap,u8 * regs)112*4882a593Smuzhiyun static void pmz_load_zsregs(struct uart_pmac_port *uap, u8 *regs)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	int i;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Let pending transmits finish.  */
117*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
118*4882a593Smuzhiyun 		unsigned char stat = read_zsreg(uap, R1);
119*4882a593Smuzhiyun 		if (stat & ALL_SNT)
120*4882a593Smuzhiyun 			break;
121*4882a593Smuzhiyun 		udelay(100);
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	ZS_CLEARERR(uap);
125*4882a593Smuzhiyun 	zssync(uap);
126*4882a593Smuzhiyun 	ZS_CLEARFIFO(uap);
127*4882a593Smuzhiyun 	zssync(uap);
128*4882a593Smuzhiyun 	ZS_CLEARERR(uap);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Disable all interrupts.  */
131*4882a593Smuzhiyun 	write_zsreg(uap, R1,
132*4882a593Smuzhiyun 		    regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Set parity, sync config, stop bits, and clock divisor.  */
135*4882a593Smuzhiyun 	write_zsreg(uap, R4, regs[R4]);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Set misc. TX/RX control bits.  */
138*4882a593Smuzhiyun 	write_zsreg(uap, R10, regs[R10]);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Set TX/RX controls sans the enable bits.  */
141*4882a593Smuzhiyun 	write_zsreg(uap, R3, regs[R3] & ~RxENABLE);
142*4882a593Smuzhiyun 	write_zsreg(uap, R5, regs[R5] & ~TxENABLE);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* now set R7 "prime" on ESCC */
145*4882a593Smuzhiyun 	write_zsreg(uap, R15, regs[R15] | EN85C30);
146*4882a593Smuzhiyun 	write_zsreg(uap, R7, regs[R7P]);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* make sure we use R7 "non-prime" on ESCC */
149*4882a593Smuzhiyun 	write_zsreg(uap, R15, regs[R15] & ~EN85C30);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Synchronous mode config.  */
152*4882a593Smuzhiyun 	write_zsreg(uap, R6, regs[R6]);
153*4882a593Smuzhiyun 	write_zsreg(uap, R7, regs[R7]);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Disable baud generator.  */
156*4882a593Smuzhiyun 	write_zsreg(uap, R14, regs[R14] & ~BRENAB);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Clock mode control.  */
159*4882a593Smuzhiyun 	write_zsreg(uap, R11, regs[R11]);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Lower and upper byte of baud rate generator divisor.  */
162*4882a593Smuzhiyun 	write_zsreg(uap, R12, regs[R12]);
163*4882a593Smuzhiyun 	write_zsreg(uap, R13, regs[R13]);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Now rewrite R14, with BRENAB (if set).  */
166*4882a593Smuzhiyun 	write_zsreg(uap, R14, regs[R14]);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Reset external status interrupts.  */
169*4882a593Smuzhiyun 	write_zsreg(uap, R0, RES_EXT_INT);
170*4882a593Smuzhiyun 	write_zsreg(uap, R0, RES_EXT_INT);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* Rewrite R3/R5, this time without enables masked.  */
173*4882a593Smuzhiyun 	write_zsreg(uap, R3, regs[R3]);
174*4882a593Smuzhiyun 	write_zsreg(uap, R5, regs[R5]);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Rewrite R1, this time without IRQ enabled masked.  */
177*4882a593Smuzhiyun 	write_zsreg(uap, R1, regs[R1]);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* Enable interrupts */
180*4882a593Smuzhiyun 	write_zsreg(uap, R9, regs[R9]);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * We do like sunzilog to avoid disrupting pending Tx
185*4882a593Smuzhiyun  * Reprogram the Zilog channel HW registers with the copies found in the
186*4882a593Smuzhiyun  * software state struct.  If the transmitter is busy, we defer this update
187*4882a593Smuzhiyun  * until the next TX complete interrupt.  Else, we do it right now.
188*4882a593Smuzhiyun  *
189*4882a593Smuzhiyun  * The UART port lock must be held and local interrupts disabled.
190*4882a593Smuzhiyun  */
pmz_maybe_update_regs(struct uart_pmac_port * uap)191*4882a593Smuzhiyun static void pmz_maybe_update_regs(struct uart_pmac_port *uap)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	if (!ZS_REGS_HELD(uap)) {
194*4882a593Smuzhiyun 		if (ZS_TX_ACTIVE(uap)) {
195*4882a593Smuzhiyun 			uap->flags |= PMACZILOG_FLAG_REGS_HELD;
196*4882a593Smuzhiyun 		} else {
197*4882a593Smuzhiyun 			pmz_debug("pmz: maybe_update_regs: updating\n");
198*4882a593Smuzhiyun 			pmz_load_zsregs(uap, uap->curregs);
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
pmz_interrupt_control(struct uart_pmac_port * uap,int enable)203*4882a593Smuzhiyun static void pmz_interrupt_control(struct uart_pmac_port *uap, int enable)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	if (enable) {
206*4882a593Smuzhiyun 		uap->curregs[1] |= INT_ALL_Rx | TxINT_ENAB;
207*4882a593Smuzhiyun 		if (!ZS_IS_EXTCLK(uap))
208*4882a593Smuzhiyun 			uap->curregs[1] |= EXT_INT_ENAB;
209*4882a593Smuzhiyun 	} else {
210*4882a593Smuzhiyun 		uap->curregs[1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 	write_zsreg(uap, R1, uap->curregs[1]);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
pmz_receive_chars(struct uart_pmac_port * uap)215*4882a593Smuzhiyun static bool pmz_receive_chars(struct uart_pmac_port *uap)
216*4882a593Smuzhiyun 	__must_hold(&uap->port.lock)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct tty_port *port;
219*4882a593Smuzhiyun 	unsigned char ch, r1, drop, flag;
220*4882a593Smuzhiyun 	int loops = 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Sanity check, make sure the old bug is no longer happening */
223*4882a593Smuzhiyun 	if (uap->port.state == NULL) {
224*4882a593Smuzhiyun 		WARN_ON(1);
225*4882a593Smuzhiyun 		(void)read_zsdata(uap);
226*4882a593Smuzhiyun 		return false;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 	port = &uap->port.state->port;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	while (1) {
231*4882a593Smuzhiyun 		drop = 0;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		r1 = read_zsreg(uap, R1);
234*4882a593Smuzhiyun 		ch = read_zsdata(uap);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
237*4882a593Smuzhiyun 			write_zsreg(uap, R0, ERR_RES);
238*4882a593Smuzhiyun 			zssync(uap);
239*4882a593Smuzhiyun 		}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		ch &= uap->parity_mask;
242*4882a593Smuzhiyun 		if (ch == 0 && uap->flags & PMACZILOG_FLAG_BREAK) {
243*4882a593Smuzhiyun 			uap->flags &= ~PMACZILOG_FLAG_BREAK;
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
247*4882a593Smuzhiyun #ifdef USE_CTRL_O_SYSRQ
248*4882a593Smuzhiyun 		/* Handle the SysRq ^O Hack */
249*4882a593Smuzhiyun 		if (ch == '\x0f') {
250*4882a593Smuzhiyun 			uap->port.sysrq = jiffies + HZ*5;
251*4882a593Smuzhiyun 			goto next_char;
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun #endif /* USE_CTRL_O_SYSRQ */
254*4882a593Smuzhiyun 		if (uap->port.sysrq) {
255*4882a593Smuzhiyun 			int swallow;
256*4882a593Smuzhiyun 			spin_unlock(&uap->port.lock);
257*4882a593Smuzhiyun 			swallow = uart_handle_sysrq_char(&uap->port, ch);
258*4882a593Smuzhiyun 			spin_lock(&uap->port.lock);
259*4882a593Smuzhiyun 			if (swallow)
260*4882a593Smuzhiyun 				goto next_char;
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun #endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		/* A real serial line, record the character and status.  */
265*4882a593Smuzhiyun 		if (drop)
266*4882a593Smuzhiyun 			goto next_char;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		flag = TTY_NORMAL;
269*4882a593Smuzhiyun 		uap->port.icount.rx++;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR | BRK_ABRT)) {
272*4882a593Smuzhiyun 			if (r1 & BRK_ABRT) {
273*4882a593Smuzhiyun 				pmz_debug("pmz: got break !\n");
274*4882a593Smuzhiyun 				r1 &= ~(PAR_ERR | CRC_ERR);
275*4882a593Smuzhiyun 				uap->port.icount.brk++;
276*4882a593Smuzhiyun 				if (uart_handle_break(&uap->port))
277*4882a593Smuzhiyun 					goto next_char;
278*4882a593Smuzhiyun 			}
279*4882a593Smuzhiyun 			else if (r1 & PAR_ERR)
280*4882a593Smuzhiyun 				uap->port.icount.parity++;
281*4882a593Smuzhiyun 			else if (r1 & CRC_ERR)
282*4882a593Smuzhiyun 				uap->port.icount.frame++;
283*4882a593Smuzhiyun 			if (r1 & Rx_OVR)
284*4882a593Smuzhiyun 				uap->port.icount.overrun++;
285*4882a593Smuzhiyun 			r1 &= uap->port.read_status_mask;
286*4882a593Smuzhiyun 			if (r1 & BRK_ABRT)
287*4882a593Smuzhiyun 				flag = TTY_BREAK;
288*4882a593Smuzhiyun 			else if (r1 & PAR_ERR)
289*4882a593Smuzhiyun 				flag = TTY_PARITY;
290*4882a593Smuzhiyun 			else if (r1 & CRC_ERR)
291*4882a593Smuzhiyun 				flag = TTY_FRAME;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		if (uap->port.ignore_status_mask == 0xff ||
295*4882a593Smuzhiyun 		    (r1 & uap->port.ignore_status_mask) == 0) {
296*4882a593Smuzhiyun 			tty_insert_flip_char(port, ch, flag);
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 		if (r1 & Rx_OVR)
299*4882a593Smuzhiyun 			tty_insert_flip_char(port, 0, TTY_OVERRUN);
300*4882a593Smuzhiyun 	next_char:
301*4882a593Smuzhiyun 		/* We can get stuck in an infinite loop getting char 0 when the
302*4882a593Smuzhiyun 		 * line is in a wrong HW state, we break that here.
303*4882a593Smuzhiyun 		 * When that happens, I disable the receive side of the driver.
304*4882a593Smuzhiyun 		 * Note that what I've been experiencing is a real irq loop where
305*4882a593Smuzhiyun 		 * I'm getting flooded regardless of the actual port speed.
306*4882a593Smuzhiyun 		 * Something strange is going on with the HW
307*4882a593Smuzhiyun 		 */
308*4882a593Smuzhiyun 		if ((++loops) > 1000)
309*4882a593Smuzhiyun 			goto flood;
310*4882a593Smuzhiyun 		ch = read_zsreg(uap, R0);
311*4882a593Smuzhiyun 		if (!(ch & Rx_CH_AV))
312*4882a593Smuzhiyun 			break;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return true;
316*4882a593Smuzhiyun  flood:
317*4882a593Smuzhiyun 	pmz_interrupt_control(uap, 0);
318*4882a593Smuzhiyun 	pmz_error("pmz: rx irq flood !\n");
319*4882a593Smuzhiyun 	return true;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
pmz_status_handle(struct uart_pmac_port * uap)322*4882a593Smuzhiyun static void pmz_status_handle(struct uart_pmac_port *uap)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	unsigned char status;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	status = read_zsreg(uap, R0);
327*4882a593Smuzhiyun 	write_zsreg(uap, R0, RES_EXT_INT);
328*4882a593Smuzhiyun 	zssync(uap);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (ZS_IS_OPEN(uap) && ZS_WANTS_MODEM_STATUS(uap)) {
331*4882a593Smuzhiyun 		if (status & SYNC_HUNT)
332*4882a593Smuzhiyun 			uap->port.icount.dsr++;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		/* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
335*4882a593Smuzhiyun 		 * But it does not tell us which bit has changed, we have to keep
336*4882a593Smuzhiyun 		 * track of this ourselves.
337*4882a593Smuzhiyun 		 * The CTS input is inverted for some reason.  -- paulus
338*4882a593Smuzhiyun 		 */
339*4882a593Smuzhiyun 		if ((status ^ uap->prev_status) & DCD)
340*4882a593Smuzhiyun 			uart_handle_dcd_change(&uap->port,
341*4882a593Smuzhiyun 					       (status & DCD));
342*4882a593Smuzhiyun 		if ((status ^ uap->prev_status) & CTS)
343*4882a593Smuzhiyun 			uart_handle_cts_change(&uap->port,
344*4882a593Smuzhiyun 					       !(status & CTS));
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (status & BRK_ABRT)
350*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_BREAK;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	uap->prev_status = status;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
pmz_transmit_chars(struct uart_pmac_port * uap)355*4882a593Smuzhiyun static void pmz_transmit_chars(struct uart_pmac_port *uap)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct circ_buf *xmit;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (ZS_IS_CONS(uap)) {
360*4882a593Smuzhiyun 		unsigned char status = read_zsreg(uap, R0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		/* TX still busy?  Just wait for the next TX done interrupt.
363*4882a593Smuzhiyun 		 *
364*4882a593Smuzhiyun 		 * It can occur because of how we do serial console writes.  It would
365*4882a593Smuzhiyun 		 * be nice to transmit console writes just like we normally would for
366*4882a593Smuzhiyun 		 * a TTY line. (ie. buffered and TX interrupt driven).  That is not
367*4882a593Smuzhiyun 		 * easy because console writes cannot sleep.  One solution might be
368*4882a593Smuzhiyun 		 * to poll on enough port->xmit space becoming free.  -DaveM
369*4882a593Smuzhiyun 		 */
370*4882a593Smuzhiyun 		if (!(status & Tx_BUF_EMP))
371*4882a593Smuzhiyun 			return;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	uap->flags &= ~PMACZILOG_FLAG_TX_ACTIVE;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (ZS_REGS_HELD(uap)) {
377*4882a593Smuzhiyun 		pmz_load_zsregs(uap, uap->curregs);
378*4882a593Smuzhiyun 		uap->flags &= ~PMACZILOG_FLAG_REGS_HELD;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (ZS_TX_STOPPED(uap)) {
382*4882a593Smuzhiyun 		uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
383*4882a593Smuzhiyun 		goto ack_tx_int;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* Under some circumstances, we see interrupts reported for
387*4882a593Smuzhiyun 	 * a closed channel. The interrupt mask in R1 is clear, but
388*4882a593Smuzhiyun 	 * R3 still signals the interrupts and we see them when taking
389*4882a593Smuzhiyun 	 * an interrupt for the other channel (this could be a qemu
390*4882a593Smuzhiyun 	 * bug but since the ESCC doc doesn't specify precsiely whether
391*4882a593Smuzhiyun 	 * R3 interrup status bits are masked by R1 interrupt enable
392*4882a593Smuzhiyun 	 * bits, better safe than sorry). --BenH.
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	if (!ZS_IS_OPEN(uap))
395*4882a593Smuzhiyun 		goto ack_tx_int;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (uap->port.x_char) {
398*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
399*4882a593Smuzhiyun 		write_zsdata(uap, uap->port.x_char);
400*4882a593Smuzhiyun 		zssync(uap);
401*4882a593Smuzhiyun 		uap->port.icount.tx++;
402*4882a593Smuzhiyun 		uap->port.x_char = 0;
403*4882a593Smuzhiyun 		return;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (uap->port.state == NULL)
407*4882a593Smuzhiyun 		goto ack_tx_int;
408*4882a593Smuzhiyun 	xmit = &uap->port.state->xmit;
409*4882a593Smuzhiyun 	if (uart_circ_empty(xmit)) {
410*4882a593Smuzhiyun 		uart_write_wakeup(&uap->port);
411*4882a593Smuzhiyun 		goto ack_tx_int;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	if (uart_tx_stopped(&uap->port))
414*4882a593Smuzhiyun 		goto ack_tx_int;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
417*4882a593Smuzhiyun 	write_zsdata(uap, xmit->buf[xmit->tail]);
418*4882a593Smuzhiyun 	zssync(uap);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
421*4882a593Smuzhiyun 	uap->port.icount.tx++;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
424*4882a593Smuzhiyun 		uart_write_wakeup(&uap->port);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun ack_tx_int:
429*4882a593Smuzhiyun 	write_zsreg(uap, R0, RES_Tx_P);
430*4882a593Smuzhiyun 	zssync(uap);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /* Hrm... we register that twice, fixme later.... */
pmz_interrupt(int irq,void * dev_id)434*4882a593Smuzhiyun static irqreturn_t pmz_interrupt(int irq, void *dev_id)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct uart_pmac_port *uap = dev_id;
437*4882a593Smuzhiyun 	struct uart_pmac_port *uap_a;
438*4882a593Smuzhiyun 	struct uart_pmac_port *uap_b;
439*4882a593Smuzhiyun 	int rc = IRQ_NONE;
440*4882a593Smuzhiyun 	bool push;
441*4882a593Smuzhiyun 	u8 r3;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	uap_a = pmz_get_port_A(uap);
444*4882a593Smuzhiyun 	uap_b = uap_a->mate;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	spin_lock(&uap_a->port.lock);
447*4882a593Smuzhiyun 	r3 = read_zsreg(uap_a, R3);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #ifdef DEBUG_HARD
450*4882a593Smuzhiyun 	pmz_debug("irq, r3: %x\n", r3);
451*4882a593Smuzhiyun #endif
452*4882a593Smuzhiyun 	/* Channel A */
453*4882a593Smuzhiyun 	push = false;
454*4882a593Smuzhiyun 	if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
455*4882a593Smuzhiyun 		if (!ZS_IS_OPEN(uap_a)) {
456*4882a593Smuzhiyun 			pmz_debug("ChanA interrupt while not open !\n");
457*4882a593Smuzhiyun 			goto skip_a;
458*4882a593Smuzhiyun 		}
459*4882a593Smuzhiyun 		write_zsreg(uap_a, R0, RES_H_IUS);
460*4882a593Smuzhiyun 		zssync(uap_a);
461*4882a593Smuzhiyun 		if (r3 & CHAEXT)
462*4882a593Smuzhiyun 			pmz_status_handle(uap_a);
463*4882a593Smuzhiyun 		if (r3 & CHARxIP)
464*4882a593Smuzhiyun 			push = pmz_receive_chars(uap_a);
465*4882a593Smuzhiyun 		if (r3 & CHATxIP)
466*4882a593Smuzhiyun 			pmz_transmit_chars(uap_a);
467*4882a593Smuzhiyun 		rc = IRQ_HANDLED;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun  skip_a:
470*4882a593Smuzhiyun 	spin_unlock(&uap_a->port.lock);
471*4882a593Smuzhiyun 	if (push)
472*4882a593Smuzhiyun 		tty_flip_buffer_push(&uap->port.state->port);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (!uap_b)
475*4882a593Smuzhiyun 		goto out;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	spin_lock(&uap_b->port.lock);
478*4882a593Smuzhiyun 	push = false;
479*4882a593Smuzhiyun 	if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
480*4882a593Smuzhiyun 		if (!ZS_IS_OPEN(uap_b)) {
481*4882a593Smuzhiyun 			pmz_debug("ChanB interrupt while not open !\n");
482*4882a593Smuzhiyun 			goto skip_b;
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 		write_zsreg(uap_b, R0, RES_H_IUS);
485*4882a593Smuzhiyun 		zssync(uap_b);
486*4882a593Smuzhiyun 		if (r3 & CHBEXT)
487*4882a593Smuzhiyun 			pmz_status_handle(uap_b);
488*4882a593Smuzhiyun 		if (r3 & CHBRxIP)
489*4882a593Smuzhiyun 			push = pmz_receive_chars(uap_b);
490*4882a593Smuzhiyun 		if (r3 & CHBTxIP)
491*4882a593Smuzhiyun 			pmz_transmit_chars(uap_b);
492*4882a593Smuzhiyun 		rc = IRQ_HANDLED;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun  skip_b:
495*4882a593Smuzhiyun 	spin_unlock(&uap_b->port.lock);
496*4882a593Smuzhiyun 	if (push)
497*4882a593Smuzhiyun 		tty_flip_buffer_push(&uap->port.state->port);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun  out:
500*4882a593Smuzhiyun 	return rc;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun  * Peek the status register, lock not held by caller
505*4882a593Smuzhiyun  */
pmz_peek_status(struct uart_pmac_port * uap)506*4882a593Smuzhiyun static inline u8 pmz_peek_status(struct uart_pmac_port *uap)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	unsigned long flags;
509*4882a593Smuzhiyun 	u8 status;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	spin_lock_irqsave(&uap->port.lock, flags);
512*4882a593Smuzhiyun 	status = read_zsreg(uap, R0);
513*4882a593Smuzhiyun 	spin_unlock_irqrestore(&uap->port.lock, flags);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return status;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun  * Check if transmitter is empty
520*4882a593Smuzhiyun  * The port lock is not held.
521*4882a593Smuzhiyun  */
pmz_tx_empty(struct uart_port * port)522*4882a593Smuzhiyun static unsigned int pmz_tx_empty(struct uart_port *port)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	unsigned char status;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	status = pmz_peek_status(to_pmz(port));
527*4882a593Smuzhiyun 	if (status & Tx_BUF_EMP)
528*4882a593Smuzhiyun 		return TIOCSER_TEMT;
529*4882a593Smuzhiyun 	return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /*
533*4882a593Smuzhiyun  * Set Modem Control (RTS & DTR) bits
534*4882a593Smuzhiyun  * The port lock is held and interrupts are disabled.
535*4882a593Smuzhiyun  * Note: Shall we really filter out RTS on external ports or
536*4882a593Smuzhiyun  * should that be dealt at higher level only ?
537*4882a593Smuzhiyun  */
pmz_set_mctrl(struct uart_port * port,unsigned int mctrl)538*4882a593Smuzhiyun static void pmz_set_mctrl(struct uart_port *port, unsigned int mctrl)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
541*4882a593Smuzhiyun 	unsigned char set_bits, clear_bits;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun         /* Do nothing for irda for now... */
544*4882a593Smuzhiyun 	if (ZS_IS_IRDA(uap))
545*4882a593Smuzhiyun 		return;
546*4882a593Smuzhiyun 	/* We get called during boot with a port not up yet */
547*4882a593Smuzhiyun 	if (!(ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)))
548*4882a593Smuzhiyun 		return;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	set_bits = clear_bits = 0;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (ZS_IS_INTMODEM(uap)) {
553*4882a593Smuzhiyun 		if (mctrl & TIOCM_RTS)
554*4882a593Smuzhiyun 			set_bits |= RTS;
555*4882a593Smuzhiyun 		else
556*4882a593Smuzhiyun 			clear_bits |= RTS;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 	if (mctrl & TIOCM_DTR)
559*4882a593Smuzhiyun 		set_bits |= DTR;
560*4882a593Smuzhiyun 	else
561*4882a593Smuzhiyun 		clear_bits |= DTR;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* NOTE: Not subject to 'transmitter active' rule.  */
564*4882a593Smuzhiyun 	uap->curregs[R5] |= set_bits;
565*4882a593Smuzhiyun 	uap->curregs[R5] &= ~clear_bits;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[R5]);
568*4882a593Smuzhiyun 	pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
569*4882a593Smuzhiyun 		  set_bits, clear_bits, uap->curregs[R5]);
570*4882a593Smuzhiyun 	zssync(uap);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun  * Get Modem Control bits (only the input ones, the core will
575*4882a593Smuzhiyun  * or that with a cached value of the control ones)
576*4882a593Smuzhiyun  * The port lock is held and interrupts are disabled.
577*4882a593Smuzhiyun  */
pmz_get_mctrl(struct uart_port * port)578*4882a593Smuzhiyun static unsigned int pmz_get_mctrl(struct uart_port *port)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
581*4882a593Smuzhiyun 	unsigned char status;
582*4882a593Smuzhiyun 	unsigned int ret;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	status = read_zsreg(uap, R0);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	ret = 0;
587*4882a593Smuzhiyun 	if (status & DCD)
588*4882a593Smuzhiyun 		ret |= TIOCM_CAR;
589*4882a593Smuzhiyun 	if (status & SYNC_HUNT)
590*4882a593Smuzhiyun 		ret |= TIOCM_DSR;
591*4882a593Smuzhiyun 	if (!(status & CTS))
592*4882a593Smuzhiyun 		ret |= TIOCM_CTS;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return ret;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * Stop TX side. Dealt like sunzilog at next Tx interrupt,
599*4882a593Smuzhiyun  * though for DMA, we will have to do a bit more.
600*4882a593Smuzhiyun  * The port lock is held and interrupts are disabled.
601*4882a593Smuzhiyun  */
pmz_stop_tx(struct uart_port * port)602*4882a593Smuzhiyun static void pmz_stop_tx(struct uart_port *port)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	to_pmz(port)->flags |= PMACZILOG_FLAG_TX_STOPPED;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun  * Kick the Tx side.
609*4882a593Smuzhiyun  * The port lock is held and interrupts are disabled.
610*4882a593Smuzhiyun  */
pmz_start_tx(struct uart_port * port)611*4882a593Smuzhiyun static void pmz_start_tx(struct uart_port *port)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
614*4882a593Smuzhiyun 	unsigned char status;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	pmz_debug("pmz: start_tx()\n");
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
619*4882a593Smuzhiyun 	uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	status = read_zsreg(uap, R0);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* TX busy?  Just wait for the TX done interrupt.  */
624*4882a593Smuzhiyun 	if (!(status & Tx_BUF_EMP))
625*4882a593Smuzhiyun 		return;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* Send the first character to jump-start the TX done
628*4882a593Smuzhiyun 	 * IRQ sending engine.
629*4882a593Smuzhiyun 	 */
630*4882a593Smuzhiyun 	if (port->x_char) {
631*4882a593Smuzhiyun 		write_zsdata(uap, port->x_char);
632*4882a593Smuzhiyun 		zssync(uap);
633*4882a593Smuzhiyun 		port->icount.tx++;
634*4882a593Smuzhiyun 		port->x_char = 0;
635*4882a593Smuzhiyun 	} else {
636*4882a593Smuzhiyun 		struct circ_buf *xmit = &port->state->xmit;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		if (uart_circ_empty(xmit))
639*4882a593Smuzhiyun 			goto out;
640*4882a593Smuzhiyun 		write_zsdata(uap, xmit->buf[xmit->tail]);
641*4882a593Smuzhiyun 		zssync(uap);
642*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
643*4882a593Smuzhiyun 		port->icount.tx++;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
646*4882a593Smuzhiyun 			uart_write_wakeup(&uap->port);
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun  out:
649*4882a593Smuzhiyun 	pmz_debug("pmz: start_tx() done.\n");
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun  * Stop Rx side, basically disable emitting of
654*4882a593Smuzhiyun  * Rx interrupts on the port. We don't disable the rx
655*4882a593Smuzhiyun  * side of the chip proper though
656*4882a593Smuzhiyun  * The port lock is held.
657*4882a593Smuzhiyun  */
pmz_stop_rx(struct uart_port * port)658*4882a593Smuzhiyun static void pmz_stop_rx(struct uart_port *port)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	pmz_debug("pmz: stop_rx()()\n");
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* Disable all RX interrupts.  */
665*4882a593Smuzhiyun 	uap->curregs[R1] &= ~RxINT_MASK;
666*4882a593Smuzhiyun 	pmz_maybe_update_regs(uap);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	pmz_debug("pmz: stop_rx() done.\n");
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /*
672*4882a593Smuzhiyun  * Enable modem status change interrupts
673*4882a593Smuzhiyun  * The port lock is held.
674*4882a593Smuzhiyun  */
pmz_enable_ms(struct uart_port * port)675*4882a593Smuzhiyun static void pmz_enable_ms(struct uart_port *port)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
678*4882a593Smuzhiyun 	unsigned char new_reg;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (ZS_IS_IRDA(uap))
681*4882a593Smuzhiyun 		return;
682*4882a593Smuzhiyun 	new_reg = uap->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
683*4882a593Smuzhiyun 	if (new_reg != uap->curregs[R15]) {
684*4882a593Smuzhiyun 		uap->curregs[R15] = new_reg;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		/* NOTE: Not subject to 'transmitter active' rule. */
687*4882a593Smuzhiyun 		write_zsreg(uap, R15, uap->curregs[R15]);
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun  * Control break state emission
693*4882a593Smuzhiyun  * The port lock is not held.
694*4882a593Smuzhiyun  */
pmz_break_ctl(struct uart_port * port,int break_state)695*4882a593Smuzhiyun static void pmz_break_ctl(struct uart_port *port, int break_state)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
698*4882a593Smuzhiyun 	unsigned char set_bits, clear_bits, new_reg;
699*4882a593Smuzhiyun 	unsigned long flags;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	set_bits = clear_bits = 0;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (break_state)
704*4882a593Smuzhiyun 		set_bits |= SND_BRK;
705*4882a593Smuzhiyun 	else
706*4882a593Smuzhiyun 		clear_bits |= SND_BRK;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	new_reg = (uap->curregs[R5] | set_bits) & ~clear_bits;
711*4882a593Smuzhiyun 	if (new_reg != uap->curregs[R5]) {
712*4882a593Smuzhiyun 		uap->curregs[R5] = new_reg;
713*4882a593Smuzhiyun 		write_zsreg(uap, R5, uap->curregs[R5]);
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /*
722*4882a593Smuzhiyun  * Turn power on or off to the SCC and associated stuff
723*4882a593Smuzhiyun  * (port drivers, modem, IR port, etc.)
724*4882a593Smuzhiyun  * Returns the number of milliseconds we should wait before
725*4882a593Smuzhiyun  * trying to use the port.
726*4882a593Smuzhiyun  */
pmz_set_scc_power(struct uart_pmac_port * uap,int state)727*4882a593Smuzhiyun static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	int delay = 0;
730*4882a593Smuzhiyun 	int rc;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (state) {
733*4882a593Smuzhiyun 		rc = pmac_call_feature(
734*4882a593Smuzhiyun 			PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 1);
735*4882a593Smuzhiyun 		pmz_debug("port power on result: %d\n", rc);
736*4882a593Smuzhiyun 		if (ZS_IS_INTMODEM(uap)) {
737*4882a593Smuzhiyun 			rc = pmac_call_feature(
738*4882a593Smuzhiyun 				PMAC_FTR_MODEM_ENABLE, uap->node, 0, 1);
739*4882a593Smuzhiyun 			delay = 2500;	/* wait for 2.5s before using */
740*4882a593Smuzhiyun 			pmz_debug("modem power result: %d\n", rc);
741*4882a593Smuzhiyun 		}
742*4882a593Smuzhiyun 	} else {
743*4882a593Smuzhiyun 		/* TODO: Make that depend on a timer, don't power down
744*4882a593Smuzhiyun 		 * immediately
745*4882a593Smuzhiyun 		 */
746*4882a593Smuzhiyun 		if (ZS_IS_INTMODEM(uap)) {
747*4882a593Smuzhiyun 			rc = pmac_call_feature(
748*4882a593Smuzhiyun 				PMAC_FTR_MODEM_ENABLE, uap->node, 0, 0);
749*4882a593Smuzhiyun 			pmz_debug("port power off result: %d\n", rc);
750*4882a593Smuzhiyun 		}
751*4882a593Smuzhiyun 		pmac_call_feature(PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 0);
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 	return delay;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun #else
757*4882a593Smuzhiyun 
pmz_set_scc_power(struct uart_pmac_port * uap,int state)758*4882a593Smuzhiyun static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun #endif /* !CONFIG_PPC_PMAC */
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun  * FixZeroBug....Works around a bug in the SCC receiving channel.
767*4882a593Smuzhiyun  * Inspired from Darwin code, 15 Sept. 2000  -DanM
768*4882a593Smuzhiyun  *
769*4882a593Smuzhiyun  * The following sequence prevents a problem that is seen with O'Hare ASICs
770*4882a593Smuzhiyun  * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
771*4882a593Smuzhiyun  * at the input to the receiver becomes 'stuck' and locks up the receiver.
772*4882a593Smuzhiyun  * This problem can occur as a result of a zero bit at the receiver input
773*4882a593Smuzhiyun  * coincident with any of the following events:
774*4882a593Smuzhiyun  *
775*4882a593Smuzhiyun  *	The SCC is initialized (hardware or software).
776*4882a593Smuzhiyun  *	A framing error is detected.
777*4882a593Smuzhiyun  *	The clocking option changes from synchronous or X1 asynchronous
778*4882a593Smuzhiyun  *		clocking to X16, X32, or X64 asynchronous clocking.
779*4882a593Smuzhiyun  *	The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
780*4882a593Smuzhiyun  *
781*4882a593Smuzhiyun  * This workaround attempts to recover from the lockup condition by placing
782*4882a593Smuzhiyun  * the SCC in synchronous loopback mode with a fast clock before programming
783*4882a593Smuzhiyun  * any of the asynchronous modes.
784*4882a593Smuzhiyun  */
pmz_fix_zero_bug_scc(struct uart_pmac_port * uap)785*4882a593Smuzhiyun static void pmz_fix_zero_bug_scc(struct uart_pmac_port *uap)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
788*4882a593Smuzhiyun 	zssync(uap);
789*4882a593Smuzhiyun 	udelay(10);
790*4882a593Smuzhiyun 	write_zsreg(uap, 9, (ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB) | NV);
791*4882a593Smuzhiyun 	zssync(uap);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	write_zsreg(uap, 4, X1CLK | MONSYNC);
794*4882a593Smuzhiyun 	write_zsreg(uap, 3, Rx8);
795*4882a593Smuzhiyun 	write_zsreg(uap, 5, Tx8 | RTS);
796*4882a593Smuzhiyun 	write_zsreg(uap, 9, NV);	/* Didn't we already do this? */
797*4882a593Smuzhiyun 	write_zsreg(uap, 11, RCBR | TCBR);
798*4882a593Smuzhiyun 	write_zsreg(uap, 12, 0);
799*4882a593Smuzhiyun 	write_zsreg(uap, 13, 0);
800*4882a593Smuzhiyun 	write_zsreg(uap, 14, (LOOPBAK | BRSRC));
801*4882a593Smuzhiyun 	write_zsreg(uap, 14, (LOOPBAK | BRSRC | BRENAB));
802*4882a593Smuzhiyun 	write_zsreg(uap, 3, Rx8 | RxENABLE);
803*4882a593Smuzhiyun 	write_zsreg(uap, 0, RES_EXT_INT);
804*4882a593Smuzhiyun 	write_zsreg(uap, 0, RES_EXT_INT);
805*4882a593Smuzhiyun 	write_zsreg(uap, 0, RES_EXT_INT);	/* to kill some time */
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* The channel should be OK now, but it is probably receiving
808*4882a593Smuzhiyun 	 * loopback garbage.
809*4882a593Smuzhiyun 	 * Switch to asynchronous mode, disable the receiver,
810*4882a593Smuzhiyun 	 * and discard everything in the receive buffer.
811*4882a593Smuzhiyun 	 */
812*4882a593Smuzhiyun 	write_zsreg(uap, 9, NV);
813*4882a593Smuzhiyun 	write_zsreg(uap, 4, X16CLK | SB_MASK);
814*4882a593Smuzhiyun 	write_zsreg(uap, 3, Rx8);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	while (read_zsreg(uap, 0) & Rx_CH_AV) {
817*4882a593Smuzhiyun 		(void)read_zsreg(uap, 8);
818*4882a593Smuzhiyun 		write_zsreg(uap, 0, RES_EXT_INT);
819*4882a593Smuzhiyun 		write_zsreg(uap, 0, ERR_RES);
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun /*
824*4882a593Smuzhiyun  * Real startup routine, powers up the hardware and sets up
825*4882a593Smuzhiyun  * the SCC. Returns a delay in ms where you need to wait before
826*4882a593Smuzhiyun  * actually using the port, this is typically the internal modem
827*4882a593Smuzhiyun  * powerup delay. This routine expect the lock to be taken.
828*4882a593Smuzhiyun  */
__pmz_startup(struct uart_pmac_port * uap)829*4882a593Smuzhiyun static int __pmz_startup(struct uart_pmac_port *uap)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	int pwr_delay = 0;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	memset(&uap->curregs, 0, sizeof(uap->curregs));
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/* Power up the SCC & underlying hardware (modem/irda) */
836*4882a593Smuzhiyun 	pwr_delay = pmz_set_scc_power(uap, 1);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* Nice buggy HW ... */
839*4882a593Smuzhiyun 	pmz_fix_zero_bug_scc(uap);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Reset the channel */
842*4882a593Smuzhiyun 	uap->curregs[R9] = 0;
843*4882a593Smuzhiyun 	write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
844*4882a593Smuzhiyun 	zssync(uap);
845*4882a593Smuzhiyun 	udelay(10);
846*4882a593Smuzhiyun 	write_zsreg(uap, 9, 0);
847*4882a593Smuzhiyun 	zssync(uap);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* Clear the interrupt registers */
850*4882a593Smuzhiyun 	write_zsreg(uap, R1, 0);
851*4882a593Smuzhiyun 	write_zsreg(uap, R0, ERR_RES);
852*4882a593Smuzhiyun 	write_zsreg(uap, R0, ERR_RES);
853*4882a593Smuzhiyun 	write_zsreg(uap, R0, RES_H_IUS);
854*4882a593Smuzhiyun 	write_zsreg(uap, R0, RES_H_IUS);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/* Setup some valid baud rate */
857*4882a593Smuzhiyun 	uap->curregs[R4] = X16CLK | SB1;
858*4882a593Smuzhiyun 	uap->curregs[R3] = Rx8;
859*4882a593Smuzhiyun 	uap->curregs[R5] = Tx8 | RTS;
860*4882a593Smuzhiyun 	if (!ZS_IS_IRDA(uap))
861*4882a593Smuzhiyun 		uap->curregs[R5] |= DTR;
862*4882a593Smuzhiyun 	uap->curregs[R12] = 0;
863*4882a593Smuzhiyun 	uap->curregs[R13] = 0;
864*4882a593Smuzhiyun 	uap->curregs[R14] = BRENAB;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* Clear handshaking, enable BREAK interrupts */
867*4882a593Smuzhiyun 	uap->curregs[R15] = BRKIE;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* Master interrupt enable */
870*4882a593Smuzhiyun 	uap->curregs[R9] |= NV | MIE;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	pmz_load_zsregs(uap, uap->curregs);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* Enable receiver and transmitter.  */
875*4882a593Smuzhiyun 	write_zsreg(uap, R3, uap->curregs[R3] |= RxENABLE);
876*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[R5] |= TxENABLE);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* Remember status for DCD/CTS changes */
879*4882a593Smuzhiyun 	uap->prev_status = read_zsreg(uap, R0);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return pwr_delay;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
pmz_irda_reset(struct uart_pmac_port * uap)884*4882a593Smuzhiyun static void pmz_irda_reset(struct uart_pmac_port *uap)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	unsigned long flags;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	spin_lock_irqsave(&uap->port.lock, flags);
889*4882a593Smuzhiyun 	uap->curregs[R5] |= DTR;
890*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[R5]);
891*4882a593Smuzhiyun 	zssync(uap);
892*4882a593Smuzhiyun 	spin_unlock_irqrestore(&uap->port.lock, flags);
893*4882a593Smuzhiyun 	msleep(110);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	spin_lock_irqsave(&uap->port.lock, flags);
896*4882a593Smuzhiyun 	uap->curregs[R5] &= ~DTR;
897*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[R5]);
898*4882a593Smuzhiyun 	zssync(uap);
899*4882a593Smuzhiyun 	spin_unlock_irqrestore(&uap->port.lock, flags);
900*4882a593Smuzhiyun 	msleep(10);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun /*
904*4882a593Smuzhiyun  * This is the "normal" startup routine, using the above one
905*4882a593Smuzhiyun  * wrapped with the lock and doing a schedule delay
906*4882a593Smuzhiyun  */
pmz_startup(struct uart_port * port)907*4882a593Smuzhiyun static int pmz_startup(struct uart_port *port)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
910*4882a593Smuzhiyun 	unsigned long flags;
911*4882a593Smuzhiyun 	int pwr_delay = 0;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	pmz_debug("pmz: startup()\n");
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	uap->flags |= PMACZILOG_FLAG_IS_OPEN;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* A console is never powered down. Else, power up and
918*4882a593Smuzhiyun 	 * initialize the chip
919*4882a593Smuzhiyun 	 */
920*4882a593Smuzhiyun 	if (!ZS_IS_CONS(uap)) {
921*4882a593Smuzhiyun 		spin_lock_irqsave(&port->lock, flags);
922*4882a593Smuzhiyun 		pwr_delay = __pmz_startup(uap);
923*4882a593Smuzhiyun 		spin_unlock_irqrestore(&port->lock, flags);
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 	sprintf(uap->irq_name, PMACZILOG_NAME"%d", uap->port.line);
926*4882a593Smuzhiyun 	if (request_irq(uap->port.irq, pmz_interrupt, IRQF_SHARED,
927*4882a593Smuzhiyun 			uap->irq_name, uap)) {
928*4882a593Smuzhiyun 		pmz_error("Unable to register zs interrupt handler.\n");
929*4882a593Smuzhiyun 		pmz_set_scc_power(uap, 0);
930*4882a593Smuzhiyun 		return -ENXIO;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/* Right now, we deal with delay by blocking here, I'll be
934*4882a593Smuzhiyun 	 * smarter later on
935*4882a593Smuzhiyun 	 */
936*4882a593Smuzhiyun 	if (pwr_delay != 0) {
937*4882a593Smuzhiyun 		pmz_debug("pmz: delaying %d ms\n", pwr_delay);
938*4882a593Smuzhiyun 		msleep(pwr_delay);
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* IrDA reset is done now */
942*4882a593Smuzhiyun 	if (ZS_IS_IRDA(uap))
943*4882a593Smuzhiyun 		pmz_irda_reset(uap);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	/* Enable interrupt requests for the channel */
946*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
947*4882a593Smuzhiyun 	pmz_interrupt_control(uap, 1);
948*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	pmz_debug("pmz: startup() done.\n");
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
pmz_shutdown(struct uart_port * port)955*4882a593Smuzhiyun static void pmz_shutdown(struct uart_port *port)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
958*4882a593Smuzhiyun 	unsigned long flags;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	pmz_debug("pmz: shutdown()\n");
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* Disable interrupt requests for the channel */
965*4882a593Smuzhiyun 	pmz_interrupt_control(uap, 0);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	if (!ZS_IS_CONS(uap)) {
968*4882a593Smuzhiyun 		/* Disable receiver and transmitter */
969*4882a593Smuzhiyun 		uap->curregs[R3] &= ~RxENABLE;
970*4882a593Smuzhiyun 		uap->curregs[R5] &= ~TxENABLE;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		/* Disable break assertion */
973*4882a593Smuzhiyun 		uap->curregs[R5] &= ~SND_BRK;
974*4882a593Smuzhiyun 		pmz_maybe_update_regs(uap);
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* Release interrupt handler */
980*4882a593Smuzhiyun 	free_irq(uap->port.irq, uap);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	uap->flags &= ~PMACZILOG_FLAG_IS_OPEN;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	if (!ZS_IS_CONS(uap))
987*4882a593Smuzhiyun 		pmz_set_scc_power(uap, 0);	/* Shut the chip down */
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	pmz_debug("pmz: shutdown() done.\n");
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun /* Shared by TTY driver and serial console setup.  The port lock is held
995*4882a593Smuzhiyun  * and local interrupts are disabled.
996*4882a593Smuzhiyun  */
pmz_convert_to_zs(struct uart_pmac_port * uap,unsigned int cflag,unsigned int iflag,unsigned long baud)997*4882a593Smuzhiyun static void pmz_convert_to_zs(struct uart_pmac_port *uap, unsigned int cflag,
998*4882a593Smuzhiyun 			      unsigned int iflag, unsigned long baud)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	int brg;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	/* Switch to external clocking for IrDA high clock rates. That
1003*4882a593Smuzhiyun 	 * code could be re-used for Midi interfaces with different
1004*4882a593Smuzhiyun 	 * multipliers
1005*4882a593Smuzhiyun 	 */
1006*4882a593Smuzhiyun 	if (baud >= 115200 && ZS_IS_IRDA(uap)) {
1007*4882a593Smuzhiyun 		uap->curregs[R4] = X1CLK;
1008*4882a593Smuzhiyun 		uap->curregs[R11] = RCTRxCP | TCTRxCP;
1009*4882a593Smuzhiyun 		uap->curregs[R14] = 0; /* BRG off */
1010*4882a593Smuzhiyun 		uap->curregs[R12] = 0;
1011*4882a593Smuzhiyun 		uap->curregs[R13] = 0;
1012*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_IS_EXTCLK;
1013*4882a593Smuzhiyun 	} else {
1014*4882a593Smuzhiyun 		switch (baud) {
1015*4882a593Smuzhiyun 		case ZS_CLOCK/16:	/* 230400 */
1016*4882a593Smuzhiyun 			uap->curregs[R4] = X16CLK;
1017*4882a593Smuzhiyun 			uap->curregs[R11] = 0;
1018*4882a593Smuzhiyun 			uap->curregs[R14] = 0;
1019*4882a593Smuzhiyun 			break;
1020*4882a593Smuzhiyun 		case ZS_CLOCK/32:	/* 115200 */
1021*4882a593Smuzhiyun 			uap->curregs[R4] = X32CLK;
1022*4882a593Smuzhiyun 			uap->curregs[R11] = 0;
1023*4882a593Smuzhiyun 			uap->curregs[R14] = 0;
1024*4882a593Smuzhiyun 			break;
1025*4882a593Smuzhiyun 		default:
1026*4882a593Smuzhiyun 			uap->curregs[R4] = X16CLK;
1027*4882a593Smuzhiyun 			uap->curregs[R11] = TCBR | RCBR;
1028*4882a593Smuzhiyun 			brg = BPS_TO_BRG(baud, ZS_CLOCK / 16);
1029*4882a593Smuzhiyun 			uap->curregs[R12] = (brg & 255);
1030*4882a593Smuzhiyun 			uap->curregs[R13] = ((brg >> 8) & 255);
1031*4882a593Smuzhiyun 			uap->curregs[R14] = BRENAB;
1032*4882a593Smuzhiyun 		}
1033*4882a593Smuzhiyun 		uap->flags &= ~PMACZILOG_FLAG_IS_EXTCLK;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* Character size, stop bits, and parity. */
1037*4882a593Smuzhiyun 	uap->curregs[3] &= ~RxN_MASK;
1038*4882a593Smuzhiyun 	uap->curregs[5] &= ~TxN_MASK;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	switch (cflag & CSIZE) {
1041*4882a593Smuzhiyun 	case CS5:
1042*4882a593Smuzhiyun 		uap->curregs[3] |= Rx5;
1043*4882a593Smuzhiyun 		uap->curregs[5] |= Tx5;
1044*4882a593Smuzhiyun 		uap->parity_mask = 0x1f;
1045*4882a593Smuzhiyun 		break;
1046*4882a593Smuzhiyun 	case CS6:
1047*4882a593Smuzhiyun 		uap->curregs[3] |= Rx6;
1048*4882a593Smuzhiyun 		uap->curregs[5] |= Tx6;
1049*4882a593Smuzhiyun 		uap->parity_mask = 0x3f;
1050*4882a593Smuzhiyun 		break;
1051*4882a593Smuzhiyun 	case CS7:
1052*4882a593Smuzhiyun 		uap->curregs[3] |= Rx7;
1053*4882a593Smuzhiyun 		uap->curregs[5] |= Tx7;
1054*4882a593Smuzhiyun 		uap->parity_mask = 0x7f;
1055*4882a593Smuzhiyun 		break;
1056*4882a593Smuzhiyun 	case CS8:
1057*4882a593Smuzhiyun 	default:
1058*4882a593Smuzhiyun 		uap->curregs[3] |= Rx8;
1059*4882a593Smuzhiyun 		uap->curregs[5] |= Tx8;
1060*4882a593Smuzhiyun 		uap->parity_mask = 0xff;
1061*4882a593Smuzhiyun 		break;
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun 	uap->curregs[4] &= ~(SB_MASK);
1064*4882a593Smuzhiyun 	if (cflag & CSTOPB)
1065*4882a593Smuzhiyun 		uap->curregs[4] |= SB2;
1066*4882a593Smuzhiyun 	else
1067*4882a593Smuzhiyun 		uap->curregs[4] |= SB1;
1068*4882a593Smuzhiyun 	if (cflag & PARENB)
1069*4882a593Smuzhiyun 		uap->curregs[4] |= PAR_ENAB;
1070*4882a593Smuzhiyun 	else
1071*4882a593Smuzhiyun 		uap->curregs[4] &= ~PAR_ENAB;
1072*4882a593Smuzhiyun 	if (!(cflag & PARODD))
1073*4882a593Smuzhiyun 		uap->curregs[4] |= PAR_EVEN;
1074*4882a593Smuzhiyun 	else
1075*4882a593Smuzhiyun 		uap->curregs[4] &= ~PAR_EVEN;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	uap->port.read_status_mask = Rx_OVR;
1078*4882a593Smuzhiyun 	if (iflag & INPCK)
1079*4882a593Smuzhiyun 		uap->port.read_status_mask |= CRC_ERR | PAR_ERR;
1080*4882a593Smuzhiyun 	if (iflag & (IGNBRK | BRKINT | PARMRK))
1081*4882a593Smuzhiyun 		uap->port.read_status_mask |= BRK_ABRT;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	uap->port.ignore_status_mask = 0;
1084*4882a593Smuzhiyun 	if (iflag & IGNPAR)
1085*4882a593Smuzhiyun 		uap->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
1086*4882a593Smuzhiyun 	if (iflag & IGNBRK) {
1087*4882a593Smuzhiyun 		uap->port.ignore_status_mask |= BRK_ABRT;
1088*4882a593Smuzhiyun 		if (iflag & IGNPAR)
1089*4882a593Smuzhiyun 			uap->port.ignore_status_mask |= Rx_OVR;
1090*4882a593Smuzhiyun 	}
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if ((cflag & CREAD) == 0)
1093*4882a593Smuzhiyun 		uap->port.ignore_status_mask = 0xff;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun /*
1098*4882a593Smuzhiyun  * Set the irda codec on the imac to the specified baud rate.
1099*4882a593Smuzhiyun  */
pmz_irda_setup(struct uart_pmac_port * uap,unsigned long * baud)1100*4882a593Smuzhiyun static void pmz_irda_setup(struct uart_pmac_port *uap, unsigned long *baud)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun 	u8 cmdbyte;
1103*4882a593Smuzhiyun 	int t, version;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	switch (*baud) {
1106*4882a593Smuzhiyun 	/* SIR modes */
1107*4882a593Smuzhiyun 	case 2400:
1108*4882a593Smuzhiyun 		cmdbyte = 0x53;
1109*4882a593Smuzhiyun 		break;
1110*4882a593Smuzhiyun 	case 4800:
1111*4882a593Smuzhiyun 		cmdbyte = 0x52;
1112*4882a593Smuzhiyun 		break;
1113*4882a593Smuzhiyun 	case 9600:
1114*4882a593Smuzhiyun 		cmdbyte = 0x51;
1115*4882a593Smuzhiyun 		break;
1116*4882a593Smuzhiyun 	case 19200:
1117*4882a593Smuzhiyun 		cmdbyte = 0x50;
1118*4882a593Smuzhiyun 		break;
1119*4882a593Smuzhiyun 	case 38400:
1120*4882a593Smuzhiyun 		cmdbyte = 0x4f;
1121*4882a593Smuzhiyun 		break;
1122*4882a593Smuzhiyun 	case 57600:
1123*4882a593Smuzhiyun 		cmdbyte = 0x4e;
1124*4882a593Smuzhiyun 		break;
1125*4882a593Smuzhiyun 	case 115200:
1126*4882a593Smuzhiyun 		cmdbyte = 0x4d;
1127*4882a593Smuzhiyun 		break;
1128*4882a593Smuzhiyun 	/* The FIR modes aren't really supported at this point, how
1129*4882a593Smuzhiyun 	 * do we select the speed ? via the FCR on KeyLargo ?
1130*4882a593Smuzhiyun 	 */
1131*4882a593Smuzhiyun 	case 1152000:
1132*4882a593Smuzhiyun 		cmdbyte = 0;
1133*4882a593Smuzhiyun 		break;
1134*4882a593Smuzhiyun 	case 4000000:
1135*4882a593Smuzhiyun 		cmdbyte = 0;
1136*4882a593Smuzhiyun 		break;
1137*4882a593Smuzhiyun 	default: /* 9600 */
1138*4882a593Smuzhiyun 		cmdbyte = 0x51;
1139*4882a593Smuzhiyun 		*baud = 9600;
1140*4882a593Smuzhiyun 		break;
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/* Wait for transmitter to drain */
1144*4882a593Smuzhiyun 	t = 10000;
1145*4882a593Smuzhiyun 	while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0
1146*4882a593Smuzhiyun 	       || (read_zsreg(uap, R1) & ALL_SNT) == 0) {
1147*4882a593Smuzhiyun 		if (--t <= 0) {
1148*4882a593Smuzhiyun 			pmz_error("transmitter didn't drain\n");
1149*4882a593Smuzhiyun 			return;
1150*4882a593Smuzhiyun 		}
1151*4882a593Smuzhiyun 		udelay(10);
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	/* Drain the receiver too */
1155*4882a593Smuzhiyun 	t = 100;
1156*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1157*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1158*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1159*4882a593Smuzhiyun 	mdelay(10);
1160*4882a593Smuzhiyun 	while (read_zsreg(uap, R0) & Rx_CH_AV) {
1161*4882a593Smuzhiyun 		read_zsdata(uap);
1162*4882a593Smuzhiyun 		mdelay(10);
1163*4882a593Smuzhiyun 		if (--t <= 0) {
1164*4882a593Smuzhiyun 			pmz_error("receiver didn't drain\n");
1165*4882a593Smuzhiyun 			return;
1166*4882a593Smuzhiyun 		}
1167*4882a593Smuzhiyun 	}
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	/* Switch to command mode */
1170*4882a593Smuzhiyun 	uap->curregs[R5] |= DTR;
1171*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[R5]);
1172*4882a593Smuzhiyun 	zssync(uap);
1173*4882a593Smuzhiyun 	mdelay(1);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	/* Switch SCC to 19200 */
1176*4882a593Smuzhiyun 	pmz_convert_to_zs(uap, CS8, 0, 19200);
1177*4882a593Smuzhiyun 	pmz_load_zsregs(uap, uap->curregs);
1178*4882a593Smuzhiyun 	mdelay(1);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* Write get_version command byte */
1181*4882a593Smuzhiyun 	write_zsdata(uap, 1);
1182*4882a593Smuzhiyun 	t = 5000;
1183*4882a593Smuzhiyun 	while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
1184*4882a593Smuzhiyun 		if (--t <= 0) {
1185*4882a593Smuzhiyun 			pmz_error("irda_setup timed out on get_version byte\n");
1186*4882a593Smuzhiyun 			goto out;
1187*4882a593Smuzhiyun 		}
1188*4882a593Smuzhiyun 		udelay(10);
1189*4882a593Smuzhiyun 	}
1190*4882a593Smuzhiyun 	version = read_zsdata(uap);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (version < 4) {
1193*4882a593Smuzhiyun 		pmz_info("IrDA: dongle version %d not supported\n", version);
1194*4882a593Smuzhiyun 		goto out;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* Send speed mode */
1198*4882a593Smuzhiyun 	write_zsdata(uap, cmdbyte);
1199*4882a593Smuzhiyun 	t = 5000;
1200*4882a593Smuzhiyun 	while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
1201*4882a593Smuzhiyun 		if (--t <= 0) {
1202*4882a593Smuzhiyun 			pmz_error("irda_setup timed out on speed mode byte\n");
1203*4882a593Smuzhiyun 			goto out;
1204*4882a593Smuzhiyun 		}
1205*4882a593Smuzhiyun 		udelay(10);
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 	t = read_zsdata(uap);
1208*4882a593Smuzhiyun 	if (t != cmdbyte)
1209*4882a593Smuzhiyun 		pmz_error("irda_setup speed mode byte = %x (%x)\n", t, cmdbyte);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	pmz_info("IrDA setup for %ld bps, dongle version: %d\n",
1212*4882a593Smuzhiyun 		 *baud, version);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1215*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1216*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun  out:
1219*4882a593Smuzhiyun 	/* Switch back to data mode */
1220*4882a593Smuzhiyun 	uap->curregs[R5] &= ~DTR;
1221*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[R5]);
1222*4882a593Smuzhiyun 	zssync(uap);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1225*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1226*4882a593Smuzhiyun 	(void)read_zsdata(uap);
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 
__pmz_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)1230*4882a593Smuzhiyun static void __pmz_set_termios(struct uart_port *port, struct ktermios *termios,
1231*4882a593Smuzhiyun 			      struct ktermios *old)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
1234*4882a593Smuzhiyun 	unsigned long baud;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	pmz_debug("pmz: set_termios()\n");
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	memcpy(&uap->termios_cache, termios, sizeof(struct ktermios));
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	/* XXX Check which revs of machines actually allow 1 and 4Mb speeds
1241*4882a593Smuzhiyun 	 * on the IR dongle. Note that the IRTTY driver currently doesn't know
1242*4882a593Smuzhiyun 	 * about the FIR mode and high speed modes. So these are unused. For
1243*4882a593Smuzhiyun 	 * implementing proper support for these, we should probably add some
1244*4882a593Smuzhiyun 	 * DMA as well, at least on the Rx side, which isn't a simple thing
1245*4882a593Smuzhiyun 	 * at this point.
1246*4882a593Smuzhiyun 	 */
1247*4882a593Smuzhiyun 	if (ZS_IS_IRDA(uap)) {
1248*4882a593Smuzhiyun 		/* Calc baud rate */
1249*4882a593Smuzhiyun 		baud = uart_get_baud_rate(port, termios, old, 1200, 4000000);
1250*4882a593Smuzhiyun 		pmz_debug("pmz: switch IRDA to %ld bauds\n", baud);
1251*4882a593Smuzhiyun 		/* Cet the irda codec to the right rate */
1252*4882a593Smuzhiyun 		pmz_irda_setup(uap, &baud);
1253*4882a593Smuzhiyun 		/* Set final baud rate */
1254*4882a593Smuzhiyun 		pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
1255*4882a593Smuzhiyun 		pmz_load_zsregs(uap, uap->curregs);
1256*4882a593Smuzhiyun 		zssync(uap);
1257*4882a593Smuzhiyun 	} else {
1258*4882a593Smuzhiyun 		baud = uart_get_baud_rate(port, termios, old, 1200, 230400);
1259*4882a593Smuzhiyun 		pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
1260*4882a593Smuzhiyun 		/* Make sure modem status interrupts are correctly configured */
1261*4882a593Smuzhiyun 		if (UART_ENABLE_MS(&uap->port, termios->c_cflag)) {
1262*4882a593Smuzhiyun 			uap->curregs[R15] |= DCDIE | SYNCIE | CTSIE;
1263*4882a593Smuzhiyun 			uap->flags |= PMACZILOG_FLAG_MODEM_STATUS;
1264*4882a593Smuzhiyun 		} else {
1265*4882a593Smuzhiyun 			uap->curregs[R15] &= ~(DCDIE | SYNCIE | CTSIE);
1266*4882a593Smuzhiyun 			uap->flags &= ~PMACZILOG_FLAG_MODEM_STATUS;
1267*4882a593Smuzhiyun 		}
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 		/* Load registers to the chip */
1270*4882a593Smuzhiyun 		pmz_maybe_update_regs(uap);
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 	uart_update_timeout(port, termios->c_cflag, baud);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	pmz_debug("pmz: set_termios() done.\n");
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun /* The port lock is not held.  */
pmz_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)1278*4882a593Smuzhiyun static void pmz_set_termios(struct uart_port *port, struct ktermios *termios,
1279*4882a593Smuzhiyun 			    struct ktermios *old)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
1282*4882a593Smuzhiyun 	unsigned long flags;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* Disable IRQs on the port */
1287*4882a593Smuzhiyun 	pmz_interrupt_control(uap, 0);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	/* Setup new port configuration */
1290*4882a593Smuzhiyun 	__pmz_set_termios(port, termios, old);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	/* Re-enable IRQs on the port */
1293*4882a593Smuzhiyun 	if (ZS_IS_OPEN(uap))
1294*4882a593Smuzhiyun 		pmz_interrupt_control(uap, 1);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
pmz_type(struct uart_port * port)1299*4882a593Smuzhiyun static const char *pmz_type(struct uart_port *port)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	struct uart_pmac_port *uap = to_pmz(port);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	if (ZS_IS_IRDA(uap))
1304*4882a593Smuzhiyun 		return "Z85c30 ESCC - Infrared port";
1305*4882a593Smuzhiyun 	else if (ZS_IS_INTMODEM(uap))
1306*4882a593Smuzhiyun 		return "Z85c30 ESCC - Internal modem";
1307*4882a593Smuzhiyun 	return "Z85c30 ESCC - Serial port";
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun /* We do not request/release mappings of the registers here, this
1311*4882a593Smuzhiyun  * happens at early serial probe time.
1312*4882a593Smuzhiyun  */
pmz_release_port(struct uart_port * port)1313*4882a593Smuzhiyun static void pmz_release_port(struct uart_port *port)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun 
pmz_request_port(struct uart_port * port)1317*4882a593Smuzhiyun static int pmz_request_port(struct uart_port *port)
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun 	return 0;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun /* These do not need to do anything interesting either.  */
pmz_config_port(struct uart_port * port,int flags)1323*4882a593Smuzhiyun static void pmz_config_port(struct uart_port *port, int flags)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun /* We do not support letting the user mess with the divisor, IRQ, etc. */
pmz_verify_port(struct uart_port * port,struct serial_struct * ser)1328*4882a593Smuzhiyun static int pmz_verify_port(struct uart_port *port, struct serial_struct *ser)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	return -EINVAL;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
1334*4882a593Smuzhiyun 
pmz_poll_get_char(struct uart_port * port)1335*4882a593Smuzhiyun static int pmz_poll_get_char(struct uart_port *port)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	struct uart_pmac_port *uap =
1338*4882a593Smuzhiyun 		container_of(port, struct uart_pmac_port, port);
1339*4882a593Smuzhiyun 	int tries = 2;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	while (tries) {
1342*4882a593Smuzhiyun 		if ((read_zsreg(uap, R0) & Rx_CH_AV) != 0)
1343*4882a593Smuzhiyun 			return read_zsdata(uap);
1344*4882a593Smuzhiyun 		if (tries--)
1345*4882a593Smuzhiyun 			udelay(5);
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	return NO_POLL_CHAR;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
pmz_poll_put_char(struct uart_port * port,unsigned char c)1351*4882a593Smuzhiyun static void pmz_poll_put_char(struct uart_port *port, unsigned char c)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	struct uart_pmac_port *uap =
1354*4882a593Smuzhiyun 		container_of(port, struct uart_pmac_port, port);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	/* Wait for the transmit buffer to empty. */
1357*4882a593Smuzhiyun 	while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
1358*4882a593Smuzhiyun 		udelay(5);
1359*4882a593Smuzhiyun 	write_zsdata(uap, c);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun #endif /* CONFIG_CONSOLE_POLL */
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun static const struct uart_ops pmz_pops = {
1365*4882a593Smuzhiyun 	.tx_empty	=	pmz_tx_empty,
1366*4882a593Smuzhiyun 	.set_mctrl	=	pmz_set_mctrl,
1367*4882a593Smuzhiyun 	.get_mctrl	=	pmz_get_mctrl,
1368*4882a593Smuzhiyun 	.stop_tx	=	pmz_stop_tx,
1369*4882a593Smuzhiyun 	.start_tx	=	pmz_start_tx,
1370*4882a593Smuzhiyun 	.stop_rx	=	pmz_stop_rx,
1371*4882a593Smuzhiyun 	.enable_ms	=	pmz_enable_ms,
1372*4882a593Smuzhiyun 	.break_ctl	=	pmz_break_ctl,
1373*4882a593Smuzhiyun 	.startup	=	pmz_startup,
1374*4882a593Smuzhiyun 	.shutdown	=	pmz_shutdown,
1375*4882a593Smuzhiyun 	.set_termios	=	pmz_set_termios,
1376*4882a593Smuzhiyun 	.type		=	pmz_type,
1377*4882a593Smuzhiyun 	.release_port	=	pmz_release_port,
1378*4882a593Smuzhiyun 	.request_port	=	pmz_request_port,
1379*4882a593Smuzhiyun 	.config_port	=	pmz_config_port,
1380*4882a593Smuzhiyun 	.verify_port	=	pmz_verify_port,
1381*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
1382*4882a593Smuzhiyun 	.poll_get_char	=	pmz_poll_get_char,
1383*4882a593Smuzhiyun 	.poll_put_char	=	pmz_poll_put_char,
1384*4882a593Smuzhiyun #endif
1385*4882a593Smuzhiyun };
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun /*
1390*4882a593Smuzhiyun  * Setup one port structure after probing, HW is down at this point,
1391*4882a593Smuzhiyun  * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
1392*4882a593Smuzhiyun  * register our console before uart_add_one_port() is called
1393*4882a593Smuzhiyun  */
pmz_init_port(struct uart_pmac_port * uap)1394*4882a593Smuzhiyun static int __init pmz_init_port(struct uart_pmac_port *uap)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun 	struct device_node *np = uap->node;
1397*4882a593Smuzhiyun 	const char *conn;
1398*4882a593Smuzhiyun 	const struct slot_names_prop {
1399*4882a593Smuzhiyun 		int	count;
1400*4882a593Smuzhiyun 		char	name[1];
1401*4882a593Smuzhiyun 	} *slots;
1402*4882a593Smuzhiyun 	int len;
1403*4882a593Smuzhiyun 	struct resource r_ports, r_rxdma, r_txdma;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/*
1406*4882a593Smuzhiyun 	 * Request & map chip registers
1407*4882a593Smuzhiyun 	 */
1408*4882a593Smuzhiyun 	if (of_address_to_resource(np, 0, &r_ports))
1409*4882a593Smuzhiyun 		return -ENODEV;
1410*4882a593Smuzhiyun 	uap->port.mapbase = r_ports.start;
1411*4882a593Smuzhiyun 	uap->port.membase = ioremap(uap->port.mapbase, 0x1000);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	uap->control_reg = uap->port.membase;
1414*4882a593Smuzhiyun 	uap->data_reg = uap->control_reg + 0x10;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/*
1417*4882a593Smuzhiyun 	 * Request & map DBDMA registers
1418*4882a593Smuzhiyun 	 */
1419*4882a593Smuzhiyun #ifdef HAS_DBDMA
1420*4882a593Smuzhiyun 	if (of_address_to_resource(np, 1, &r_txdma) == 0 &&
1421*4882a593Smuzhiyun 	    of_address_to_resource(np, 2, &r_rxdma) == 0)
1422*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_HAS_DMA;
1423*4882a593Smuzhiyun #else
1424*4882a593Smuzhiyun 	memset(&r_txdma, 0, sizeof(struct resource));
1425*4882a593Smuzhiyun 	memset(&r_rxdma, 0, sizeof(struct resource));
1426*4882a593Smuzhiyun #endif
1427*4882a593Smuzhiyun 	if (ZS_HAS_DMA(uap)) {
1428*4882a593Smuzhiyun 		uap->tx_dma_regs = ioremap(r_txdma.start, 0x100);
1429*4882a593Smuzhiyun 		if (uap->tx_dma_regs == NULL) {
1430*4882a593Smuzhiyun 			uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
1431*4882a593Smuzhiyun 			goto no_dma;
1432*4882a593Smuzhiyun 		}
1433*4882a593Smuzhiyun 		uap->rx_dma_regs = ioremap(r_rxdma.start, 0x100);
1434*4882a593Smuzhiyun 		if (uap->rx_dma_regs == NULL) {
1435*4882a593Smuzhiyun 			iounmap(uap->tx_dma_regs);
1436*4882a593Smuzhiyun 			uap->tx_dma_regs = NULL;
1437*4882a593Smuzhiyun 			uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
1438*4882a593Smuzhiyun 			goto no_dma;
1439*4882a593Smuzhiyun 		}
1440*4882a593Smuzhiyun 		uap->tx_dma_irq = irq_of_parse_and_map(np, 1);
1441*4882a593Smuzhiyun 		uap->rx_dma_irq = irq_of_parse_and_map(np, 2);
1442*4882a593Smuzhiyun 	}
1443*4882a593Smuzhiyun no_dma:
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/*
1446*4882a593Smuzhiyun 	 * Detect port type
1447*4882a593Smuzhiyun 	 */
1448*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "cobalt"))
1449*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
1450*4882a593Smuzhiyun 	conn = of_get_property(np, "AAPL,connector", &len);
1451*4882a593Smuzhiyun 	if (conn && (strcmp(conn, "infrared") == 0))
1452*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_IS_IRDA;
1453*4882a593Smuzhiyun 	uap->port_type = PMAC_SCC_ASYNC;
1454*4882a593Smuzhiyun 	/* 1999 Powerbook G3 has slot-names property instead */
1455*4882a593Smuzhiyun 	slots = of_get_property(np, "slot-names", &len);
1456*4882a593Smuzhiyun 	if (slots && slots->count > 0) {
1457*4882a593Smuzhiyun 		if (strcmp(slots->name, "IrDA") == 0)
1458*4882a593Smuzhiyun 			uap->flags |= PMACZILOG_FLAG_IS_IRDA;
1459*4882a593Smuzhiyun 		else if (strcmp(slots->name, "Modem") == 0)
1460*4882a593Smuzhiyun 			uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 	if (ZS_IS_IRDA(uap))
1463*4882a593Smuzhiyun 		uap->port_type = PMAC_SCC_IRDA;
1464*4882a593Smuzhiyun 	if (ZS_IS_INTMODEM(uap)) {
1465*4882a593Smuzhiyun 		struct device_node* i2c_modem =
1466*4882a593Smuzhiyun 			of_find_node_by_name(NULL, "i2c-modem");
1467*4882a593Smuzhiyun 		if (i2c_modem) {
1468*4882a593Smuzhiyun 			const char* mid =
1469*4882a593Smuzhiyun 				of_get_property(i2c_modem, "modem-id", NULL);
1470*4882a593Smuzhiyun 			if (mid) switch(*mid) {
1471*4882a593Smuzhiyun 			case 0x04 :
1472*4882a593Smuzhiyun 			case 0x05 :
1473*4882a593Smuzhiyun 			case 0x07 :
1474*4882a593Smuzhiyun 			case 0x08 :
1475*4882a593Smuzhiyun 			case 0x0b :
1476*4882a593Smuzhiyun 			case 0x0c :
1477*4882a593Smuzhiyun 				uap->port_type = PMAC_SCC_I2S1;
1478*4882a593Smuzhiyun 			}
1479*4882a593Smuzhiyun 			printk(KERN_INFO "pmac_zilog: i2c-modem detected, id: %d\n",
1480*4882a593Smuzhiyun 				mid ? (*mid) : 0);
1481*4882a593Smuzhiyun 			of_node_put(i2c_modem);
1482*4882a593Smuzhiyun 		} else {
1483*4882a593Smuzhiyun 			printk(KERN_INFO "pmac_zilog: serial modem detected\n");
1484*4882a593Smuzhiyun 		}
1485*4882a593Smuzhiyun 	}
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	/*
1488*4882a593Smuzhiyun 	 * Init remaining bits of "port" structure
1489*4882a593Smuzhiyun 	 */
1490*4882a593Smuzhiyun 	uap->port.iotype = UPIO_MEM;
1491*4882a593Smuzhiyun 	uap->port.irq = irq_of_parse_and_map(np, 0);
1492*4882a593Smuzhiyun 	uap->port.uartclk = ZS_CLOCK;
1493*4882a593Smuzhiyun 	uap->port.fifosize = 1;
1494*4882a593Smuzhiyun 	uap->port.ops = &pmz_pops;
1495*4882a593Smuzhiyun 	uap->port.type = PORT_PMAC_ZILOG;
1496*4882a593Smuzhiyun 	uap->port.flags = 0;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	/*
1499*4882a593Smuzhiyun 	 * Fixup for the port on Gatwick for which the device-tree has
1500*4882a593Smuzhiyun 	 * missing interrupts. Normally, the macio_dev would contain
1501*4882a593Smuzhiyun 	 * fixed up interrupt info, but we use the device-tree directly
1502*4882a593Smuzhiyun 	 * here due to early probing so we need the fixup too.
1503*4882a593Smuzhiyun 	 */
1504*4882a593Smuzhiyun 	if (uap->port.irq == 0 &&
1505*4882a593Smuzhiyun 	    np->parent && np->parent->parent &&
1506*4882a593Smuzhiyun 	    of_device_is_compatible(np->parent->parent, "gatwick")) {
1507*4882a593Smuzhiyun 		/* IRQs on gatwick are offset by 64 */
1508*4882a593Smuzhiyun 		uap->port.irq = irq_create_mapping(NULL, 64 + 15);
1509*4882a593Smuzhiyun 		uap->tx_dma_irq = irq_create_mapping(NULL, 64 + 4);
1510*4882a593Smuzhiyun 		uap->rx_dma_irq = irq_create_mapping(NULL, 64 + 5);
1511*4882a593Smuzhiyun 	}
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/* Setup some valid baud rate information in the register
1514*4882a593Smuzhiyun 	 * shadows so we don't write crap there before baud rate is
1515*4882a593Smuzhiyun 	 * first initialized.
1516*4882a593Smuzhiyun 	 */
1517*4882a593Smuzhiyun 	pmz_convert_to_zs(uap, CS8, 0, 9600);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	return 0;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun /*
1523*4882a593Smuzhiyun  * Get rid of a port on module removal
1524*4882a593Smuzhiyun  */
pmz_dispose_port(struct uart_pmac_port * uap)1525*4882a593Smuzhiyun static void pmz_dispose_port(struct uart_pmac_port *uap)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct device_node *np;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	np = uap->node;
1530*4882a593Smuzhiyun 	iounmap(uap->rx_dma_regs);
1531*4882a593Smuzhiyun 	iounmap(uap->tx_dma_regs);
1532*4882a593Smuzhiyun 	iounmap(uap->control_reg);
1533*4882a593Smuzhiyun 	uap->node = NULL;
1534*4882a593Smuzhiyun 	of_node_put(np);
1535*4882a593Smuzhiyun 	memset(uap, 0, sizeof(struct uart_pmac_port));
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun /*
1539*4882a593Smuzhiyun  * Called upon match with an escc node in the device-tree.
1540*4882a593Smuzhiyun  */
pmz_attach(struct macio_dev * mdev,const struct of_device_id * match)1541*4882a593Smuzhiyun static int pmz_attach(struct macio_dev *mdev, const struct of_device_id *match)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct uart_pmac_port *uap;
1544*4882a593Smuzhiyun 	int i;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	/* Iterate the pmz_ports array to find a matching entry
1547*4882a593Smuzhiyun 	 */
1548*4882a593Smuzhiyun 	for (i = 0; i < MAX_ZS_PORTS; i++)
1549*4882a593Smuzhiyun 		if (pmz_ports[i].node == mdev->ofdev.dev.of_node)
1550*4882a593Smuzhiyun 			break;
1551*4882a593Smuzhiyun 	if (i >= MAX_ZS_PORTS)
1552*4882a593Smuzhiyun 		return -ENODEV;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	uap = &pmz_ports[i];
1556*4882a593Smuzhiyun 	uap->dev = mdev;
1557*4882a593Smuzhiyun 	uap->port.dev = &mdev->ofdev.dev;
1558*4882a593Smuzhiyun 	dev_set_drvdata(&mdev->ofdev.dev, uap);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	/* We still activate the port even when failing to request resources
1561*4882a593Smuzhiyun 	 * to work around bugs in ancient Apple device-trees
1562*4882a593Smuzhiyun 	 */
1563*4882a593Smuzhiyun 	if (macio_request_resources(uap->dev, "pmac_zilog"))
1564*4882a593Smuzhiyun 		printk(KERN_WARNING "%pOFn: Failed to request resource"
1565*4882a593Smuzhiyun 		       ", port still active\n",
1566*4882a593Smuzhiyun 		       uap->node);
1567*4882a593Smuzhiyun 	else
1568*4882a593Smuzhiyun 		uap->flags |= PMACZILOG_FLAG_RSRC_REQUESTED;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	return uart_add_one_port(&pmz_uart_reg, &uap->port);
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun /*
1574*4882a593Smuzhiyun  * That one should not be called, macio isn't really a hotswap device,
1575*4882a593Smuzhiyun  * we don't expect one of those serial ports to go away...
1576*4882a593Smuzhiyun  */
pmz_detach(struct macio_dev * mdev)1577*4882a593Smuzhiyun static int pmz_detach(struct macio_dev *mdev)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	struct uart_pmac_port	*uap = dev_get_drvdata(&mdev->ofdev.dev);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	if (!uap)
1582*4882a593Smuzhiyun 		return -ENODEV;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	uart_remove_one_port(&pmz_uart_reg, &uap->port);
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	if (uap->flags & PMACZILOG_FLAG_RSRC_REQUESTED) {
1587*4882a593Smuzhiyun 		macio_release_resources(uap->dev);
1588*4882a593Smuzhiyun 		uap->flags &= ~PMACZILOG_FLAG_RSRC_REQUESTED;
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun 	dev_set_drvdata(&mdev->ofdev.dev, NULL);
1591*4882a593Smuzhiyun 	uap->dev = NULL;
1592*4882a593Smuzhiyun 	uap->port.dev = NULL;
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	return 0;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 
pmz_suspend(struct macio_dev * mdev,pm_message_t pm_state)1598*4882a593Smuzhiyun static int pmz_suspend(struct macio_dev *mdev, pm_message_t pm_state)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun 	struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	if (uap == NULL) {
1603*4882a593Smuzhiyun 		printk("HRM... pmz_suspend with NULL uap\n");
1604*4882a593Smuzhiyun 		return 0;
1605*4882a593Smuzhiyun 	}
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	uart_suspend_port(&pmz_uart_reg, &uap->port);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	return 0;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 
pmz_resume(struct macio_dev * mdev)1613*4882a593Smuzhiyun static int pmz_resume(struct macio_dev *mdev)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	if (uap == NULL)
1618*4882a593Smuzhiyun 		return 0;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	uart_resume_port(&pmz_uart_reg, &uap->port);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	return 0;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun /*
1626*4882a593Smuzhiyun  * Probe all ports in the system and build the ports array, we register
1627*4882a593Smuzhiyun  * with the serial layer later, so we get a proper struct device which
1628*4882a593Smuzhiyun  * allows the tty to attach properly. This is later than it used to be
1629*4882a593Smuzhiyun  * but the tty layer really wants it that way.
1630*4882a593Smuzhiyun  */
pmz_probe(void)1631*4882a593Smuzhiyun static int __init pmz_probe(void)
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun 	struct device_node	*node_p, *node_a, *node_b, *np;
1634*4882a593Smuzhiyun 	int			count = 0;
1635*4882a593Smuzhiyun 	int			rc;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	/*
1638*4882a593Smuzhiyun 	 * Find all escc chips in the system
1639*4882a593Smuzhiyun 	 */
1640*4882a593Smuzhiyun 	for_each_node_by_name(node_p, "escc") {
1641*4882a593Smuzhiyun 		/*
1642*4882a593Smuzhiyun 		 * First get channel A/B node pointers
1643*4882a593Smuzhiyun 		 *
1644*4882a593Smuzhiyun 		 * TODO: Add routines with proper locking to do that...
1645*4882a593Smuzhiyun 		 */
1646*4882a593Smuzhiyun 		node_a = node_b = NULL;
1647*4882a593Smuzhiyun 		for_each_child_of_node(node_p, np) {
1648*4882a593Smuzhiyun 			if (of_node_name_prefix(np, "ch-a"))
1649*4882a593Smuzhiyun 				node_a = of_node_get(np);
1650*4882a593Smuzhiyun 			else if (of_node_name_prefix(np, "ch-b"))
1651*4882a593Smuzhiyun 				node_b = of_node_get(np);
1652*4882a593Smuzhiyun 		}
1653*4882a593Smuzhiyun 		if (!node_a && !node_b) {
1654*4882a593Smuzhiyun 			of_node_put(node_a);
1655*4882a593Smuzhiyun 			of_node_put(node_b);
1656*4882a593Smuzhiyun 			printk(KERN_ERR "pmac_zilog: missing node %c for escc %pOF\n",
1657*4882a593Smuzhiyun 				(!node_a) ? 'a' : 'b', node_p);
1658*4882a593Smuzhiyun 			continue;
1659*4882a593Smuzhiyun 		}
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 		/*
1662*4882a593Smuzhiyun 		 * Fill basic fields in the port structures
1663*4882a593Smuzhiyun 		 */
1664*4882a593Smuzhiyun 		if (node_b != NULL) {
1665*4882a593Smuzhiyun 			pmz_ports[count].mate		= &pmz_ports[count+1];
1666*4882a593Smuzhiyun 			pmz_ports[count+1].mate		= &pmz_ports[count];
1667*4882a593Smuzhiyun 		}
1668*4882a593Smuzhiyun 		pmz_ports[count].flags		= PMACZILOG_FLAG_IS_CHANNEL_A;
1669*4882a593Smuzhiyun 		pmz_ports[count].node		= node_a;
1670*4882a593Smuzhiyun 		pmz_ports[count+1].node		= node_b;
1671*4882a593Smuzhiyun 		pmz_ports[count].port.line	= count;
1672*4882a593Smuzhiyun 		pmz_ports[count+1].port.line	= count+1;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 		/*
1675*4882a593Smuzhiyun 		 * Setup the ports for real
1676*4882a593Smuzhiyun 		 */
1677*4882a593Smuzhiyun 		rc = pmz_init_port(&pmz_ports[count]);
1678*4882a593Smuzhiyun 		if (rc == 0 && node_b != NULL)
1679*4882a593Smuzhiyun 			rc = pmz_init_port(&pmz_ports[count+1]);
1680*4882a593Smuzhiyun 		if (rc != 0) {
1681*4882a593Smuzhiyun 			of_node_put(node_a);
1682*4882a593Smuzhiyun 			of_node_put(node_b);
1683*4882a593Smuzhiyun 			memset(&pmz_ports[count], 0, sizeof(struct uart_pmac_port));
1684*4882a593Smuzhiyun 			memset(&pmz_ports[count+1], 0, sizeof(struct uart_pmac_port));
1685*4882a593Smuzhiyun 			continue;
1686*4882a593Smuzhiyun 		}
1687*4882a593Smuzhiyun 		count += 2;
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 	pmz_ports_count = count;
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	return 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun #else
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun /* On PCI PowerMacs, pmz_probe() does an explicit search of the OpenFirmware
1697*4882a593Smuzhiyun  * tree to obtain the device_nodes needed to start the console before the
1698*4882a593Smuzhiyun  * macio driver. On Macs without OpenFirmware, global platform_devices take
1699*4882a593Smuzhiyun  * the place of those device_nodes.
1700*4882a593Smuzhiyun  */
1701*4882a593Smuzhiyun extern struct platform_device scc_a_pdev, scc_b_pdev;
1702*4882a593Smuzhiyun 
pmz_init_port(struct uart_pmac_port * uap)1703*4882a593Smuzhiyun static int __init pmz_init_port(struct uart_pmac_port *uap)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun 	struct resource *r_ports, *r_irq;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	r_ports = platform_get_resource(uap->pdev, IORESOURCE_MEM, 0);
1708*4882a593Smuzhiyun 	r_irq = platform_get_resource(uap->pdev, IORESOURCE_IRQ, 0);
1709*4882a593Smuzhiyun 	if (!r_ports || !r_irq)
1710*4882a593Smuzhiyun 		return -ENODEV;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	uap->port.mapbase  = r_ports->start;
1713*4882a593Smuzhiyun 	uap->port.membase  = (unsigned char __iomem *) r_ports->start;
1714*4882a593Smuzhiyun 	uap->port.iotype   = UPIO_MEM;
1715*4882a593Smuzhiyun 	uap->port.irq      = r_irq->start;
1716*4882a593Smuzhiyun 	uap->port.uartclk  = ZS_CLOCK;
1717*4882a593Smuzhiyun 	uap->port.fifosize = 1;
1718*4882a593Smuzhiyun 	uap->port.ops      = &pmz_pops;
1719*4882a593Smuzhiyun 	uap->port.type     = PORT_PMAC_ZILOG;
1720*4882a593Smuzhiyun 	uap->port.flags    = 0;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	uap->control_reg   = uap->port.membase;
1723*4882a593Smuzhiyun 	uap->data_reg      = uap->control_reg + 4;
1724*4882a593Smuzhiyun 	uap->port_type     = 0;
1725*4882a593Smuzhiyun 	uap->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_PMACZILOG_CONSOLE);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	pmz_convert_to_zs(uap, CS8, 0, 9600);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	return 0;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
pmz_probe(void)1732*4882a593Smuzhiyun static int __init pmz_probe(void)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	int err;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	pmz_ports_count = 0;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	pmz_ports[0].port.line = 0;
1739*4882a593Smuzhiyun 	pmz_ports[0].flags     = PMACZILOG_FLAG_IS_CHANNEL_A;
1740*4882a593Smuzhiyun 	pmz_ports[0].pdev      = &scc_a_pdev;
1741*4882a593Smuzhiyun 	err = pmz_init_port(&pmz_ports[0]);
1742*4882a593Smuzhiyun 	if (err)
1743*4882a593Smuzhiyun 		return err;
1744*4882a593Smuzhiyun 	pmz_ports_count++;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	pmz_ports[0].mate      = &pmz_ports[1];
1747*4882a593Smuzhiyun 	pmz_ports[1].mate      = &pmz_ports[0];
1748*4882a593Smuzhiyun 	pmz_ports[1].port.line = 1;
1749*4882a593Smuzhiyun 	pmz_ports[1].flags     = 0;
1750*4882a593Smuzhiyun 	pmz_ports[1].pdev      = &scc_b_pdev;
1751*4882a593Smuzhiyun 	err = pmz_init_port(&pmz_ports[1]);
1752*4882a593Smuzhiyun 	if (err)
1753*4882a593Smuzhiyun 		return err;
1754*4882a593Smuzhiyun 	pmz_ports_count++;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	return 0;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun 
pmz_dispose_port(struct uart_pmac_port * uap)1759*4882a593Smuzhiyun static void pmz_dispose_port(struct uart_pmac_port *uap)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun 	memset(uap, 0, sizeof(struct uart_pmac_port));
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun 
pmz_attach(struct platform_device * pdev)1764*4882a593Smuzhiyun static int __init pmz_attach(struct platform_device *pdev)
1765*4882a593Smuzhiyun {
1766*4882a593Smuzhiyun 	struct uart_pmac_port *uap;
1767*4882a593Smuzhiyun 	int i;
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	/* Iterate the pmz_ports array to find a matching entry */
1770*4882a593Smuzhiyun 	for (i = 0; i < pmz_ports_count; i++)
1771*4882a593Smuzhiyun 		if (pmz_ports[i].pdev == pdev)
1772*4882a593Smuzhiyun 			break;
1773*4882a593Smuzhiyun 	if (i >= pmz_ports_count)
1774*4882a593Smuzhiyun 		return -ENODEV;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	uap = &pmz_ports[i];
1777*4882a593Smuzhiyun 	uap->port.dev = &pdev->dev;
1778*4882a593Smuzhiyun 	platform_set_drvdata(pdev, uap);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	return uart_add_one_port(&pmz_uart_reg, &uap->port);
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
pmz_detach(struct platform_device * pdev)1783*4882a593Smuzhiyun static int __exit pmz_detach(struct platform_device *pdev)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct uart_pmac_port *uap = platform_get_drvdata(pdev);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	if (!uap)
1788*4882a593Smuzhiyun 		return -ENODEV;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	uart_remove_one_port(&pmz_uart_reg, &uap->port);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	uap->port.dev = NULL;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	return 0;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun #endif /* !CONFIG_PPC_PMAC */
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun static void pmz_console_write(struct console *con, const char *s, unsigned int count);
1802*4882a593Smuzhiyun static int __init pmz_console_setup(struct console *co, char *options);
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun static struct console pmz_console = {
1805*4882a593Smuzhiyun 	.name	=	PMACZILOG_NAME,
1806*4882a593Smuzhiyun 	.write	=	pmz_console_write,
1807*4882a593Smuzhiyun 	.device	=	uart_console_device,
1808*4882a593Smuzhiyun 	.setup	=	pmz_console_setup,
1809*4882a593Smuzhiyun 	.flags	=	CON_PRINTBUFFER,
1810*4882a593Smuzhiyun 	.index	=	-1,
1811*4882a593Smuzhiyun 	.data   =	&pmz_uart_reg,
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun #define PMACZILOG_CONSOLE	&pmz_console
1815*4882a593Smuzhiyun #else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
1816*4882a593Smuzhiyun #define PMACZILOG_CONSOLE	(NULL)
1817*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun /*
1820*4882a593Smuzhiyun  * Register the driver, console driver and ports with the serial
1821*4882a593Smuzhiyun  * core
1822*4882a593Smuzhiyun  */
pmz_register(void)1823*4882a593Smuzhiyun static int __init pmz_register(void)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun 	pmz_uart_reg.nr = pmz_ports_count;
1826*4882a593Smuzhiyun 	pmz_uart_reg.cons = PMACZILOG_CONSOLE;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	/*
1829*4882a593Smuzhiyun 	 * Register this driver with the serial core
1830*4882a593Smuzhiyun 	 */
1831*4882a593Smuzhiyun 	return uart_register_driver(&pmz_uart_reg);
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun static const struct of_device_id pmz_match[] =
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun 	{
1839*4882a593Smuzhiyun 	.name		= "ch-a",
1840*4882a593Smuzhiyun 	},
1841*4882a593Smuzhiyun 	{
1842*4882a593Smuzhiyun 	.name		= "ch-b",
1843*4882a593Smuzhiyun 	},
1844*4882a593Smuzhiyun 	{},
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun MODULE_DEVICE_TABLE (of, pmz_match);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun static struct macio_driver pmz_driver = {
1849*4882a593Smuzhiyun 	.driver = {
1850*4882a593Smuzhiyun 		.name 		= "pmac_zilog",
1851*4882a593Smuzhiyun 		.owner		= THIS_MODULE,
1852*4882a593Smuzhiyun 		.of_match_table	= pmz_match,
1853*4882a593Smuzhiyun 	},
1854*4882a593Smuzhiyun 	.probe		= pmz_attach,
1855*4882a593Smuzhiyun 	.remove		= pmz_detach,
1856*4882a593Smuzhiyun 	.suspend	= pmz_suspend,
1857*4882a593Smuzhiyun 	.resume		= pmz_resume,
1858*4882a593Smuzhiyun };
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun #else
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun static struct platform_driver pmz_driver = {
1863*4882a593Smuzhiyun 	.remove		= __exit_p(pmz_detach),
1864*4882a593Smuzhiyun 	.driver		= {
1865*4882a593Smuzhiyun 		.name		= "scc",
1866*4882a593Smuzhiyun 	},
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun #endif /* !CONFIG_PPC_PMAC */
1870*4882a593Smuzhiyun 
init_pmz(void)1871*4882a593Smuzhiyun static int __init init_pmz(void)
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun 	int rc, i;
1874*4882a593Smuzhiyun 	printk(KERN_INFO "%s\n", version);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	/*
1877*4882a593Smuzhiyun 	 * First, we need to do a direct OF-based probe pass. We
1878*4882a593Smuzhiyun 	 * do that because we want serial console up before the
1879*4882a593Smuzhiyun 	 * macio stuffs calls us back, and since that makes it
1880*4882a593Smuzhiyun 	 * easier to pass the proper number of channels to
1881*4882a593Smuzhiyun 	 * uart_register_driver()
1882*4882a593Smuzhiyun 	 */
1883*4882a593Smuzhiyun 	if (pmz_ports_count == 0)
1884*4882a593Smuzhiyun 		pmz_probe();
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	/*
1887*4882a593Smuzhiyun 	 * Bail early if no port found
1888*4882a593Smuzhiyun 	 */
1889*4882a593Smuzhiyun 	if (pmz_ports_count == 0)
1890*4882a593Smuzhiyun 		return -ENODEV;
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	/*
1893*4882a593Smuzhiyun 	 * Now we register with the serial layer
1894*4882a593Smuzhiyun 	 */
1895*4882a593Smuzhiyun 	rc = pmz_register();
1896*4882a593Smuzhiyun 	if (rc) {
1897*4882a593Smuzhiyun 		printk(KERN_ERR
1898*4882a593Smuzhiyun 			"pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
1899*4882a593Smuzhiyun 		 	"pmac_zilog: Did another serial driver already claim the minors?\n");
1900*4882a593Smuzhiyun 		/* effectively "pmz_unprobe()" */
1901*4882a593Smuzhiyun 		for (i=0; i < pmz_ports_count; i++)
1902*4882a593Smuzhiyun 			pmz_dispose_port(&pmz_ports[i]);
1903*4882a593Smuzhiyun 		return rc;
1904*4882a593Smuzhiyun 	}
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	/*
1907*4882a593Smuzhiyun 	 * Then we register the macio driver itself
1908*4882a593Smuzhiyun 	 */
1909*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
1910*4882a593Smuzhiyun 	return macio_register_driver(&pmz_driver);
1911*4882a593Smuzhiyun #else
1912*4882a593Smuzhiyun 	return platform_driver_probe(&pmz_driver, pmz_attach);
1913*4882a593Smuzhiyun #endif
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun 
exit_pmz(void)1916*4882a593Smuzhiyun static void __exit exit_pmz(void)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun 	int i;
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
1921*4882a593Smuzhiyun 	/* Get rid of macio-driver (detach from macio) */
1922*4882a593Smuzhiyun 	macio_unregister_driver(&pmz_driver);
1923*4882a593Smuzhiyun #else
1924*4882a593Smuzhiyun 	platform_driver_unregister(&pmz_driver);
1925*4882a593Smuzhiyun #endif
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	for (i = 0; i < pmz_ports_count; i++) {
1928*4882a593Smuzhiyun 		struct uart_pmac_port *uport = &pmz_ports[i];
1929*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
1930*4882a593Smuzhiyun 		if (uport->node != NULL)
1931*4882a593Smuzhiyun 			pmz_dispose_port(uport);
1932*4882a593Smuzhiyun #else
1933*4882a593Smuzhiyun 		if (uport->pdev != NULL)
1934*4882a593Smuzhiyun 			pmz_dispose_port(uport);
1935*4882a593Smuzhiyun #endif
1936*4882a593Smuzhiyun 	}
1937*4882a593Smuzhiyun 	/* Unregister UART driver */
1938*4882a593Smuzhiyun 	uart_unregister_driver(&pmz_uart_reg);
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
1942*4882a593Smuzhiyun 
pmz_console_putchar(struct uart_port * port,int ch)1943*4882a593Smuzhiyun static void pmz_console_putchar(struct uart_port *port, int ch)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun 	struct uart_pmac_port *uap =
1946*4882a593Smuzhiyun 		container_of(port, struct uart_pmac_port, port);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* Wait for the transmit buffer to empty. */
1949*4882a593Smuzhiyun 	while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
1950*4882a593Smuzhiyun 		udelay(5);
1951*4882a593Smuzhiyun 	write_zsdata(uap, ch);
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun /*
1955*4882a593Smuzhiyun  * Print a string to the serial port trying not to disturb
1956*4882a593Smuzhiyun  * any possible real use of the port...
1957*4882a593Smuzhiyun  */
pmz_console_write(struct console * con,const char * s,unsigned int count)1958*4882a593Smuzhiyun static void pmz_console_write(struct console *con, const char *s, unsigned int count)
1959*4882a593Smuzhiyun {
1960*4882a593Smuzhiyun 	struct uart_pmac_port *uap = &pmz_ports[con->index];
1961*4882a593Smuzhiyun 	unsigned long flags;
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	spin_lock_irqsave(&uap->port.lock, flags);
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	/* Turn of interrupts and enable the transmitter. */
1966*4882a593Smuzhiyun 	write_zsreg(uap, R1, uap->curregs[1] & ~TxINT_ENAB);
1967*4882a593Smuzhiyun 	write_zsreg(uap, R5, uap->curregs[5] | TxENABLE | RTS | DTR);
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 	uart_console_write(&uap->port, s, count, pmz_console_putchar);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	/* Restore the values in the registers. */
1972*4882a593Smuzhiyun 	write_zsreg(uap, R1, uap->curregs[1]);
1973*4882a593Smuzhiyun 	/* Don't disable the transmitter. */
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	spin_unlock_irqrestore(&uap->port.lock, flags);
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun /*
1979*4882a593Smuzhiyun  * Setup the serial console
1980*4882a593Smuzhiyun  */
pmz_console_setup(struct console * co,char * options)1981*4882a593Smuzhiyun static int __init pmz_console_setup(struct console *co, char *options)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun 	struct uart_pmac_port *uap;
1984*4882a593Smuzhiyun 	struct uart_port *port;
1985*4882a593Smuzhiyun 	int baud = 38400;
1986*4882a593Smuzhiyun 	int bits = 8;
1987*4882a593Smuzhiyun 	int parity = 'n';
1988*4882a593Smuzhiyun 	int flow = 'n';
1989*4882a593Smuzhiyun 	unsigned long pwr_delay;
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	/*
1992*4882a593Smuzhiyun 	 * XServe's default to 57600 bps
1993*4882a593Smuzhiyun 	 */
1994*4882a593Smuzhiyun 	if (of_machine_is_compatible("RackMac1,1")
1995*4882a593Smuzhiyun 	    || of_machine_is_compatible("RackMac1,2")
1996*4882a593Smuzhiyun 	    || of_machine_is_compatible("MacRISC4"))
1997*4882a593Smuzhiyun 		baud = 57600;
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	/*
2000*4882a593Smuzhiyun 	 * Check whether an invalid uart number has been specified, and
2001*4882a593Smuzhiyun 	 * if so, search for the first available port that does have
2002*4882a593Smuzhiyun 	 * console support.
2003*4882a593Smuzhiyun 	 */
2004*4882a593Smuzhiyun 	if (co->index >= pmz_ports_count)
2005*4882a593Smuzhiyun 		co->index = 0;
2006*4882a593Smuzhiyun 	uap = &pmz_ports[co->index];
2007*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
2008*4882a593Smuzhiyun 	if (uap->node == NULL)
2009*4882a593Smuzhiyun 		return -ENODEV;
2010*4882a593Smuzhiyun #else
2011*4882a593Smuzhiyun 	if (uap->pdev == NULL)
2012*4882a593Smuzhiyun 		return -ENODEV;
2013*4882a593Smuzhiyun #endif
2014*4882a593Smuzhiyun 	port = &uap->port;
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	/*
2017*4882a593Smuzhiyun 	 * Mark port as beeing a console
2018*4882a593Smuzhiyun 	 */
2019*4882a593Smuzhiyun 	uap->flags |= PMACZILOG_FLAG_IS_CONS;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	/*
2022*4882a593Smuzhiyun 	 * Temporary fix for uart layer who didn't setup the spinlock yet
2023*4882a593Smuzhiyun 	 */
2024*4882a593Smuzhiyun 	spin_lock_init(&port->lock);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	/*
2027*4882a593Smuzhiyun 	 * Enable the hardware
2028*4882a593Smuzhiyun 	 */
2029*4882a593Smuzhiyun 	pwr_delay = __pmz_startup(uap);
2030*4882a593Smuzhiyun 	if (pwr_delay)
2031*4882a593Smuzhiyun 		mdelay(pwr_delay);
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	if (options)
2034*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun 
pmz_console_init(void)2039*4882a593Smuzhiyun static int __init pmz_console_init(void)
2040*4882a593Smuzhiyun {
2041*4882a593Smuzhiyun 	/* Probe ports */
2042*4882a593Smuzhiyun 	pmz_probe();
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	if (pmz_ports_count == 0)
2045*4882a593Smuzhiyun 		return -ENODEV;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	/* TODO: Autoprobe console based on OF */
2048*4882a593Smuzhiyun 	/* pmz_console.index = i; */
2049*4882a593Smuzhiyun 	register_console(&pmz_console);
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	return 0;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun console_initcall(pmz_console_init);
2055*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun module_init(init_pmz);
2058*4882a593Smuzhiyun module_exit(exit_pmz);
2059