xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/pic32_uart.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PIC32 Integrated Serial Driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Microchip Technology, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  *   Sorin-Andrei Pistirica <andrei.pistirica@microchip.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/console.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/tty.h>
23*4882a593Smuzhiyun #include <linux/tty_flip.h>
24*4882a593Smuzhiyun #include <linux/serial_core.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <asm/mach-pic32/pic32.h>
28*4882a593Smuzhiyun #include "pic32_uart.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* UART name and device definitions */
31*4882a593Smuzhiyun #define PIC32_DEV_NAME		"pic32-uart"
32*4882a593Smuzhiyun #define PIC32_MAX_UARTS		6
33*4882a593Smuzhiyun #define PIC32_SDEV_NAME		"ttyPIC"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* pic32_sport pointer for console use */
36*4882a593Smuzhiyun static struct pic32_sport *pic32_sports[PIC32_MAX_UARTS];
37*4882a593Smuzhiyun 
pic32_wait_deplete_txbuf(struct pic32_sport * sport)38*4882a593Smuzhiyun static inline void pic32_wait_deplete_txbuf(struct pic32_sport *sport)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	/* wait for tx empty, otherwise chars will be lost or corrupted */
41*4882a593Smuzhiyun 	while (!(pic32_uart_readl(sport, PIC32_UART_STA) & PIC32_UART_STA_TRMT))
42*4882a593Smuzhiyun 		udelay(1);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
pic32_enable_clock(struct pic32_sport * sport)45*4882a593Smuzhiyun static inline int pic32_enable_clock(struct pic32_sport *sport)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	int ret = clk_prepare_enable(sport->clk);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	if (ret)
50*4882a593Smuzhiyun 		return ret;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	sport->ref_clk++;
53*4882a593Smuzhiyun 	return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
pic32_disable_clock(struct pic32_sport * sport)56*4882a593Smuzhiyun static inline void pic32_disable_clock(struct pic32_sport *sport)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	sport->ref_clk--;
59*4882a593Smuzhiyun 	clk_disable_unprepare(sport->clk);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* serial core request to check if uart tx buffer is empty */
pic32_uart_tx_empty(struct uart_port * port)63*4882a593Smuzhiyun static unsigned int pic32_uart_tx_empty(struct uart_port *port)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
66*4882a593Smuzhiyun 	u32 val = pic32_uart_readl(sport, PIC32_UART_STA);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return (val & PIC32_UART_STA_TRMT) ? 1 : 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* serial core request to set UART outputs */
pic32_uart_set_mctrl(struct uart_port * port,unsigned int mctrl)72*4882a593Smuzhiyun static void pic32_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* set loopback mode */
77*4882a593Smuzhiyun 	if (mctrl & TIOCM_LOOP)
78*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
79*4882a593Smuzhiyun 					PIC32_UART_MODE_LPBK);
80*4882a593Smuzhiyun 	else
81*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
82*4882a593Smuzhiyun 					PIC32_UART_MODE_LPBK);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* get the state of CTS input pin for this port */
get_cts_state(struct pic32_sport * sport)86*4882a593Smuzhiyun static unsigned int get_cts_state(struct pic32_sport *sport)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	/* read and invert UxCTS */
89*4882a593Smuzhiyun 	if (gpio_is_valid(sport->cts_gpio))
90*4882a593Smuzhiyun 		return !gpio_get_value(sport->cts_gpio);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 1;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* serial core request to return the state of misc UART input pins */
pic32_uart_get_mctrl(struct uart_port * port)96*4882a593Smuzhiyun static unsigned int pic32_uart_get_mctrl(struct uart_port *port)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
99*4882a593Smuzhiyun 	unsigned int mctrl = 0;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (!sport->hw_flow_ctrl)
102*4882a593Smuzhiyun 		mctrl |= TIOCM_CTS;
103*4882a593Smuzhiyun 	else if (get_cts_state(sport))
104*4882a593Smuzhiyun 		mctrl |= TIOCM_CTS;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* DSR and CD are not supported in PIC32, so return 1
107*4882a593Smuzhiyun 	 * RI is not supported in PIC32, so return 0
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	mctrl |= TIOCM_CD;
110*4882a593Smuzhiyun 	mctrl |= TIOCM_DSR;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return mctrl;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* stop tx and start tx are not called in pairs, therefore a flag indicates
116*4882a593Smuzhiyun  * the status of irq to control the irq-depth.
117*4882a593Smuzhiyun  */
pic32_uart_irqtxen(struct pic32_sport * sport,u8 en)118*4882a593Smuzhiyun static inline void pic32_uart_irqtxen(struct pic32_sport *sport, u8 en)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	if (en && !tx_irq_enabled(sport)) {
121*4882a593Smuzhiyun 		enable_irq(sport->irq_tx);
122*4882a593Smuzhiyun 		tx_irq_enabled(sport) = 1;
123*4882a593Smuzhiyun 	} else if (!en && tx_irq_enabled(sport)) {
124*4882a593Smuzhiyun 		/* use disable_irq_nosync() and not disable_irq() to avoid self
125*4882a593Smuzhiyun 		 * imposed deadlock by not waiting for irq handler to end,
126*4882a593Smuzhiyun 		 * since this callback is called from interrupt context.
127*4882a593Smuzhiyun 		 */
128*4882a593Smuzhiyun 		disable_irq_nosync(sport->irq_tx);
129*4882a593Smuzhiyun 		tx_irq_enabled(sport) = 0;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* serial core request to disable tx ASAP (used for flow control) */
pic32_uart_stop_tx(struct uart_port * port)134*4882a593Smuzhiyun static void pic32_uart_stop_tx(struct uart_port *port)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (!(pic32_uart_readl(sport, PIC32_UART_MODE) & PIC32_UART_MODE_ON))
139*4882a593Smuzhiyun 		return;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (!(pic32_uart_readl(sport, PIC32_UART_STA) & PIC32_UART_STA_UTXEN))
142*4882a593Smuzhiyun 		return;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* wait for tx empty */
145*4882a593Smuzhiyun 	pic32_wait_deplete_txbuf(sport);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
148*4882a593Smuzhiyun 				PIC32_UART_STA_UTXEN);
149*4882a593Smuzhiyun 	pic32_uart_irqtxen(sport, 0);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* serial core request to (re)enable tx */
pic32_uart_start_tx(struct uart_port * port)153*4882a593Smuzhiyun static void pic32_uart_start_tx(struct uart_port *port)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	pic32_uart_irqtxen(sport, 1);
158*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_SET(PIC32_UART_STA),
159*4882a593Smuzhiyun 				PIC32_UART_STA_UTXEN);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* serial core request to stop rx, called before port shutdown */
pic32_uart_stop_rx(struct uart_port * port)163*4882a593Smuzhiyun static void pic32_uart_stop_rx(struct uart_port *port)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* disable rx interrupts */
168*4882a593Smuzhiyun 	disable_irq(sport->irq_rx);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* receiver Enable bit OFF */
171*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
172*4882a593Smuzhiyun 				PIC32_UART_STA_URXEN);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* serial core request to start/stop emitting break char */
pic32_uart_break_ctl(struct uart_port * port,int ctl)176*4882a593Smuzhiyun static void pic32_uart_break_ctl(struct uart_port *port, int ctl)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
179*4882a593Smuzhiyun 	unsigned long flags;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (ctl)
184*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_SET(PIC32_UART_STA),
185*4882a593Smuzhiyun 					PIC32_UART_STA_UTXBRK);
186*4882a593Smuzhiyun 	else
187*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
188*4882a593Smuzhiyun 					PIC32_UART_STA_UTXBRK);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* get port type in string format */
pic32_uart_type(struct uart_port * port)194*4882a593Smuzhiyun static const char *pic32_uart_type(struct uart_port *port)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	return (port->type == PORT_PIC32) ? PIC32_DEV_NAME : NULL;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* read all chars in rx fifo and send them to core */
pic32_uart_do_rx(struct uart_port * port)200*4882a593Smuzhiyun static void pic32_uart_do_rx(struct uart_port *port)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
203*4882a593Smuzhiyun 	struct tty_port *tty;
204*4882a593Smuzhiyun 	unsigned int max_count;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* limit number of char read in interrupt, should not be
207*4882a593Smuzhiyun 	 * higher than fifo size anyway since we're much faster than
208*4882a593Smuzhiyun 	 * serial port
209*4882a593Smuzhiyun 	 */
210*4882a593Smuzhiyun 	max_count = PIC32_UART_RX_FIFO_DEPTH;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	spin_lock(&port->lock);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	tty = &port->state->port;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	do {
217*4882a593Smuzhiyun 		u32 sta_reg, c;
218*4882a593Smuzhiyun 		char flag;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		/* get overrun/fifo empty information from status register */
221*4882a593Smuzhiyun 		sta_reg = pic32_uart_readl(sport, PIC32_UART_STA);
222*4882a593Smuzhiyun 		if (unlikely(sta_reg & PIC32_UART_STA_OERR)) {
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 			/* fifo reset is required to clear interrupt */
225*4882a593Smuzhiyun 			pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
226*4882a593Smuzhiyun 						PIC32_UART_STA_OERR);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			port->icount.overrun++;
229*4882a593Smuzhiyun 			tty_insert_flip_char(tty, 0, TTY_OVERRUN);
230*4882a593Smuzhiyun 		}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		/* Can at least one more character can be read? */
233*4882a593Smuzhiyun 		if (!(sta_reg & PIC32_UART_STA_URXDA))
234*4882a593Smuzhiyun 			break;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		/* read the character and increment the rx counter */
237*4882a593Smuzhiyun 		c = pic32_uart_readl(sport, PIC32_UART_RX);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		port->icount.rx++;
240*4882a593Smuzhiyun 		flag = TTY_NORMAL;
241*4882a593Smuzhiyun 		c &= 0xff;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		if (unlikely((sta_reg & PIC32_UART_STA_PERR) ||
244*4882a593Smuzhiyun 			     (sta_reg & PIC32_UART_STA_FERR))) {
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 			/* do stats first */
247*4882a593Smuzhiyun 			if (sta_reg & PIC32_UART_STA_PERR)
248*4882a593Smuzhiyun 				port->icount.parity++;
249*4882a593Smuzhiyun 			if (sta_reg & PIC32_UART_STA_FERR)
250*4882a593Smuzhiyun 				port->icount.frame++;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 			/* update flag wrt read_status_mask */
253*4882a593Smuzhiyun 			sta_reg &= port->read_status_mask;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 			if (sta_reg & PIC32_UART_STA_FERR)
256*4882a593Smuzhiyun 				flag = TTY_FRAME;
257*4882a593Smuzhiyun 			if (sta_reg & PIC32_UART_STA_PERR)
258*4882a593Smuzhiyun 				flag = TTY_PARITY;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		if (uart_handle_sysrq_char(port, c))
262*4882a593Smuzhiyun 			continue;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		if ((sta_reg & port->ignore_status_mask) == 0)
265*4882a593Smuzhiyun 			tty_insert_flip_char(tty, c, flag);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	} while (--max_count);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	spin_unlock(&port->lock);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	tty_flip_buffer_push(tty);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* fill tx fifo with chars to send, stop when fifo is about to be full
275*4882a593Smuzhiyun  * or when all chars have been sent.
276*4882a593Smuzhiyun  */
pic32_uart_do_tx(struct uart_port * port)277*4882a593Smuzhiyun static void pic32_uart_do_tx(struct uart_port *port)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
280*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
281*4882a593Smuzhiyun 	unsigned int max_count = PIC32_UART_TX_FIFO_DEPTH;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (port->x_char) {
284*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_UART_TX, port->x_char);
285*4882a593Smuzhiyun 		port->icount.tx++;
286*4882a593Smuzhiyun 		port->x_char = 0;
287*4882a593Smuzhiyun 		return;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (uart_tx_stopped(port)) {
291*4882a593Smuzhiyun 		pic32_uart_stop_tx(port);
292*4882a593Smuzhiyun 		return;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (uart_circ_empty(xmit))
296*4882a593Smuzhiyun 		goto txq_empty;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* keep stuffing chars into uart tx buffer
299*4882a593Smuzhiyun 	 * 1) until uart fifo is full
300*4882a593Smuzhiyun 	 * or
301*4882a593Smuzhiyun 	 * 2) until the circ buffer is empty
302*4882a593Smuzhiyun 	 * (all chars have been sent)
303*4882a593Smuzhiyun 	 * or
304*4882a593Smuzhiyun 	 * 3) until the max count is reached
305*4882a593Smuzhiyun 	 * (prevents lingering here for too long in certain cases)
306*4882a593Smuzhiyun 	 */
307*4882a593Smuzhiyun 	while (!(PIC32_UART_STA_UTXBF &
308*4882a593Smuzhiyun 		pic32_uart_readl(sport, PIC32_UART_STA))) {
309*4882a593Smuzhiyun 		unsigned int c = xmit->buf[xmit->tail];
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_UART_TX, c);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
314*4882a593Smuzhiyun 		port->icount.tx++;
315*4882a593Smuzhiyun 		if (uart_circ_empty(xmit))
316*4882a593Smuzhiyun 			break;
317*4882a593Smuzhiyun 		if (--max_count == 0)
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
322*4882a593Smuzhiyun 		uart_write_wakeup(port);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (uart_circ_empty(xmit))
325*4882a593Smuzhiyun 		goto txq_empty;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun txq_empty:
330*4882a593Smuzhiyun 	pic32_uart_irqtxen(sport, 0);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* RX interrupt handler */
pic32_uart_rx_interrupt(int irq,void * dev_id)334*4882a593Smuzhiyun static irqreturn_t pic32_uart_rx_interrupt(int irq, void *dev_id)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	pic32_uart_do_rx(port);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return IRQ_HANDLED;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* TX interrupt handler */
pic32_uart_tx_interrupt(int irq,void * dev_id)344*4882a593Smuzhiyun static irqreturn_t pic32_uart_tx_interrupt(int irq, void *dev_id)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
347*4882a593Smuzhiyun 	unsigned long flags;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
350*4882a593Smuzhiyun 	pic32_uart_do_tx(port);
351*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return IRQ_HANDLED;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /* FAULT interrupt handler */
pic32_uart_fault_interrupt(int irq,void * dev_id)357*4882a593Smuzhiyun static irqreturn_t pic32_uart_fault_interrupt(int irq, void *dev_id)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	/* do nothing: pic32_uart_do_rx() handles faults. */
360*4882a593Smuzhiyun 	return IRQ_HANDLED;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* enable rx & tx operation on uart */
pic32_uart_en_and_unmask(struct uart_port * port)364*4882a593Smuzhiyun static void pic32_uart_en_and_unmask(struct uart_port *port)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_SET(PIC32_UART_STA),
369*4882a593Smuzhiyun 				PIC32_UART_STA_UTXEN | PIC32_UART_STA_URXEN);
370*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
371*4882a593Smuzhiyun 				PIC32_UART_MODE_ON);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* disable rx & tx operation on uart */
pic32_uart_dsbl_and_mask(struct uart_port * port)375*4882a593Smuzhiyun static void pic32_uart_dsbl_and_mask(struct uart_port *port)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* wait for tx empty, otherwise chars will be lost or corrupted */
380*4882a593Smuzhiyun 	pic32_wait_deplete_txbuf(sport);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
383*4882a593Smuzhiyun 				PIC32_UART_STA_UTXEN | PIC32_UART_STA_URXEN);
384*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
385*4882a593Smuzhiyun 				PIC32_UART_MODE_ON);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* serial core request to initialize uart and start rx operation */
pic32_uart_startup(struct uart_port * port)389*4882a593Smuzhiyun static int pic32_uart_startup(struct uart_port *port)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
392*4882a593Smuzhiyun 	u32 dflt_baud = (port->uartclk / PIC32_UART_DFLT_BRATE / 16) - 1;
393*4882a593Smuzhiyun 	unsigned long flags;
394*4882a593Smuzhiyun 	int ret;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	local_irq_save(flags);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	ret = pic32_enable_clock(sport);
399*4882a593Smuzhiyun 	if (ret) {
400*4882a593Smuzhiyun 		local_irq_restore(flags);
401*4882a593Smuzhiyun 		goto out_done;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* clear status and mode registers */
405*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_UART_MODE, 0);
406*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_UART_STA, 0);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* disable uart and mask all interrupts */
409*4882a593Smuzhiyun 	pic32_uart_dsbl_and_mask(port);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* set default baud */
412*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_UART_BRG, dflt_baud);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	local_irq_restore(flags);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Each UART of a PIC32 has three interrupts therefore,
417*4882a593Smuzhiyun 	 * we setup driver to register the 3 irqs for the device.
418*4882a593Smuzhiyun 	 *
419*4882a593Smuzhiyun 	 * For each irq request_irq() is called with interrupt disabled.
420*4882a593Smuzhiyun 	 * And the irq is enabled as soon as we are ready to handle them.
421*4882a593Smuzhiyun 	 */
422*4882a593Smuzhiyun 	tx_irq_enabled(sport) = 0;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	sport->irq_fault_name = kasprintf(GFP_KERNEL, "%s%d-fault",
425*4882a593Smuzhiyun 					  pic32_uart_type(port),
426*4882a593Smuzhiyun 					  sport->idx);
427*4882a593Smuzhiyun 	if (!sport->irq_fault_name) {
428*4882a593Smuzhiyun 		dev_err(port->dev, "%s: kasprintf err!", __func__);
429*4882a593Smuzhiyun 		ret = -ENOMEM;
430*4882a593Smuzhiyun 		goto out_done;
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 	irq_set_status_flags(sport->irq_fault, IRQ_NOAUTOEN);
433*4882a593Smuzhiyun 	ret = request_irq(sport->irq_fault, pic32_uart_fault_interrupt,
434*4882a593Smuzhiyun 			  sport->irqflags_fault, sport->irq_fault_name, port);
435*4882a593Smuzhiyun 	if (ret) {
436*4882a593Smuzhiyun 		dev_err(port->dev, "%s: request irq(%d) err! ret:%d name:%s\n",
437*4882a593Smuzhiyun 			__func__, sport->irq_fault, ret,
438*4882a593Smuzhiyun 			pic32_uart_type(port));
439*4882a593Smuzhiyun 		goto out_f;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	sport->irq_rx_name = kasprintf(GFP_KERNEL, "%s%d-rx",
443*4882a593Smuzhiyun 				       pic32_uart_type(port),
444*4882a593Smuzhiyun 				       sport->idx);
445*4882a593Smuzhiyun 	if (!sport->irq_rx_name) {
446*4882a593Smuzhiyun 		dev_err(port->dev, "%s: kasprintf err!", __func__);
447*4882a593Smuzhiyun 		ret = -ENOMEM;
448*4882a593Smuzhiyun 		goto out_f;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 	irq_set_status_flags(sport->irq_rx, IRQ_NOAUTOEN);
451*4882a593Smuzhiyun 	ret = request_irq(sport->irq_rx, pic32_uart_rx_interrupt,
452*4882a593Smuzhiyun 			  sport->irqflags_rx, sport->irq_rx_name, port);
453*4882a593Smuzhiyun 	if (ret) {
454*4882a593Smuzhiyun 		dev_err(port->dev, "%s: request irq(%d) err! ret:%d name:%s\n",
455*4882a593Smuzhiyun 			__func__, sport->irq_rx, ret,
456*4882a593Smuzhiyun 			pic32_uart_type(port));
457*4882a593Smuzhiyun 		goto out_r;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	sport->irq_tx_name = kasprintf(GFP_KERNEL, "%s%d-tx",
461*4882a593Smuzhiyun 				       pic32_uart_type(port),
462*4882a593Smuzhiyun 				       sport->idx);
463*4882a593Smuzhiyun 	if (!sport->irq_tx_name) {
464*4882a593Smuzhiyun 		dev_err(port->dev, "%s: kasprintf err!", __func__);
465*4882a593Smuzhiyun 		ret = -ENOMEM;
466*4882a593Smuzhiyun 		goto out_r;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 	irq_set_status_flags(sport->irq_tx, IRQ_NOAUTOEN);
469*4882a593Smuzhiyun 	ret = request_irq(sport->irq_tx, pic32_uart_tx_interrupt,
470*4882a593Smuzhiyun 			  sport->irqflags_tx, sport->irq_tx_name, port);
471*4882a593Smuzhiyun 	if (ret) {
472*4882a593Smuzhiyun 		dev_err(port->dev, "%s: request irq(%d) err! ret:%d name:%s\n",
473*4882a593Smuzhiyun 			__func__, sport->irq_tx, ret,
474*4882a593Smuzhiyun 			pic32_uart_type(port));
475*4882a593Smuzhiyun 		goto out_t;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	local_irq_save(flags);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* set rx interrupt on first receive */
481*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
482*4882a593Smuzhiyun 			PIC32_UART_STA_URXISEL1 | PIC32_UART_STA_URXISEL0);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* set interrupt on empty */
485*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
486*4882a593Smuzhiyun 			PIC32_UART_STA_UTXISEL1);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* enable all interrupts and eanable uart */
489*4882a593Smuzhiyun 	pic32_uart_en_and_unmask(port);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	enable_irq(sport->irq_rx);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun out_t:
496*4882a593Smuzhiyun 	kfree(sport->irq_tx_name);
497*4882a593Smuzhiyun 	free_irq(sport->irq_tx, port);
498*4882a593Smuzhiyun out_r:
499*4882a593Smuzhiyun 	kfree(sport->irq_rx_name);
500*4882a593Smuzhiyun 	free_irq(sport->irq_rx, port);
501*4882a593Smuzhiyun out_f:
502*4882a593Smuzhiyun 	kfree(sport->irq_fault_name);
503*4882a593Smuzhiyun 	free_irq(sport->irq_fault, port);
504*4882a593Smuzhiyun out_done:
505*4882a593Smuzhiyun 	return ret;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* serial core request to flush & disable uart */
pic32_uart_shutdown(struct uart_port * port)509*4882a593Smuzhiyun static void pic32_uart_shutdown(struct uart_port *port)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
512*4882a593Smuzhiyun 	unsigned long flags;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* disable uart */
515*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
516*4882a593Smuzhiyun 	pic32_uart_dsbl_and_mask(port);
517*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
518*4882a593Smuzhiyun 	pic32_disable_clock(sport);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	/* free all 3 interrupts for this UART */
521*4882a593Smuzhiyun 	free_irq(sport->irq_fault, port);
522*4882a593Smuzhiyun 	free_irq(sport->irq_tx, port);
523*4882a593Smuzhiyun 	free_irq(sport->irq_rx, port);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /* serial core request to change current uart setting */
pic32_uart_set_termios(struct uart_port * port,struct ktermios * new,struct ktermios * old)527*4882a593Smuzhiyun static void pic32_uart_set_termios(struct uart_port *port,
528*4882a593Smuzhiyun 				   struct ktermios *new,
529*4882a593Smuzhiyun 				   struct ktermios *old)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
532*4882a593Smuzhiyun 	unsigned int baud;
533*4882a593Smuzhiyun 	unsigned int quot;
534*4882a593Smuzhiyun 	unsigned long flags;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* disable uart and mask all interrupts while changing speed */
539*4882a593Smuzhiyun 	pic32_uart_dsbl_and_mask(port);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* stop bit options */
542*4882a593Smuzhiyun 	if (new->c_cflag & CSTOPB)
543*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
544*4882a593Smuzhiyun 					PIC32_UART_MODE_STSEL);
545*4882a593Smuzhiyun 	else
546*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
547*4882a593Smuzhiyun 					PIC32_UART_MODE_STSEL);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* parity options */
550*4882a593Smuzhiyun 	if (new->c_cflag & PARENB) {
551*4882a593Smuzhiyun 		if (new->c_cflag & PARODD) {
552*4882a593Smuzhiyun 			pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
553*4882a593Smuzhiyun 					PIC32_UART_MODE_PDSEL1);
554*4882a593Smuzhiyun 			pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
555*4882a593Smuzhiyun 					PIC32_UART_MODE_PDSEL0);
556*4882a593Smuzhiyun 		} else {
557*4882a593Smuzhiyun 			pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
558*4882a593Smuzhiyun 					PIC32_UART_MODE_PDSEL0);
559*4882a593Smuzhiyun 			pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
560*4882a593Smuzhiyun 					PIC32_UART_MODE_PDSEL1);
561*4882a593Smuzhiyun 		}
562*4882a593Smuzhiyun 	} else {
563*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
564*4882a593Smuzhiyun 					PIC32_UART_MODE_PDSEL1 |
565*4882a593Smuzhiyun 					PIC32_UART_MODE_PDSEL0);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 	/* if hw flow ctrl, then the pins must be specified in device tree */
568*4882a593Smuzhiyun 	if ((new->c_cflag & CRTSCTS) && sport->hw_flow_ctrl) {
569*4882a593Smuzhiyun 		/* enable hardware flow control */
570*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
571*4882a593Smuzhiyun 					PIC32_UART_MODE_UEN1);
572*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
573*4882a593Smuzhiyun 					PIC32_UART_MODE_UEN0);
574*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
575*4882a593Smuzhiyun 					PIC32_UART_MODE_RTSMD);
576*4882a593Smuzhiyun 	} else {
577*4882a593Smuzhiyun 		/* disable hardware flow control */
578*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
579*4882a593Smuzhiyun 					PIC32_UART_MODE_UEN1);
580*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
581*4882a593Smuzhiyun 					PIC32_UART_MODE_UEN0);
582*4882a593Smuzhiyun 		pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
583*4882a593Smuzhiyun 					PIC32_UART_MODE_RTSMD);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* Always 8-bit */
587*4882a593Smuzhiyun 	new->c_cflag |= CS8;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Mark/Space parity is not supported */
590*4882a593Smuzhiyun 	new->c_cflag &= ~CMSPAR;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* update baud */
593*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
594*4882a593Smuzhiyun 	quot = uart_get_divisor(port, baud) - 1;
595*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_UART_BRG, quot);
596*4882a593Smuzhiyun 	uart_update_timeout(port, new->c_cflag, baud);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (tty_termios_baud_rate(new))
599*4882a593Smuzhiyun 		tty_termios_encode_baud_rate(new, baud, baud);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* enable uart */
602*4882a593Smuzhiyun 	pic32_uart_en_and_unmask(port);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /* serial core request to claim uart iomem */
pic32_uart_request_port(struct uart_port * port)608*4882a593Smuzhiyun static int pic32_uart_request_port(struct uart_port *port)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(port->dev);
611*4882a593Smuzhiyun 	struct resource *res_mem;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
614*4882a593Smuzhiyun 	if (unlikely(!res_mem))
615*4882a593Smuzhiyun 		return -EINVAL;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (!request_mem_region(port->mapbase, resource_size(res_mem),
618*4882a593Smuzhiyun 				"pic32_uart_mem"))
619*4882a593Smuzhiyun 		return -EBUSY;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	port->membase = devm_ioremap(port->dev, port->mapbase,
622*4882a593Smuzhiyun 						resource_size(res_mem));
623*4882a593Smuzhiyun 	if (!port->membase) {
624*4882a593Smuzhiyun 		dev_err(port->dev, "Unable to map registers\n");
625*4882a593Smuzhiyun 		release_mem_region(port->mapbase, resource_size(res_mem));
626*4882a593Smuzhiyun 		return -ENOMEM;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return 0;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /* serial core request to release uart iomem */
pic32_uart_release_port(struct uart_port * port)633*4882a593Smuzhiyun static void pic32_uart_release_port(struct uart_port *port)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(port->dev);
636*4882a593Smuzhiyun 	struct resource *res_mem;
637*4882a593Smuzhiyun 	unsigned int res_size;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
640*4882a593Smuzhiyun 	if (unlikely(!res_mem))
641*4882a593Smuzhiyun 		return;
642*4882a593Smuzhiyun 	res_size = resource_size(res_mem);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	release_mem_region(port->mapbase, res_size);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /* serial core request to do any port required auto-configuration */
pic32_uart_config_port(struct uart_port * port,int flags)648*4882a593Smuzhiyun static void pic32_uart_config_port(struct uart_port *port, int flags)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	if (flags & UART_CONFIG_TYPE) {
651*4882a593Smuzhiyun 		if (pic32_uart_request_port(port))
652*4882a593Smuzhiyun 			return;
653*4882a593Smuzhiyun 		port->type = PORT_PIC32;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /* serial core request to check that port information in serinfo are suitable */
pic32_uart_verify_port(struct uart_port * port,struct serial_struct * serinfo)658*4882a593Smuzhiyun static int pic32_uart_verify_port(struct uart_port *port,
659*4882a593Smuzhiyun 				  struct serial_struct *serinfo)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	if (port->type != PORT_PIC32)
662*4882a593Smuzhiyun 		return -EINVAL;
663*4882a593Smuzhiyun 	if (port->irq != serinfo->irq)
664*4882a593Smuzhiyun 		return -EINVAL;
665*4882a593Smuzhiyun 	if (port->iotype != serinfo->io_type)
666*4882a593Smuzhiyun 		return -EINVAL;
667*4882a593Smuzhiyun 	if (port->mapbase != (unsigned long)serinfo->iomem_base)
668*4882a593Smuzhiyun 		return -EINVAL;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /* serial core callbacks */
674*4882a593Smuzhiyun static const struct uart_ops pic32_uart_ops = {
675*4882a593Smuzhiyun 	.tx_empty	= pic32_uart_tx_empty,
676*4882a593Smuzhiyun 	.get_mctrl	= pic32_uart_get_mctrl,
677*4882a593Smuzhiyun 	.set_mctrl	= pic32_uart_set_mctrl,
678*4882a593Smuzhiyun 	.start_tx	= pic32_uart_start_tx,
679*4882a593Smuzhiyun 	.stop_tx	= pic32_uart_stop_tx,
680*4882a593Smuzhiyun 	.stop_rx	= pic32_uart_stop_rx,
681*4882a593Smuzhiyun 	.break_ctl	= pic32_uart_break_ctl,
682*4882a593Smuzhiyun 	.startup	= pic32_uart_startup,
683*4882a593Smuzhiyun 	.shutdown	= pic32_uart_shutdown,
684*4882a593Smuzhiyun 	.set_termios	= pic32_uart_set_termios,
685*4882a593Smuzhiyun 	.type		= pic32_uart_type,
686*4882a593Smuzhiyun 	.release_port	= pic32_uart_release_port,
687*4882a593Smuzhiyun 	.request_port	= pic32_uart_request_port,
688*4882a593Smuzhiyun 	.config_port	= pic32_uart_config_port,
689*4882a593Smuzhiyun 	.verify_port	= pic32_uart_verify_port,
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_PIC32_CONSOLE
693*4882a593Smuzhiyun /* output given char */
pic32_console_putchar(struct uart_port * port,int ch)694*4882a593Smuzhiyun static void pic32_console_putchar(struct uart_port *port, int ch)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if (!(pic32_uart_readl(sport, PIC32_UART_MODE) & PIC32_UART_MODE_ON))
699*4882a593Smuzhiyun 		return;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (!(pic32_uart_readl(sport, PIC32_UART_STA) & PIC32_UART_STA_UTXEN))
702*4882a593Smuzhiyun 		return;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	/* wait for tx empty */
705*4882a593Smuzhiyun 	pic32_wait_deplete_txbuf(sport);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	pic32_uart_writel(sport, PIC32_UART_TX, ch & 0xff);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun /* console core request to output given string */
pic32_console_write(struct console * co,const char * s,unsigned int count)711*4882a593Smuzhiyun static void pic32_console_write(struct console *co, const char *s,
712*4882a593Smuzhiyun 				unsigned int count)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	struct pic32_sport *sport = pic32_sports[co->index];
715*4882a593Smuzhiyun 	struct uart_port *port = pic32_get_port(sport);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/* call uart helper to deal with \r\n */
718*4882a593Smuzhiyun 	uart_console_write(port, s, count, pic32_console_putchar);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* console core request to setup given console, find matching uart
722*4882a593Smuzhiyun  * port and setup it.
723*4882a593Smuzhiyun  */
pic32_console_setup(struct console * co,char * options)724*4882a593Smuzhiyun static int pic32_console_setup(struct console *co, char *options)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct pic32_sport *sport;
727*4882a593Smuzhiyun 	struct uart_port *port = NULL;
728*4882a593Smuzhiyun 	int baud = 115200;
729*4882a593Smuzhiyun 	int bits = 8;
730*4882a593Smuzhiyun 	int parity = 'n';
731*4882a593Smuzhiyun 	int flow = 'n';
732*4882a593Smuzhiyun 	int ret = 0;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (unlikely(co->index < 0 || co->index >= PIC32_MAX_UARTS))
735*4882a593Smuzhiyun 		return -ENODEV;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	sport = pic32_sports[co->index];
738*4882a593Smuzhiyun 	if (!sport)
739*4882a593Smuzhiyun 		return -ENODEV;
740*4882a593Smuzhiyun 	port = pic32_get_port(sport);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	ret = pic32_enable_clock(sport);
743*4882a593Smuzhiyun 	if (ret)
744*4882a593Smuzhiyun 		return ret;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (options)
747*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun static struct uart_driver pic32_uart_driver;
753*4882a593Smuzhiyun static struct console pic32_console = {
754*4882a593Smuzhiyun 	.name		= PIC32_SDEV_NAME,
755*4882a593Smuzhiyun 	.write		= pic32_console_write,
756*4882a593Smuzhiyun 	.device		= uart_console_device,
757*4882a593Smuzhiyun 	.setup		= pic32_console_setup,
758*4882a593Smuzhiyun 	.flags		= CON_PRINTBUFFER,
759*4882a593Smuzhiyun 	.index		= -1,
760*4882a593Smuzhiyun 	.data		= &pic32_uart_driver,
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun #define PIC32_SCONSOLE (&pic32_console)
763*4882a593Smuzhiyun 
pic32_console_init(void)764*4882a593Smuzhiyun static int __init pic32_console_init(void)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	register_console(&pic32_console);
767*4882a593Smuzhiyun 	return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun console_initcall(pic32_console_init);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun /*
772*4882a593Smuzhiyun  * Late console initialization.
773*4882a593Smuzhiyun  */
pic32_late_console_init(void)774*4882a593Smuzhiyun static int __init pic32_late_console_init(void)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	if (!(pic32_console.flags & CON_ENABLED))
777*4882a593Smuzhiyun 		register_console(&pic32_console);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	return 0;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun core_initcall(pic32_late_console_init);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun #else
785*4882a593Smuzhiyun #define PIC32_SCONSOLE NULL
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static struct uart_driver pic32_uart_driver = {
789*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
790*4882a593Smuzhiyun 	.driver_name		= PIC32_DEV_NAME,
791*4882a593Smuzhiyun 	.dev_name		= PIC32_SDEV_NAME,
792*4882a593Smuzhiyun 	.nr			= PIC32_MAX_UARTS,
793*4882a593Smuzhiyun 	.cons			= PIC32_SCONSOLE,
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun 
pic32_uart_probe(struct platform_device * pdev)796*4882a593Smuzhiyun static int pic32_uart_probe(struct platform_device *pdev)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
799*4882a593Smuzhiyun 	struct pic32_sport *sport;
800*4882a593Smuzhiyun 	int uart_idx = 0;
801*4882a593Smuzhiyun 	struct resource *res_mem;
802*4882a593Smuzhiyun 	struct uart_port *port;
803*4882a593Smuzhiyun 	int ret;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	uart_idx = of_alias_get_id(np, "serial");
806*4882a593Smuzhiyun 	if (uart_idx < 0 || uart_idx >= PIC32_MAX_UARTS)
807*4882a593Smuzhiyun 		return -EINVAL;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
810*4882a593Smuzhiyun 	if (!res_mem)
811*4882a593Smuzhiyun 		return -EINVAL;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
814*4882a593Smuzhiyun 	if (!sport)
815*4882a593Smuzhiyun 		return -ENOMEM;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	sport->idx		= uart_idx;
818*4882a593Smuzhiyun 	sport->irq_fault	= irq_of_parse_and_map(np, 0);
819*4882a593Smuzhiyun 	sport->irqflags_fault	= IRQF_NO_THREAD;
820*4882a593Smuzhiyun 	sport->irq_rx		= irq_of_parse_and_map(np, 1);
821*4882a593Smuzhiyun 	sport->irqflags_rx	= IRQF_NO_THREAD;
822*4882a593Smuzhiyun 	sport->irq_tx		= irq_of_parse_and_map(np, 2);
823*4882a593Smuzhiyun 	sport->irqflags_tx	= IRQF_NO_THREAD;
824*4882a593Smuzhiyun 	sport->clk		= devm_clk_get(&pdev->dev, NULL);
825*4882a593Smuzhiyun 	sport->cts_gpio		= -EINVAL;
826*4882a593Smuzhiyun 	sport->dev		= &pdev->dev;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* Hardware flow control: gpios
829*4882a593Smuzhiyun 	 * !Note: Basically, CTS is needed for reading the status.
830*4882a593Smuzhiyun 	 */
831*4882a593Smuzhiyun 	sport->hw_flow_ctrl = false;
832*4882a593Smuzhiyun 	sport->cts_gpio = of_get_named_gpio(np, "cts-gpios", 0);
833*4882a593Smuzhiyun 	if (gpio_is_valid(sport->cts_gpio)) {
834*4882a593Smuzhiyun 		sport->hw_flow_ctrl = true;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 		ret = devm_gpio_request(sport->dev,
837*4882a593Smuzhiyun 					sport->cts_gpio, "CTS");
838*4882a593Smuzhiyun 		if (ret) {
839*4882a593Smuzhiyun 			dev_err(&pdev->dev,
840*4882a593Smuzhiyun 				"error requesting CTS GPIO\n");
841*4882a593Smuzhiyun 			goto err;
842*4882a593Smuzhiyun 		}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 		ret = gpio_direction_input(sport->cts_gpio);
845*4882a593Smuzhiyun 		if (ret) {
846*4882a593Smuzhiyun 			dev_err(&pdev->dev, "error setting CTS GPIO\n");
847*4882a593Smuzhiyun 			goto err;
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	pic32_sports[uart_idx] = sport;
852*4882a593Smuzhiyun 	port = &sport->port;
853*4882a593Smuzhiyun 	memset(port, 0, sizeof(*port));
854*4882a593Smuzhiyun 	port->iotype	= UPIO_MEM;
855*4882a593Smuzhiyun 	port->mapbase	= res_mem->start;
856*4882a593Smuzhiyun 	port->ops	= &pic32_uart_ops;
857*4882a593Smuzhiyun 	port->flags	= UPF_BOOT_AUTOCONF;
858*4882a593Smuzhiyun 	port->dev	= &pdev->dev;
859*4882a593Smuzhiyun 	port->fifosize	= PIC32_UART_TX_FIFO_DEPTH;
860*4882a593Smuzhiyun 	port->uartclk	= clk_get_rate(sport->clk);
861*4882a593Smuzhiyun 	port->line	= uart_idx;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	ret = uart_add_one_port(&pic32_uart_driver, port);
864*4882a593Smuzhiyun 	if (ret) {
865*4882a593Smuzhiyun 		port->membase = NULL;
866*4882a593Smuzhiyun 		dev_err(port->dev, "%s: uart add port error!\n", __func__);
867*4882a593Smuzhiyun 		goto err;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_PIC32_CONSOLE
871*4882a593Smuzhiyun 	if (uart_console(port) && (pic32_console.flags & CON_ENABLED)) {
872*4882a593Smuzhiyun 		/* The peripheral clock has been enabled by console_setup,
873*4882a593Smuzhiyun 		 * so disable it till the port is used.
874*4882a593Smuzhiyun 		 */
875*4882a593Smuzhiyun 		pic32_disable_clock(sport);
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun #endif
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	platform_set_drvdata(pdev, port);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	dev_info(&pdev->dev, "%s: uart(%d) driver initialized.\n",
882*4882a593Smuzhiyun 		 __func__, uart_idx);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	return 0;
885*4882a593Smuzhiyun err:
886*4882a593Smuzhiyun 	/* automatic unroll of sport and gpios */
887*4882a593Smuzhiyun 	return ret;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
pic32_uart_remove(struct platform_device * pdev)890*4882a593Smuzhiyun static int pic32_uart_remove(struct platform_device *pdev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct uart_port *port = platform_get_drvdata(pdev);
893*4882a593Smuzhiyun 	struct pic32_sport *sport = to_pic32_sport(port);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	uart_remove_one_port(&pic32_uart_driver, port);
896*4882a593Smuzhiyun 	pic32_disable_clock(sport);
897*4882a593Smuzhiyun 	platform_set_drvdata(pdev, NULL);
898*4882a593Smuzhiyun 	pic32_sports[sport->idx] = NULL;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* automatic unroll of sport and gpios */
901*4882a593Smuzhiyun 	return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun static const struct of_device_id pic32_serial_dt_ids[] = {
905*4882a593Smuzhiyun 	{ .compatible = "microchip,pic32mzda-uart" },
906*4882a593Smuzhiyun 	{ /* sentinel */ }
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pic32_serial_dt_ids);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun static struct platform_driver pic32_uart_platform_driver = {
911*4882a593Smuzhiyun 	.probe		= pic32_uart_probe,
912*4882a593Smuzhiyun 	.remove		= pic32_uart_remove,
913*4882a593Smuzhiyun 	.driver		= {
914*4882a593Smuzhiyun 		.name	= PIC32_DEV_NAME,
915*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(pic32_serial_dt_ids),
916*4882a593Smuzhiyun 		.suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_PIC32),
917*4882a593Smuzhiyun 	},
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
pic32_uart_init(void)920*4882a593Smuzhiyun static int __init pic32_uart_init(void)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	int ret;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	ret = uart_register_driver(&pic32_uart_driver);
925*4882a593Smuzhiyun 	if (ret) {
926*4882a593Smuzhiyun 		pr_err("failed to register %s:%d\n",
927*4882a593Smuzhiyun 		       pic32_uart_driver.driver_name, ret);
928*4882a593Smuzhiyun 		return ret;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	ret = platform_driver_register(&pic32_uart_platform_driver);
932*4882a593Smuzhiyun 	if (ret) {
933*4882a593Smuzhiyun 		pr_err("fail to register pic32 uart\n");
934*4882a593Smuzhiyun 		uart_unregister_driver(&pic32_uart_driver);
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	return ret;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun arch_initcall(pic32_uart_init);
940*4882a593Smuzhiyun 
pic32_uart_exit(void)941*4882a593Smuzhiyun static void __exit pic32_uart_exit(void)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_PIC32_CONSOLE
944*4882a593Smuzhiyun 	unregister_console(&pic32_console);
945*4882a593Smuzhiyun #endif
946*4882a593Smuzhiyun 	platform_driver_unregister(&pic32_uart_platform_driver);
947*4882a593Smuzhiyun 	uart_unregister_driver(&pic32_uart_driver);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun module_exit(pic32_uart_exit);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun MODULE_AUTHOR("Sorin-Andrei Pistirica <andrei.pistirica@microchip.com>");
952*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip PIC32 integrated serial port driver");
953*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
954