xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/mxs-auart.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Application UART driver for:
4*4882a593Smuzhiyun  *	Freescale STMP37XX/STMP378X
5*4882a593Smuzhiyun  *	Alphascale ASM9260
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: dmitry pervushin <dimka@embeddedalley.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2014 Oleksij Rempel <linux@rempel-privat.de>
10*4882a593Smuzhiyun  *	Provide Alphascale ASM9260 support.
11*4882a593Smuzhiyun  * Copyright 2008-2010 Freescale Semiconductor, Inc.
12*4882a593Smuzhiyun  * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/console.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/wait.h>
23*4882a593Smuzhiyun #include <linux/tty.h>
24*4882a593Smuzhiyun #include <linux/tty_driver.h>
25*4882a593Smuzhiyun #include <linux/tty_flip.h>
26*4882a593Smuzhiyun #include <linux/serial.h>
27*4882a593Smuzhiyun #include <linux/serial_core.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/device.h>
30*4882a593Smuzhiyun #include <linux/clk.h>
31*4882a593Smuzhiyun #include <linux/delay.h>
32*4882a593Smuzhiyun #include <linux/io.h>
33*4882a593Smuzhiyun #include <linux/of_device.h>
34*4882a593Smuzhiyun #include <linux/dma-mapping.h>
35*4882a593Smuzhiyun #include <linux/dmaengine.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <asm/cacheflush.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
40*4882a593Smuzhiyun #include <linux/err.h>
41*4882a593Smuzhiyun #include <linux/irq.h>
42*4882a593Smuzhiyun #include "serial_mctrl_gpio.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MXS_AUART_PORTS 5
45*4882a593Smuzhiyun #define MXS_AUART_FIFO_SIZE		16
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SET_REG				0x4
48*4882a593Smuzhiyun #define CLR_REG				0x8
49*4882a593Smuzhiyun #define TOG_REG				0xc
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define AUART_CTRL0			0x00000000
52*4882a593Smuzhiyun #define AUART_CTRL1			0x00000010
53*4882a593Smuzhiyun #define AUART_CTRL2			0x00000020
54*4882a593Smuzhiyun #define AUART_LINECTRL			0x00000030
55*4882a593Smuzhiyun #define AUART_LINECTRL2			0x00000040
56*4882a593Smuzhiyun #define AUART_INTR			0x00000050
57*4882a593Smuzhiyun #define AUART_DATA			0x00000060
58*4882a593Smuzhiyun #define AUART_STAT			0x00000070
59*4882a593Smuzhiyun #define AUART_DEBUG			0x00000080
60*4882a593Smuzhiyun #define AUART_VERSION			0x00000090
61*4882a593Smuzhiyun #define AUART_AUTOBAUD			0x000000a0
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define AUART_CTRL0_SFTRST			(1 << 31)
64*4882a593Smuzhiyun #define AUART_CTRL0_CLKGATE			(1 << 30)
65*4882a593Smuzhiyun #define AUART_CTRL0_RXTO_ENABLE			(1 << 27)
66*4882a593Smuzhiyun #define AUART_CTRL0_RXTIMEOUT(v)		(((v) & 0x7ff) << 16)
67*4882a593Smuzhiyun #define AUART_CTRL0_XFER_COUNT(v)		((v) & 0xffff)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define AUART_CTRL1_XFER_COUNT(v)		((v) & 0xffff)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define AUART_CTRL2_DMAONERR			(1 << 26)
72*4882a593Smuzhiyun #define AUART_CTRL2_TXDMAE			(1 << 25)
73*4882a593Smuzhiyun #define AUART_CTRL2_RXDMAE			(1 << 24)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define AUART_CTRL2_CTSEN			(1 << 15)
76*4882a593Smuzhiyun #define AUART_CTRL2_RTSEN			(1 << 14)
77*4882a593Smuzhiyun #define AUART_CTRL2_RTS				(1 << 11)
78*4882a593Smuzhiyun #define AUART_CTRL2_RXE				(1 << 9)
79*4882a593Smuzhiyun #define AUART_CTRL2_TXE				(1 << 8)
80*4882a593Smuzhiyun #define AUART_CTRL2_UARTEN			(1 << 0)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIV_MAX		0x003fffc0
83*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIV_MIN		0x000000ec
84*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIVINT_SHIFT	16
85*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIVINT_MASK		0xffff0000
86*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIVINT(v)		(((v) & 0xffff) << 16)
87*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIVFRAC_SHIFT	8
88*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIVFRAC_MASK	0x00003f00
89*4882a593Smuzhiyun #define AUART_LINECTRL_BAUD_DIVFRAC(v)		(((v) & 0x3f) << 8)
90*4882a593Smuzhiyun #define AUART_LINECTRL_SPS			(1 << 7)
91*4882a593Smuzhiyun #define AUART_LINECTRL_WLEN_MASK		0x00000060
92*4882a593Smuzhiyun #define AUART_LINECTRL_WLEN(v)			(((v) & 0x3) << 5)
93*4882a593Smuzhiyun #define AUART_LINECTRL_FEN			(1 << 4)
94*4882a593Smuzhiyun #define AUART_LINECTRL_STP2			(1 << 3)
95*4882a593Smuzhiyun #define AUART_LINECTRL_EPS			(1 << 2)
96*4882a593Smuzhiyun #define AUART_LINECTRL_PEN			(1 << 1)
97*4882a593Smuzhiyun #define AUART_LINECTRL_BRK			(1 << 0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define AUART_INTR_RTIEN			(1 << 22)
100*4882a593Smuzhiyun #define AUART_INTR_TXIEN			(1 << 21)
101*4882a593Smuzhiyun #define AUART_INTR_RXIEN			(1 << 20)
102*4882a593Smuzhiyun #define AUART_INTR_CTSMIEN			(1 << 17)
103*4882a593Smuzhiyun #define AUART_INTR_RTIS				(1 << 6)
104*4882a593Smuzhiyun #define AUART_INTR_TXIS				(1 << 5)
105*4882a593Smuzhiyun #define AUART_INTR_RXIS				(1 << 4)
106*4882a593Smuzhiyun #define AUART_INTR_CTSMIS			(1 << 1)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define AUART_STAT_BUSY				(1 << 29)
109*4882a593Smuzhiyun #define AUART_STAT_CTS				(1 << 28)
110*4882a593Smuzhiyun #define AUART_STAT_TXFE				(1 << 27)
111*4882a593Smuzhiyun #define AUART_STAT_TXFF				(1 << 25)
112*4882a593Smuzhiyun #define AUART_STAT_RXFE				(1 << 24)
113*4882a593Smuzhiyun #define AUART_STAT_OERR				(1 << 19)
114*4882a593Smuzhiyun #define AUART_STAT_BERR				(1 << 18)
115*4882a593Smuzhiyun #define AUART_STAT_PERR				(1 << 17)
116*4882a593Smuzhiyun #define AUART_STAT_FERR				(1 << 16)
117*4882a593Smuzhiyun #define AUART_STAT_RXCOUNT_MASK			0xffff
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * Start of Alphascale asm9260 defines
121*4882a593Smuzhiyun  * This list contains only differences of existing bits
122*4882a593Smuzhiyun  * between imx2x and asm9260
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define ASM9260_HW_CTRL0			0x0000
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * RW. Tell the UART to execute the RX DMA Command. The
127*4882a593Smuzhiyun  * UART will clear this bit at the end of receive execution.
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun #define ASM9260_BM_CTRL0_RXDMA_RUN		BIT(28)
130*4882a593Smuzhiyun /* RW. 0 use FIFO for status register; 1 use DMA */
131*4882a593Smuzhiyun #define ASM9260_BM_CTRL0_RXTO_SOURCE_STATUS	BIT(25)
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * RW. RX TIMEOUT Enable. Valid for FIFO and DMA.
134*4882a593Smuzhiyun  * Warning: If this bit is set to 0, the RX timeout will not affect receive DMA
135*4882a593Smuzhiyun  * operation. If this bit is set to 1, a receive timeout will cause the receive
136*4882a593Smuzhiyun  * DMA logic to terminate by filling the remaining DMA bytes with garbage data.
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun #define ASM9260_BM_CTRL0_RXTO_ENABLE		BIT(24)
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun  * RW. Receive Timeout Counter Value: number of 8-bit-time to wait before
141*4882a593Smuzhiyun  * asserting timeout on the RX input. If the RXFIFO is not empty and the RX
142*4882a593Smuzhiyun  * input is idle, then the watchdog counter will decrement each bit-time. Note
143*4882a593Smuzhiyun  * 7-bit-time is added to the programmed value, so a value of zero will set
144*4882a593Smuzhiyun  * the counter to 7-bit-time, a value of 0x1 gives 15-bit-time and so on. Also
145*4882a593Smuzhiyun  * note that the counter is reloaded at the end of each frame, so if the frame
146*4882a593Smuzhiyun  * is 10 bits long and the timeout counter value is zero, then timeout will
147*4882a593Smuzhiyun  * occur (when FIFO is not empty) even if the RX input is not idle. The default
148*4882a593Smuzhiyun  * value is 0x3 (31 bit-time).
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define ASM9260_BM_CTRL0_RXTO_MASK		(0xff << 16)
151*4882a593Smuzhiyun /* TIMEOUT = (100*7+1)*(1/BAUD) */
152*4882a593Smuzhiyun #define ASM9260_BM_CTRL0_DEFAULT_RXTIMEOUT	(20 << 16)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* TX ctrl register */
155*4882a593Smuzhiyun #define ASM9260_HW_CTRL1			0x0010
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  * RW. Tell the UART to execute the TX DMA Command. The
158*4882a593Smuzhiyun  * UART will clear this bit at the end of transmit execution.
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun #define ASM9260_BM_CTRL1_TXDMA_RUN		BIT(28)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define ASM9260_HW_CTRL2			0x0020
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * RW. Receive Interrupt FIFO Level Select.
165*4882a593Smuzhiyun  * The trigger points for the receive interrupt are as follows:
166*4882a593Smuzhiyun  * ONE_EIGHTHS = 0x0 Trigger on FIFO full to at least 2 of 16 entries.
167*4882a593Smuzhiyun  * ONE_QUARTER = 0x1 Trigger on FIFO full to at least 4 of 16 entries.
168*4882a593Smuzhiyun  * ONE_HALF = 0x2 Trigger on FIFO full to at least 8 of 16 entries.
169*4882a593Smuzhiyun  * THREE_QUARTERS = 0x3 Trigger on FIFO full to at least 12 of 16 entries.
170*4882a593Smuzhiyun  * SEVEN_EIGHTHS = 0x4 Trigger on FIFO full to at least 14 of 16 entries.
171*4882a593Smuzhiyun  */
172*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_RXIFLSEL		(7 << 20)
173*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_DEFAULT_RXIFLSEL	(3 << 20)
174*4882a593Smuzhiyun /* RW. Same as RXIFLSEL */
175*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_TXIFLSEL		(7 << 16)
176*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_DEFAULT_TXIFLSEL	(2 << 16)
177*4882a593Smuzhiyun /* RW. Set DTR. When this bit is 1, the output is 0. */
178*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_DTR			BIT(10)
179*4882a593Smuzhiyun /* RW. Loop Back Enable */
180*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_LBE			BIT(7)
181*4882a593Smuzhiyun #define ASM9260_BM_CTRL2_PORT_ENABLE		BIT(0)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define ASM9260_HW_LINECTRL			0x0030
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * RW. Stick Parity Select. When bits 1, 2, and 7 of this register are set, the
186*4882a593Smuzhiyun  * parity bit is transmitted and checked as a 0. When bits 1 and 7 are set,
187*4882a593Smuzhiyun  * and bit 2 is 0, the parity bit is transmitted and checked as a 1. When this
188*4882a593Smuzhiyun  * bit is cleared stick parity is disabled.
189*4882a593Smuzhiyun  */
190*4882a593Smuzhiyun #define ASM9260_BM_LCTRL_SPS			BIT(7)
191*4882a593Smuzhiyun /* RW. Word length */
192*4882a593Smuzhiyun #define ASM9260_BM_LCTRL_WLEN			(3 << 5)
193*4882a593Smuzhiyun #define ASM9260_BM_LCTRL_CHRL_5			(0 << 5)
194*4882a593Smuzhiyun #define ASM9260_BM_LCTRL_CHRL_6			(1 << 5)
195*4882a593Smuzhiyun #define ASM9260_BM_LCTRL_CHRL_7			(2 << 5)
196*4882a593Smuzhiyun #define ASM9260_BM_LCTRL_CHRL_8			(3 << 5)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun  * Interrupt register.
200*4882a593Smuzhiyun  * contains the interrupt enables and the interrupt status bits
201*4882a593Smuzhiyun  */
202*4882a593Smuzhiyun #define ASM9260_HW_INTR				0x0040
203*4882a593Smuzhiyun /* Tx FIFO EMPTY Raw Interrupt enable */
204*4882a593Smuzhiyun #define ASM9260_BM_INTR_TFEIEN			BIT(27)
205*4882a593Smuzhiyun /* Overrun Error Interrupt Enable. */
206*4882a593Smuzhiyun #define ASM9260_BM_INTR_OEIEN			BIT(26)
207*4882a593Smuzhiyun /* Break Error Interrupt Enable. */
208*4882a593Smuzhiyun #define ASM9260_BM_INTR_BEIEN			BIT(25)
209*4882a593Smuzhiyun /* Parity Error Interrupt Enable. */
210*4882a593Smuzhiyun #define ASM9260_BM_INTR_PEIEN			BIT(24)
211*4882a593Smuzhiyun /* Framing Error Interrupt Enable. */
212*4882a593Smuzhiyun #define ASM9260_BM_INTR_FEIEN			BIT(23)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* nUARTDSR Modem Interrupt Enable. */
215*4882a593Smuzhiyun #define ASM9260_BM_INTR_DSRMIEN			BIT(19)
216*4882a593Smuzhiyun /* nUARTDCD Modem Interrupt Enable. */
217*4882a593Smuzhiyun #define ASM9260_BM_INTR_DCDMIEN			BIT(18)
218*4882a593Smuzhiyun /* nUARTRI Modem Interrupt Enable. */
219*4882a593Smuzhiyun #define ASM9260_BM_INTR_RIMIEN			BIT(16)
220*4882a593Smuzhiyun /* Auto-Boud Timeout */
221*4882a593Smuzhiyun #define ASM9260_BM_INTR_ABTO			BIT(13)
222*4882a593Smuzhiyun #define ASM9260_BM_INTR_ABEO			BIT(12)
223*4882a593Smuzhiyun /* Tx FIFO EMPTY Raw Interrupt state */
224*4882a593Smuzhiyun #define ASM9260_BM_INTR_TFEIS			BIT(11)
225*4882a593Smuzhiyun /* Overrun Error */
226*4882a593Smuzhiyun #define ASM9260_BM_INTR_OEIS			BIT(10)
227*4882a593Smuzhiyun /* Break Error */
228*4882a593Smuzhiyun #define ASM9260_BM_INTR_BEIS			BIT(9)
229*4882a593Smuzhiyun /* Parity Error */
230*4882a593Smuzhiyun #define ASM9260_BM_INTR_PEIS			BIT(8)
231*4882a593Smuzhiyun /* Framing Error */
232*4882a593Smuzhiyun #define ASM9260_BM_INTR_FEIS			BIT(7)
233*4882a593Smuzhiyun #define ASM9260_BM_INTR_DSRMIS			BIT(3)
234*4882a593Smuzhiyun #define ASM9260_BM_INTR_DCDMIS			BIT(2)
235*4882a593Smuzhiyun #define ASM9260_BM_INTR_RIMIS			BIT(0)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * RW. In DMA mode, up to 4 Received/Transmit characters can be accessed at a
239*4882a593Smuzhiyun  * time. In PIO mode, only one character can be accessed at a time. The status
240*4882a593Smuzhiyun  * register contains the receive data flags and valid bits.
241*4882a593Smuzhiyun  */
242*4882a593Smuzhiyun #define ASM9260_HW_DATA				0x0050
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define ASM9260_HW_STAT				0x0060
245*4882a593Smuzhiyun /* RO. If 1, UARTAPP is present in this product. */
246*4882a593Smuzhiyun #define ASM9260_BM_STAT_PRESENT			BIT(31)
247*4882a593Smuzhiyun /* RO. If 1, HISPEED is present in this product. */
248*4882a593Smuzhiyun #define ASM9260_BM_STAT_HISPEED			BIT(30)
249*4882a593Smuzhiyun /* RO. Receive FIFO Full. */
250*4882a593Smuzhiyun #define ASM9260_BM_STAT_RXFULL			BIT(26)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* RO. The UART Debug Register contains the state of the DMA signals. */
253*4882a593Smuzhiyun #define ASM9260_HW_DEBUG			0x0070
254*4882a593Smuzhiyun /* DMA Command Run Status */
255*4882a593Smuzhiyun #define ASM9260_BM_DEBUG_TXDMARUN		BIT(5)
256*4882a593Smuzhiyun #define ASM9260_BM_DEBUG_RXDMARUN		BIT(4)
257*4882a593Smuzhiyun /* DMA Command End Status */
258*4882a593Smuzhiyun #define ASM9260_BM_DEBUG_TXCMDEND		BIT(3)
259*4882a593Smuzhiyun #define ASM9260_BM_DEBUG_RXCMDEND		BIT(2)
260*4882a593Smuzhiyun /* DMA Request Status */
261*4882a593Smuzhiyun #define ASM9260_BM_DEBUG_TXDMARQ		BIT(1)
262*4882a593Smuzhiyun #define ASM9260_BM_DEBUG_RXDMARQ		BIT(0)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define ASM9260_HW_ILPR				0x0080
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define ASM9260_HW_RS485CTRL			0x0090
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * RW. This bit reverses the polarity of the direction control signal on the RTS
269*4882a593Smuzhiyun  * (or DTR) pin.
270*4882a593Smuzhiyun  * If 0, The direction control pin will be driven to logic ‘0’ when the
271*4882a593Smuzhiyun  * transmitter has data to be sent. It will be driven to logic ‘1’ after the
272*4882a593Smuzhiyun  * last bit of data has been transmitted.
273*4882a593Smuzhiyun  */
274*4882a593Smuzhiyun #define ASM9260_BM_RS485CTRL_ONIV		BIT(5)
275*4882a593Smuzhiyun /* RW. Enable Auto Direction Control. */
276*4882a593Smuzhiyun #define ASM9260_BM_RS485CTRL_DIR_CTRL		BIT(4)
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * RW. If 0 and DIR_CTRL = 1, pin RTS is used for direction control.
279*4882a593Smuzhiyun  * If 1 and DIR_CTRL = 1, pin DTR is used for direction control.
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #define ASM9260_BM_RS485CTRL_PINSEL		BIT(3)
282*4882a593Smuzhiyun /* RW. Enable Auto Address Detect (AAD). */
283*4882a593Smuzhiyun #define ASM9260_BM_RS485CTRL_AADEN		BIT(2)
284*4882a593Smuzhiyun /* RW. Disable receiver. */
285*4882a593Smuzhiyun #define ASM9260_BM_RS485CTRL_RXDIS		BIT(1)
286*4882a593Smuzhiyun /* RW. Enable RS-485/EIA-485 Normal Multidrop Mode (NMM) */
287*4882a593Smuzhiyun #define ASM9260_BM_RS485CTRL_RS485EN		BIT(0)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define ASM9260_HW_RS485ADRMATCH		0x00a0
290*4882a593Smuzhiyun /* Contains the address match value. */
291*4882a593Smuzhiyun #define ASM9260_BM_RS485ADRMATCH_MASK		(0xff << 0)
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define ASM9260_HW_RS485DLY			0x00b0
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun  * RW. Contains the direction control (RTS or DTR) delay value. This delay time
296*4882a593Smuzhiyun  * is in periods of the baud clock.
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun #define ASM9260_BM_RS485DLY_MASK		(0xff << 0)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define ASM9260_HW_AUTOBAUD			0x00c0
301*4882a593Smuzhiyun /* WO. Auto-baud time-out interrupt clear bit. */
302*4882a593Smuzhiyun #define ASM9260_BM_AUTOBAUD_TO_INT_CLR		BIT(9)
303*4882a593Smuzhiyun /* WO. End of auto-baud interrupt clear bit. */
304*4882a593Smuzhiyun #define ASM9260_BM_AUTOBAUD_EO_INT_CLR		BIT(8)
305*4882a593Smuzhiyun /* Restart in case of timeout (counter restarts at next UART Rx falling edge) */
306*4882a593Smuzhiyun #define ASM9260_BM_AUTOBAUD_AUTORESTART		BIT(2)
307*4882a593Smuzhiyun /* Auto-baud mode select bit. 0 - Mode 0, 1 - Mode 1. */
308*4882a593Smuzhiyun #define ASM9260_BM_AUTOBAUD_MODE		BIT(1)
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun  * Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is
311*4882a593Smuzhiyun  * automatically cleared after auto-baud completion.
312*4882a593Smuzhiyun  */
313*4882a593Smuzhiyun #define ASM9260_BM_AUTOBAUD_START		BIT(0)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define ASM9260_HW_CTRL3			0x00d0
316*4882a593Smuzhiyun #define ASM9260_BM_CTRL3_OUTCLK_DIV_MASK	(0xffff << 16)
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun  * RW. Provide clk over OUTCLK pin. In case of asm9260 it can be configured on
319*4882a593Smuzhiyun  * pins 137 and 144.
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun #define ASM9260_BM_CTRL3_MASTERMODE		BIT(6)
322*4882a593Smuzhiyun /* RW. Baud Rate Mode: 1 - Enable sync mode. 0 - async mode. */
323*4882a593Smuzhiyun #define ASM9260_BM_CTRL3_SYNCMODE		BIT(4)
324*4882a593Smuzhiyun /* RW. 1 - MSB bit send frist; 0 - LSB bit frist. */
325*4882a593Smuzhiyun #define ASM9260_BM_CTRL3_MSBF			BIT(2)
326*4882a593Smuzhiyun /* RW. 1 - sample rate = 8 x Baudrate; 0 - sample rate = 16 x Baudrate. */
327*4882a593Smuzhiyun #define ASM9260_BM_CTRL3_BAUD8			BIT(1)
328*4882a593Smuzhiyun /* RW. 1 - Set word length to 9bit. 0 - use ASM9260_BM_LCTRL_WLEN */
329*4882a593Smuzhiyun #define ASM9260_BM_CTRL3_9BIT			BIT(0)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define ASM9260_HW_ISO7816_CTRL			0x00e0
332*4882a593Smuzhiyun /* RW. Enable High Speed mode. */
333*4882a593Smuzhiyun #define ASM9260_BM_ISO7816CTRL_HS		BIT(12)
334*4882a593Smuzhiyun /* Disable Successive Receive NACK */
335*4882a593Smuzhiyun #define ASM9260_BM_ISO7816CTRL_DS_NACK		BIT(8)
336*4882a593Smuzhiyun #define ASM9260_BM_ISO7816CTRL_MAX_ITER_MASK	(0xff << 4)
337*4882a593Smuzhiyun /* Receive NACK Inhibit */
338*4882a593Smuzhiyun #define ASM9260_BM_ISO7816CTRL_INACK		BIT(3)
339*4882a593Smuzhiyun #define ASM9260_BM_ISO7816CTRL_NEG_DATA		BIT(2)
340*4882a593Smuzhiyun /* RW. 1 - ISO7816 mode; 0 - USART mode */
341*4882a593Smuzhiyun #define ASM9260_BM_ISO7816CTRL_ENABLE		BIT(0)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define ASM9260_HW_ISO7816_ERRCNT		0x00f0
344*4882a593Smuzhiyun /* Parity error counter. Will be cleared after reading */
345*4882a593Smuzhiyun #define ASM9260_BM_ISO7816_NB_ERRORS_MASK	(0xff << 0)
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define ASM9260_HW_ISO7816_STATUS		0x0100
348*4882a593Smuzhiyun /* Max number of Repetitions Reached */
349*4882a593Smuzhiyun #define ASM9260_BM_ISO7816_STAT_ITERATION	BIT(0)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* End of Alphascale asm9260 defines */
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static struct uart_driver auart_driver;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun enum mxs_auart_type {
356*4882a593Smuzhiyun 	IMX23_AUART,
357*4882a593Smuzhiyun 	IMX28_AUART,
358*4882a593Smuzhiyun 	ASM9260_AUART,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun struct vendor_data {
362*4882a593Smuzhiyun 	const u16	*reg_offset;
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun enum {
366*4882a593Smuzhiyun 	REG_CTRL0,
367*4882a593Smuzhiyun 	REG_CTRL1,
368*4882a593Smuzhiyun 	REG_CTRL2,
369*4882a593Smuzhiyun 	REG_LINECTRL,
370*4882a593Smuzhiyun 	REG_LINECTRL2,
371*4882a593Smuzhiyun 	REG_INTR,
372*4882a593Smuzhiyun 	REG_DATA,
373*4882a593Smuzhiyun 	REG_STAT,
374*4882a593Smuzhiyun 	REG_DEBUG,
375*4882a593Smuzhiyun 	REG_VERSION,
376*4882a593Smuzhiyun 	REG_AUTOBAUD,
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* The size of the array - must be last */
379*4882a593Smuzhiyun 	REG_ARRAY_SIZE,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static const u16 mxs_asm9260_offsets[REG_ARRAY_SIZE] = {
383*4882a593Smuzhiyun 	[REG_CTRL0] = ASM9260_HW_CTRL0,
384*4882a593Smuzhiyun 	[REG_CTRL1] = ASM9260_HW_CTRL1,
385*4882a593Smuzhiyun 	[REG_CTRL2] = ASM9260_HW_CTRL2,
386*4882a593Smuzhiyun 	[REG_LINECTRL] = ASM9260_HW_LINECTRL,
387*4882a593Smuzhiyun 	[REG_INTR] = ASM9260_HW_INTR,
388*4882a593Smuzhiyun 	[REG_DATA] = ASM9260_HW_DATA,
389*4882a593Smuzhiyun 	[REG_STAT] = ASM9260_HW_STAT,
390*4882a593Smuzhiyun 	[REG_DEBUG] = ASM9260_HW_DEBUG,
391*4882a593Smuzhiyun 	[REG_AUTOBAUD] = ASM9260_HW_AUTOBAUD,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const u16 mxs_stmp37xx_offsets[REG_ARRAY_SIZE] = {
395*4882a593Smuzhiyun 	[REG_CTRL0] = AUART_CTRL0,
396*4882a593Smuzhiyun 	[REG_CTRL1] = AUART_CTRL1,
397*4882a593Smuzhiyun 	[REG_CTRL2] = AUART_CTRL2,
398*4882a593Smuzhiyun 	[REG_LINECTRL] = AUART_LINECTRL,
399*4882a593Smuzhiyun 	[REG_LINECTRL2] = AUART_LINECTRL2,
400*4882a593Smuzhiyun 	[REG_INTR] = AUART_INTR,
401*4882a593Smuzhiyun 	[REG_DATA] = AUART_DATA,
402*4882a593Smuzhiyun 	[REG_STAT] = AUART_STAT,
403*4882a593Smuzhiyun 	[REG_DEBUG] = AUART_DEBUG,
404*4882a593Smuzhiyun 	[REG_VERSION] = AUART_VERSION,
405*4882a593Smuzhiyun 	[REG_AUTOBAUD] = AUART_AUTOBAUD,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const struct vendor_data vendor_alphascale_asm9260 = {
409*4882a593Smuzhiyun 	.reg_offset = mxs_asm9260_offsets,
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const struct vendor_data vendor_freescale_stmp37xx = {
413*4882a593Smuzhiyun 	.reg_offset = mxs_stmp37xx_offsets,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun struct mxs_auart_port {
417*4882a593Smuzhiyun 	struct uart_port port;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun #define MXS_AUART_DMA_ENABLED	0x2
420*4882a593Smuzhiyun #define MXS_AUART_DMA_TX_SYNC	2  /* bit 2 */
421*4882a593Smuzhiyun #define MXS_AUART_DMA_RX_READY	3  /* bit 3 */
422*4882a593Smuzhiyun #define MXS_AUART_RTSCTS	4  /* bit 4 */
423*4882a593Smuzhiyun 	unsigned long flags;
424*4882a593Smuzhiyun 	unsigned int mctrl_prev;
425*4882a593Smuzhiyun 	enum mxs_auart_type devtype;
426*4882a593Smuzhiyun 	const struct vendor_data *vendor;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	struct clk *clk;
429*4882a593Smuzhiyun 	struct clk *clk_ahb;
430*4882a593Smuzhiyun 	struct device *dev;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* for DMA */
433*4882a593Smuzhiyun 	struct scatterlist tx_sgl;
434*4882a593Smuzhiyun 	struct dma_chan	*tx_dma_chan;
435*4882a593Smuzhiyun 	void *tx_dma_buf;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	struct scatterlist rx_sgl;
438*4882a593Smuzhiyun 	struct dma_chan	*rx_dma_chan;
439*4882a593Smuzhiyun 	void *rx_dma_buf;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	struct mctrl_gpios	*gpios;
442*4882a593Smuzhiyun 	int			gpio_irq[UART_GPIO_MAX];
443*4882a593Smuzhiyun 	bool			ms_irq_enabled;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const struct platform_device_id mxs_auart_devtype[] = {
447*4882a593Smuzhiyun 	{ .name = "mxs-auart-imx23", .driver_data = IMX23_AUART },
448*4882a593Smuzhiyun 	{ .name = "mxs-auart-imx28", .driver_data = IMX28_AUART },
449*4882a593Smuzhiyun 	{ .name = "as-auart-asm9260", .driver_data = ASM9260_AUART },
450*4882a593Smuzhiyun 	{ /* sentinel */ }
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, mxs_auart_devtype);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct of_device_id mxs_auart_dt_ids[] = {
455*4882a593Smuzhiyun 	{
456*4882a593Smuzhiyun 		.compatible = "fsl,imx28-auart",
457*4882a593Smuzhiyun 		.data = &mxs_auart_devtype[IMX28_AUART]
458*4882a593Smuzhiyun 	}, {
459*4882a593Smuzhiyun 		.compatible = "fsl,imx23-auart",
460*4882a593Smuzhiyun 		.data = &mxs_auart_devtype[IMX23_AUART]
461*4882a593Smuzhiyun 	}, {
462*4882a593Smuzhiyun 		.compatible = "alphascale,asm9260-auart",
463*4882a593Smuzhiyun 		.data = &mxs_auart_devtype[ASM9260_AUART]
464*4882a593Smuzhiyun 	}, { /* sentinel */ }
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_auart_dt_ids);
467*4882a593Smuzhiyun 
is_imx28_auart(struct mxs_auart_port * s)468*4882a593Smuzhiyun static inline int is_imx28_auart(struct mxs_auart_port *s)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	return s->devtype == IMX28_AUART;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
is_asm9260_auart(struct mxs_auart_port * s)473*4882a593Smuzhiyun static inline int is_asm9260_auart(struct mxs_auart_port *s)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	return s->devtype == ASM9260_AUART;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
auart_dma_enabled(struct mxs_auart_port * s)478*4882a593Smuzhiyun static inline bool auart_dma_enabled(struct mxs_auart_port *s)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	return s->flags & MXS_AUART_DMA_ENABLED;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
mxs_reg_to_offset(const struct mxs_auart_port * uap,unsigned int reg)483*4882a593Smuzhiyun static unsigned int mxs_reg_to_offset(const struct mxs_auart_port *uap,
484*4882a593Smuzhiyun 				      unsigned int reg)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	return uap->vendor->reg_offset[reg];
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
mxs_read(const struct mxs_auart_port * uap,unsigned int reg)489*4882a593Smuzhiyun static unsigned int mxs_read(const struct mxs_auart_port *uap,
490*4882a593Smuzhiyun 			     unsigned int reg)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return readl_relaxed(addr);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
mxs_write(unsigned int val,struct mxs_auart_port * uap,unsigned int reg)497*4882a593Smuzhiyun static void mxs_write(unsigned int val, struct mxs_auart_port *uap,
498*4882a593Smuzhiyun 		      unsigned int reg)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	writel_relaxed(val, addr);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
mxs_set(unsigned int val,struct mxs_auart_port * uap,unsigned int reg)505*4882a593Smuzhiyun static void mxs_set(unsigned int val, struct mxs_auart_port *uap,
506*4882a593Smuzhiyun 		    unsigned int reg)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	writel_relaxed(val, addr + SET_REG);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
mxs_clr(unsigned int val,struct mxs_auart_port * uap,unsigned int reg)513*4882a593Smuzhiyun static void mxs_clr(unsigned int val, struct mxs_auart_port *uap,
514*4882a593Smuzhiyun 		    unsigned int reg)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	writel_relaxed(val, addr + CLR_REG);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static void mxs_auart_stop_tx(struct uart_port *u);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define to_auart_port(u) container_of(u, struct mxs_auart_port, port)
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static void mxs_auart_tx_chars(struct mxs_auart_port *s);
526*4882a593Smuzhiyun 
dma_tx_callback(void * param)527*4882a593Smuzhiyun static void dma_tx_callback(void *param)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct mxs_auart_port *s = param;
530*4882a593Smuzhiyun 	struct circ_buf *xmit = &s->port.state->xmit;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	dma_unmap_sg(s->dev, &s->tx_sgl, 1, DMA_TO_DEVICE);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* clear the bit used to serialize the DMA tx. */
535*4882a593Smuzhiyun 	clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags);
536*4882a593Smuzhiyun 	smp_mb__after_atomic();
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* wake up the possible processes. */
539*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
540*4882a593Smuzhiyun 		uart_write_wakeup(&s->port);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	mxs_auart_tx_chars(s);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
mxs_auart_dma_tx(struct mxs_auart_port * s,int size)545*4882a593Smuzhiyun static int mxs_auart_dma_tx(struct mxs_auart_port *s, int size)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
548*4882a593Smuzhiyun 	struct scatterlist *sgl = &s->tx_sgl;
549*4882a593Smuzhiyun 	struct dma_chan *channel = s->tx_dma_chan;
550*4882a593Smuzhiyun 	u32 pio;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* [1] : send PIO. Note, the first pio word is CTRL1. */
553*4882a593Smuzhiyun 	pio = AUART_CTRL1_XFER_COUNT(size);
554*4882a593Smuzhiyun 	desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)&pio,
555*4882a593Smuzhiyun 					1, DMA_TRANS_NONE, 0);
556*4882a593Smuzhiyun 	if (!desc) {
557*4882a593Smuzhiyun 		dev_err(s->dev, "step 1 error\n");
558*4882a593Smuzhiyun 		return -EINVAL;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* [2] : set DMA buffer. */
562*4882a593Smuzhiyun 	sg_init_one(sgl, s->tx_dma_buf, size);
563*4882a593Smuzhiyun 	dma_map_sg(s->dev, sgl, 1, DMA_TO_DEVICE);
564*4882a593Smuzhiyun 	desc = dmaengine_prep_slave_sg(channel, sgl,
565*4882a593Smuzhiyun 			1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
566*4882a593Smuzhiyun 	if (!desc) {
567*4882a593Smuzhiyun 		dev_err(s->dev, "step 2 error\n");
568*4882a593Smuzhiyun 		return -EINVAL;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/* [3] : submit the DMA */
572*4882a593Smuzhiyun 	desc->callback = dma_tx_callback;
573*4882a593Smuzhiyun 	desc->callback_param = s;
574*4882a593Smuzhiyun 	dmaengine_submit(desc);
575*4882a593Smuzhiyun 	dma_async_issue_pending(channel);
576*4882a593Smuzhiyun 	return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
mxs_auart_tx_chars(struct mxs_auart_port * s)579*4882a593Smuzhiyun static void mxs_auart_tx_chars(struct mxs_auart_port *s)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct circ_buf *xmit = &s->port.state->xmit;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (auart_dma_enabled(s)) {
584*4882a593Smuzhiyun 		u32 i = 0;
585*4882a593Smuzhiyun 		int size;
586*4882a593Smuzhiyun 		void *buffer = s->tx_dma_buf;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		if (test_and_set_bit(MXS_AUART_DMA_TX_SYNC, &s->flags))
589*4882a593Smuzhiyun 			return;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		while (!uart_circ_empty(xmit) && !uart_tx_stopped(&s->port)) {
592*4882a593Smuzhiyun 			size = min_t(u32, UART_XMIT_SIZE - i,
593*4882a593Smuzhiyun 				     CIRC_CNT_TO_END(xmit->head,
594*4882a593Smuzhiyun 						     xmit->tail,
595*4882a593Smuzhiyun 						     UART_XMIT_SIZE));
596*4882a593Smuzhiyun 			memcpy(buffer + i, xmit->buf + xmit->tail, size);
597*4882a593Smuzhiyun 			xmit->tail = (xmit->tail + size) & (UART_XMIT_SIZE - 1);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 			i += size;
600*4882a593Smuzhiyun 			if (i >= UART_XMIT_SIZE)
601*4882a593Smuzhiyun 				break;
602*4882a593Smuzhiyun 		}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		if (uart_tx_stopped(&s->port))
605*4882a593Smuzhiyun 			mxs_auart_stop_tx(&s->port);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		if (i) {
608*4882a593Smuzhiyun 			mxs_auart_dma_tx(s, i);
609*4882a593Smuzhiyun 		} else {
610*4882a593Smuzhiyun 			clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags);
611*4882a593Smuzhiyun 			smp_mb__after_atomic();
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 		return;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	while (!(mxs_read(s, REG_STAT) & AUART_STAT_TXFF)) {
618*4882a593Smuzhiyun 		if (s->port.x_char) {
619*4882a593Smuzhiyun 			s->port.icount.tx++;
620*4882a593Smuzhiyun 			mxs_write(s->port.x_char, s, REG_DATA);
621*4882a593Smuzhiyun 			s->port.x_char = 0;
622*4882a593Smuzhiyun 			continue;
623*4882a593Smuzhiyun 		}
624*4882a593Smuzhiyun 		if (!uart_circ_empty(xmit) && !uart_tx_stopped(&s->port)) {
625*4882a593Smuzhiyun 			s->port.icount.tx++;
626*4882a593Smuzhiyun 			mxs_write(xmit->buf[xmit->tail], s, REG_DATA);
627*4882a593Smuzhiyun 			xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
628*4882a593Smuzhiyun 		} else
629*4882a593Smuzhiyun 			break;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
632*4882a593Smuzhiyun 		uart_write_wakeup(&s->port);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (uart_circ_empty(&(s->port.state->xmit)))
635*4882a593Smuzhiyun 		mxs_clr(AUART_INTR_TXIEN, s, REG_INTR);
636*4882a593Smuzhiyun 	else
637*4882a593Smuzhiyun 		mxs_set(AUART_INTR_TXIEN, s, REG_INTR);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (uart_tx_stopped(&s->port))
640*4882a593Smuzhiyun 		mxs_auart_stop_tx(&s->port);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
mxs_auart_rx_char(struct mxs_auart_port * s)643*4882a593Smuzhiyun static void mxs_auart_rx_char(struct mxs_auart_port *s)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	int flag;
646*4882a593Smuzhiyun 	u32 stat;
647*4882a593Smuzhiyun 	u8 c;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	c = mxs_read(s, REG_DATA);
650*4882a593Smuzhiyun 	stat = mxs_read(s, REG_STAT);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	flag = TTY_NORMAL;
653*4882a593Smuzhiyun 	s->port.icount.rx++;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (stat & AUART_STAT_BERR) {
656*4882a593Smuzhiyun 		s->port.icount.brk++;
657*4882a593Smuzhiyun 		if (uart_handle_break(&s->port))
658*4882a593Smuzhiyun 			goto out;
659*4882a593Smuzhiyun 	} else if (stat & AUART_STAT_PERR) {
660*4882a593Smuzhiyun 		s->port.icount.parity++;
661*4882a593Smuzhiyun 	} else if (stat & AUART_STAT_FERR) {
662*4882a593Smuzhiyun 		s->port.icount.frame++;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/*
666*4882a593Smuzhiyun 	 * Mask off conditions which should be ingored.
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	stat &= s->port.read_status_mask;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (stat & AUART_STAT_BERR) {
671*4882a593Smuzhiyun 		flag = TTY_BREAK;
672*4882a593Smuzhiyun 	} else if (stat & AUART_STAT_PERR)
673*4882a593Smuzhiyun 		flag = TTY_PARITY;
674*4882a593Smuzhiyun 	else if (stat & AUART_STAT_FERR)
675*4882a593Smuzhiyun 		flag = TTY_FRAME;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	if (stat & AUART_STAT_OERR)
678*4882a593Smuzhiyun 		s->port.icount.overrun++;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (uart_handle_sysrq_char(&s->port, c))
681*4882a593Smuzhiyun 		goto out;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	uart_insert_char(&s->port, stat, AUART_STAT_OERR, c, flag);
684*4882a593Smuzhiyun out:
685*4882a593Smuzhiyun 	mxs_write(stat, s, REG_STAT);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
mxs_auart_rx_chars(struct mxs_auart_port * s)688*4882a593Smuzhiyun static void mxs_auart_rx_chars(struct mxs_auart_port *s)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	u32 stat = 0;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	for (;;) {
693*4882a593Smuzhiyun 		stat = mxs_read(s, REG_STAT);
694*4882a593Smuzhiyun 		if (stat & AUART_STAT_RXFE)
695*4882a593Smuzhiyun 			break;
696*4882a593Smuzhiyun 		mxs_auart_rx_char(s);
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	mxs_write(stat, s, REG_STAT);
700*4882a593Smuzhiyun 	tty_flip_buffer_push(&s->port.state->port);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
mxs_auart_request_port(struct uart_port * u)703*4882a593Smuzhiyun static int mxs_auart_request_port(struct uart_port *u)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
mxs_auart_verify_port(struct uart_port * u,struct serial_struct * ser)708*4882a593Smuzhiyun static int mxs_auart_verify_port(struct uart_port *u,
709*4882a593Smuzhiyun 				    struct serial_struct *ser)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	if (u->type != PORT_UNKNOWN && u->type != PORT_IMX)
712*4882a593Smuzhiyun 		return -EINVAL;
713*4882a593Smuzhiyun 	return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
mxs_auart_config_port(struct uart_port * u,int flags)716*4882a593Smuzhiyun static void mxs_auart_config_port(struct uart_port *u, int flags)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
mxs_auart_type(struct uart_port * u)720*4882a593Smuzhiyun static const char *mxs_auart_type(struct uart_port *u)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return dev_name(s->dev);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
mxs_auart_release_port(struct uart_port * u)727*4882a593Smuzhiyun static void mxs_auart_release_port(struct uart_port *u)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
mxs_auart_set_mctrl(struct uart_port * u,unsigned mctrl)731*4882a593Smuzhiyun static void mxs_auart_set_mctrl(struct uart_port *u, unsigned mctrl)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	u32 ctrl = mxs_read(s, REG_CTRL2);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	ctrl &= ~(AUART_CTRL2_RTSEN | AUART_CTRL2_RTS);
738*4882a593Smuzhiyun 	if (mctrl & TIOCM_RTS) {
739*4882a593Smuzhiyun 		if (uart_cts_enabled(u))
740*4882a593Smuzhiyun 			ctrl |= AUART_CTRL2_RTSEN;
741*4882a593Smuzhiyun 		else
742*4882a593Smuzhiyun 			ctrl |= AUART_CTRL2_RTS;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	mxs_write(ctrl, s, REG_CTRL2);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	mctrl_gpio_set(s->gpios, mctrl);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun #define MCTRL_ANY_DELTA        (TIOCM_RI | TIOCM_DSR | TIOCM_CD | TIOCM_CTS)
mxs_auart_modem_status(struct mxs_auart_port * s,u32 mctrl)751*4882a593Smuzhiyun static u32 mxs_auart_modem_status(struct mxs_auart_port *s, u32 mctrl)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	u32 mctrl_diff;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	mctrl_diff = mctrl ^ s->mctrl_prev;
756*4882a593Smuzhiyun 	s->mctrl_prev = mctrl;
757*4882a593Smuzhiyun 	if (mctrl_diff & MCTRL_ANY_DELTA && s->ms_irq_enabled &&
758*4882a593Smuzhiyun 						s->port.state != NULL) {
759*4882a593Smuzhiyun 		if (mctrl_diff & TIOCM_RI)
760*4882a593Smuzhiyun 			s->port.icount.rng++;
761*4882a593Smuzhiyun 		if (mctrl_diff & TIOCM_DSR)
762*4882a593Smuzhiyun 			s->port.icount.dsr++;
763*4882a593Smuzhiyun 		if (mctrl_diff & TIOCM_CD)
764*4882a593Smuzhiyun 			uart_handle_dcd_change(&s->port, mctrl & TIOCM_CD);
765*4882a593Smuzhiyun 		if (mctrl_diff & TIOCM_CTS)
766*4882a593Smuzhiyun 			uart_handle_cts_change(&s->port, mctrl & TIOCM_CTS);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		wake_up_interruptible(&s->port.state->port.delta_msr_wait);
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 	return mctrl;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
mxs_auart_get_mctrl(struct uart_port * u)773*4882a593Smuzhiyun static u32 mxs_auart_get_mctrl(struct uart_port *u)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
776*4882a593Smuzhiyun 	u32 stat = mxs_read(s, REG_STAT);
777*4882a593Smuzhiyun 	u32 mctrl = 0;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (stat & AUART_STAT_CTS)
780*4882a593Smuzhiyun 		mctrl |= TIOCM_CTS;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return mctrl_gpio_get(s->gpios, &mctrl);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun  * Enable modem status interrupts
787*4882a593Smuzhiyun  */
mxs_auart_enable_ms(struct uart_port * port)788*4882a593Smuzhiyun static void mxs_auart_enable_ms(struct uart_port *port)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(port);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/*
793*4882a593Smuzhiyun 	 * Interrupt should not be enabled twice
794*4882a593Smuzhiyun 	 */
795*4882a593Smuzhiyun 	if (s->ms_irq_enabled)
796*4882a593Smuzhiyun 		return;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	s->ms_irq_enabled = true;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_CTS] >= 0)
801*4882a593Smuzhiyun 		enable_irq(s->gpio_irq[UART_GPIO_CTS]);
802*4882a593Smuzhiyun 	/* TODO: enable AUART_INTR_CTSMIEN otherwise */
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_DSR] >= 0)
805*4882a593Smuzhiyun 		enable_irq(s->gpio_irq[UART_GPIO_DSR]);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_RI] >= 0)
808*4882a593Smuzhiyun 		enable_irq(s->gpio_irq[UART_GPIO_RI]);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_DCD] >= 0)
811*4882a593Smuzhiyun 		enable_irq(s->gpio_irq[UART_GPIO_DCD]);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun  * Disable modem status interrupts
816*4882a593Smuzhiyun  */
mxs_auart_disable_ms(struct uart_port * port)817*4882a593Smuzhiyun static void mxs_auart_disable_ms(struct uart_port *port)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(port);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/*
822*4882a593Smuzhiyun 	 * Interrupt should not be disabled twice
823*4882a593Smuzhiyun 	 */
824*4882a593Smuzhiyun 	if (!s->ms_irq_enabled)
825*4882a593Smuzhiyun 		return;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	s->ms_irq_enabled = false;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_CTS] >= 0)
830*4882a593Smuzhiyun 		disable_irq(s->gpio_irq[UART_GPIO_CTS]);
831*4882a593Smuzhiyun 	/* TODO: disable AUART_INTR_CTSMIEN otherwise */
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_DSR] >= 0)
834*4882a593Smuzhiyun 		disable_irq(s->gpio_irq[UART_GPIO_DSR]);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_RI] >= 0)
837*4882a593Smuzhiyun 		disable_irq(s->gpio_irq[UART_GPIO_RI]);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (s->gpio_irq[UART_GPIO_DCD] >= 0)
840*4882a593Smuzhiyun 		disable_irq(s->gpio_irq[UART_GPIO_DCD]);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s);
dma_rx_callback(void * arg)844*4882a593Smuzhiyun static void dma_rx_callback(void *arg)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct mxs_auart_port *s = (struct mxs_auart_port *) arg;
847*4882a593Smuzhiyun 	struct tty_port *port = &s->port.state->port;
848*4882a593Smuzhiyun 	int count;
849*4882a593Smuzhiyun 	u32 stat;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	dma_unmap_sg(s->dev, &s->rx_sgl, 1, DMA_FROM_DEVICE);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	stat = mxs_read(s, REG_STAT);
854*4882a593Smuzhiyun 	stat &= ~(AUART_STAT_OERR | AUART_STAT_BERR |
855*4882a593Smuzhiyun 			AUART_STAT_PERR | AUART_STAT_FERR);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	count = stat & AUART_STAT_RXCOUNT_MASK;
858*4882a593Smuzhiyun 	tty_insert_flip_string(port, s->rx_dma_buf, count);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	mxs_write(stat, s, REG_STAT);
861*4882a593Smuzhiyun 	tty_flip_buffer_push(port);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/* start the next DMA for RX. */
864*4882a593Smuzhiyun 	mxs_auart_dma_prep_rx(s);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
mxs_auart_dma_prep_rx(struct mxs_auart_port * s)867*4882a593Smuzhiyun static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
870*4882a593Smuzhiyun 	struct scatterlist *sgl = &s->rx_sgl;
871*4882a593Smuzhiyun 	struct dma_chan *channel = s->rx_dma_chan;
872*4882a593Smuzhiyun 	u32 pio[1];
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* [1] : send PIO */
875*4882a593Smuzhiyun 	pio[0] = AUART_CTRL0_RXTO_ENABLE
876*4882a593Smuzhiyun 		| AUART_CTRL0_RXTIMEOUT(0x80)
877*4882a593Smuzhiyun 		| AUART_CTRL0_XFER_COUNT(UART_XMIT_SIZE);
878*4882a593Smuzhiyun 	desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)pio,
879*4882a593Smuzhiyun 					1, DMA_TRANS_NONE, 0);
880*4882a593Smuzhiyun 	if (!desc) {
881*4882a593Smuzhiyun 		dev_err(s->dev, "step 1 error\n");
882*4882a593Smuzhiyun 		return -EINVAL;
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/* [2] : send DMA request */
886*4882a593Smuzhiyun 	sg_init_one(sgl, s->rx_dma_buf, UART_XMIT_SIZE);
887*4882a593Smuzhiyun 	dma_map_sg(s->dev, sgl, 1, DMA_FROM_DEVICE);
888*4882a593Smuzhiyun 	desc = dmaengine_prep_slave_sg(channel, sgl, 1, DMA_DEV_TO_MEM,
889*4882a593Smuzhiyun 					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
890*4882a593Smuzhiyun 	if (!desc) {
891*4882a593Smuzhiyun 		dev_err(s->dev, "step 2 error\n");
892*4882a593Smuzhiyun 		return -1;
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	/* [3] : submit the DMA, but do not issue it. */
896*4882a593Smuzhiyun 	desc->callback = dma_rx_callback;
897*4882a593Smuzhiyun 	desc->callback_param = s;
898*4882a593Smuzhiyun 	dmaengine_submit(desc);
899*4882a593Smuzhiyun 	dma_async_issue_pending(channel);
900*4882a593Smuzhiyun 	return 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
mxs_auart_dma_exit_channel(struct mxs_auart_port * s)903*4882a593Smuzhiyun static void mxs_auart_dma_exit_channel(struct mxs_auart_port *s)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	if (s->tx_dma_chan) {
906*4882a593Smuzhiyun 		dma_release_channel(s->tx_dma_chan);
907*4882a593Smuzhiyun 		s->tx_dma_chan = NULL;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 	if (s->rx_dma_chan) {
910*4882a593Smuzhiyun 		dma_release_channel(s->rx_dma_chan);
911*4882a593Smuzhiyun 		s->rx_dma_chan = NULL;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	kfree(s->tx_dma_buf);
915*4882a593Smuzhiyun 	kfree(s->rx_dma_buf);
916*4882a593Smuzhiyun 	s->tx_dma_buf = NULL;
917*4882a593Smuzhiyun 	s->rx_dma_buf = NULL;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
mxs_auart_dma_exit(struct mxs_auart_port * s)920*4882a593Smuzhiyun static void mxs_auart_dma_exit(struct mxs_auart_port *s)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE | AUART_CTRL2_DMAONERR,
924*4882a593Smuzhiyun 		s, REG_CTRL2);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	mxs_auart_dma_exit_channel(s);
927*4882a593Smuzhiyun 	s->flags &= ~MXS_AUART_DMA_ENABLED;
928*4882a593Smuzhiyun 	clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags);
929*4882a593Smuzhiyun 	clear_bit(MXS_AUART_DMA_RX_READY, &s->flags);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
mxs_auart_dma_init(struct mxs_auart_port * s)932*4882a593Smuzhiyun static int mxs_auart_dma_init(struct mxs_auart_port *s)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	if (auart_dma_enabled(s))
935*4882a593Smuzhiyun 		return 0;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	/* init for RX */
938*4882a593Smuzhiyun 	s->rx_dma_chan = dma_request_slave_channel(s->dev, "rx");
939*4882a593Smuzhiyun 	if (!s->rx_dma_chan)
940*4882a593Smuzhiyun 		goto err_out;
941*4882a593Smuzhiyun 	s->rx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA);
942*4882a593Smuzhiyun 	if (!s->rx_dma_buf)
943*4882a593Smuzhiyun 		goto err_out;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	/* init for TX */
946*4882a593Smuzhiyun 	s->tx_dma_chan = dma_request_slave_channel(s->dev, "tx");
947*4882a593Smuzhiyun 	if (!s->tx_dma_chan)
948*4882a593Smuzhiyun 		goto err_out;
949*4882a593Smuzhiyun 	s->tx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA);
950*4882a593Smuzhiyun 	if (!s->tx_dma_buf)
951*4882a593Smuzhiyun 		goto err_out;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* set the flags */
954*4882a593Smuzhiyun 	s->flags |= MXS_AUART_DMA_ENABLED;
955*4882a593Smuzhiyun 	dev_dbg(s->dev, "enabled the DMA support.");
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* The DMA buffer is now the FIFO the TTY subsystem can use */
958*4882a593Smuzhiyun 	s->port.fifosize = UART_XMIT_SIZE;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return 0;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun err_out:
963*4882a593Smuzhiyun 	mxs_auart_dma_exit_channel(s);
964*4882a593Smuzhiyun 	return -EINVAL;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun #define RTS_AT_AUART()	!mctrl_gpio_to_gpiod(s->gpios, UART_GPIO_RTS)
969*4882a593Smuzhiyun #define CTS_AT_AUART()	!mctrl_gpio_to_gpiod(s->gpios, UART_GPIO_CTS)
mxs_auart_settermios(struct uart_port * u,struct ktermios * termios,struct ktermios * old)970*4882a593Smuzhiyun static void mxs_auart_settermios(struct uart_port *u,
971*4882a593Smuzhiyun 				 struct ktermios *termios,
972*4882a593Smuzhiyun 				 struct ktermios *old)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
975*4882a593Smuzhiyun 	u32 bm, ctrl, ctrl2, div;
976*4882a593Smuzhiyun 	unsigned int cflag, baud, baud_min, baud_max;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	cflag = termios->c_cflag;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	ctrl = AUART_LINECTRL_FEN;
981*4882a593Smuzhiyun 	ctrl2 = mxs_read(s, REG_CTRL2);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* byte size */
984*4882a593Smuzhiyun 	switch (cflag & CSIZE) {
985*4882a593Smuzhiyun 	case CS5:
986*4882a593Smuzhiyun 		bm = 0;
987*4882a593Smuzhiyun 		break;
988*4882a593Smuzhiyun 	case CS6:
989*4882a593Smuzhiyun 		bm = 1;
990*4882a593Smuzhiyun 		break;
991*4882a593Smuzhiyun 	case CS7:
992*4882a593Smuzhiyun 		bm = 2;
993*4882a593Smuzhiyun 		break;
994*4882a593Smuzhiyun 	case CS8:
995*4882a593Smuzhiyun 		bm = 3;
996*4882a593Smuzhiyun 		break;
997*4882a593Smuzhiyun 	default:
998*4882a593Smuzhiyun 		return;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	ctrl |= AUART_LINECTRL_WLEN(bm);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/* parity */
1004*4882a593Smuzhiyun 	if (cflag & PARENB) {
1005*4882a593Smuzhiyun 		ctrl |= AUART_LINECTRL_PEN;
1006*4882a593Smuzhiyun 		if ((cflag & PARODD) == 0)
1007*4882a593Smuzhiyun 			ctrl |= AUART_LINECTRL_EPS;
1008*4882a593Smuzhiyun 		if (cflag & CMSPAR)
1009*4882a593Smuzhiyun 			ctrl |= AUART_LINECTRL_SPS;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	u->read_status_mask = AUART_STAT_OERR;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	if (termios->c_iflag & INPCK)
1015*4882a593Smuzhiyun 		u->read_status_mask |= AUART_STAT_PERR;
1016*4882a593Smuzhiyun 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1017*4882a593Smuzhiyun 		u->read_status_mask |= AUART_STAT_BERR;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/*
1020*4882a593Smuzhiyun 	 * Characters to ignore
1021*4882a593Smuzhiyun 	 */
1022*4882a593Smuzhiyun 	u->ignore_status_mask = 0;
1023*4882a593Smuzhiyun 	if (termios->c_iflag & IGNPAR)
1024*4882a593Smuzhiyun 		u->ignore_status_mask |= AUART_STAT_PERR;
1025*4882a593Smuzhiyun 	if (termios->c_iflag & IGNBRK) {
1026*4882a593Smuzhiyun 		u->ignore_status_mask |= AUART_STAT_BERR;
1027*4882a593Smuzhiyun 		/*
1028*4882a593Smuzhiyun 		 * If we're ignoring parity and break indicators,
1029*4882a593Smuzhiyun 		 * ignore overruns too (for real raw support).
1030*4882a593Smuzhiyun 		 */
1031*4882a593Smuzhiyun 		if (termios->c_iflag & IGNPAR)
1032*4882a593Smuzhiyun 			u->ignore_status_mask |= AUART_STAT_OERR;
1033*4882a593Smuzhiyun 	}
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/*
1036*4882a593Smuzhiyun 	 * ignore all characters if CREAD is not set
1037*4882a593Smuzhiyun 	 */
1038*4882a593Smuzhiyun 	if (cflag & CREAD)
1039*4882a593Smuzhiyun 		ctrl2 |= AUART_CTRL2_RXE;
1040*4882a593Smuzhiyun 	else
1041*4882a593Smuzhiyun 		ctrl2 &= ~AUART_CTRL2_RXE;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* figure out the stop bits requested */
1044*4882a593Smuzhiyun 	if (cflag & CSTOPB)
1045*4882a593Smuzhiyun 		ctrl |= AUART_LINECTRL_STP2;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* figure out the hardware flow control settings */
1048*4882a593Smuzhiyun 	ctrl2 &= ~(AUART_CTRL2_CTSEN | AUART_CTRL2_RTSEN);
1049*4882a593Smuzhiyun 	if (cflag & CRTSCTS) {
1050*4882a593Smuzhiyun 		/*
1051*4882a593Smuzhiyun 		 * The DMA has a bug(see errata:2836) in mx23.
1052*4882a593Smuzhiyun 		 * So we can not implement the DMA for auart in mx23,
1053*4882a593Smuzhiyun 		 * we can only implement the DMA support for auart
1054*4882a593Smuzhiyun 		 * in mx28.
1055*4882a593Smuzhiyun 		 */
1056*4882a593Smuzhiyun 		if (is_imx28_auart(s)
1057*4882a593Smuzhiyun 				&& test_bit(MXS_AUART_RTSCTS, &s->flags)) {
1058*4882a593Smuzhiyun 			if (!mxs_auart_dma_init(s))
1059*4882a593Smuzhiyun 				/* enable DMA tranfer */
1060*4882a593Smuzhiyun 				ctrl2 |= AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE
1061*4882a593Smuzhiyun 				       | AUART_CTRL2_DMAONERR;
1062*4882a593Smuzhiyun 		}
1063*4882a593Smuzhiyun 		/* Even if RTS is GPIO line RTSEN can be enabled because
1064*4882a593Smuzhiyun 		 * the pinctrl configuration decides about RTS pin function */
1065*4882a593Smuzhiyun 		ctrl2 |= AUART_CTRL2_RTSEN;
1066*4882a593Smuzhiyun 		if (CTS_AT_AUART())
1067*4882a593Smuzhiyun 			ctrl2 |= AUART_CTRL2_CTSEN;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	/* set baud rate */
1071*4882a593Smuzhiyun 	if (is_asm9260_auart(s)) {
1072*4882a593Smuzhiyun 		baud = uart_get_baud_rate(u, termios, old,
1073*4882a593Smuzhiyun 					  u->uartclk * 4 / 0x3FFFFF,
1074*4882a593Smuzhiyun 					  u->uartclk / 16);
1075*4882a593Smuzhiyun 		div = u->uartclk * 4 / baud;
1076*4882a593Smuzhiyun 	} else {
1077*4882a593Smuzhiyun 		baud_min = DIV_ROUND_UP(u->uartclk * 32,
1078*4882a593Smuzhiyun 					AUART_LINECTRL_BAUD_DIV_MAX);
1079*4882a593Smuzhiyun 		baud_max = u->uartclk * 32 / AUART_LINECTRL_BAUD_DIV_MIN;
1080*4882a593Smuzhiyun 		baud = uart_get_baud_rate(u, termios, old, baud_min, baud_max);
1081*4882a593Smuzhiyun 		div = DIV_ROUND_CLOSEST(u->uartclk * 32, baud);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	ctrl |= AUART_LINECTRL_BAUD_DIVFRAC(div & 0x3F);
1085*4882a593Smuzhiyun 	ctrl |= AUART_LINECTRL_BAUD_DIVINT(div >> 6);
1086*4882a593Smuzhiyun 	mxs_write(ctrl, s, REG_LINECTRL);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	mxs_write(ctrl2, s, REG_CTRL2);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	uart_update_timeout(u, termios->c_cflag, baud);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	/* prepare for the DMA RX. */
1093*4882a593Smuzhiyun 	if (auart_dma_enabled(s) &&
1094*4882a593Smuzhiyun 		!test_and_set_bit(MXS_AUART_DMA_RX_READY, &s->flags)) {
1095*4882a593Smuzhiyun 		if (!mxs_auart_dma_prep_rx(s)) {
1096*4882a593Smuzhiyun 			/* Disable the normal RX interrupt. */
1097*4882a593Smuzhiyun 			mxs_clr(AUART_INTR_RXIEN | AUART_INTR_RTIEN,
1098*4882a593Smuzhiyun 				s, REG_INTR);
1099*4882a593Smuzhiyun 		} else {
1100*4882a593Smuzhiyun 			mxs_auart_dma_exit(s);
1101*4882a593Smuzhiyun 			dev_err(s->dev, "We can not start up the DMA.\n");
1102*4882a593Smuzhiyun 		}
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/* CTS flow-control and modem-status interrupts */
1106*4882a593Smuzhiyun 	if (UART_ENABLE_MS(u, termios->c_cflag))
1107*4882a593Smuzhiyun 		mxs_auart_enable_ms(u);
1108*4882a593Smuzhiyun 	else
1109*4882a593Smuzhiyun 		mxs_auart_disable_ms(u);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
mxs_auart_set_ldisc(struct uart_port * port,struct ktermios * termios)1112*4882a593Smuzhiyun static void mxs_auart_set_ldisc(struct uart_port *port,
1113*4882a593Smuzhiyun 				struct ktermios *termios)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	if (termios->c_line == N_PPS) {
1116*4882a593Smuzhiyun 		port->flags |= UPF_HARDPPS_CD;
1117*4882a593Smuzhiyun 		mxs_auart_enable_ms(port);
1118*4882a593Smuzhiyun 	} else {
1119*4882a593Smuzhiyun 		port->flags &= ~UPF_HARDPPS_CD;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
mxs_auart_irq_handle(int irq,void * context)1123*4882a593Smuzhiyun static irqreturn_t mxs_auart_irq_handle(int irq, void *context)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	u32 istat;
1126*4882a593Smuzhiyun 	struct mxs_auart_port *s = context;
1127*4882a593Smuzhiyun 	u32 mctrl_temp = s->mctrl_prev;
1128*4882a593Smuzhiyun 	u32 stat = mxs_read(s, REG_STAT);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	istat = mxs_read(s, REG_INTR);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* ack irq */
1133*4882a593Smuzhiyun 	mxs_clr(istat & (AUART_INTR_RTIS | AUART_INTR_TXIS | AUART_INTR_RXIS
1134*4882a593Smuzhiyun 		| AUART_INTR_CTSMIS), s, REG_INTR);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	/*
1137*4882a593Smuzhiyun 	 * Dealing with GPIO interrupt
1138*4882a593Smuzhiyun 	 */
1139*4882a593Smuzhiyun 	if (irq == s->gpio_irq[UART_GPIO_CTS] ||
1140*4882a593Smuzhiyun 	    irq == s->gpio_irq[UART_GPIO_DCD] ||
1141*4882a593Smuzhiyun 	    irq == s->gpio_irq[UART_GPIO_DSR] ||
1142*4882a593Smuzhiyun 	    irq == s->gpio_irq[UART_GPIO_RI])
1143*4882a593Smuzhiyun 		mxs_auart_modem_status(s,
1144*4882a593Smuzhiyun 				mctrl_gpio_get(s->gpios, &mctrl_temp));
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (istat & AUART_INTR_CTSMIS) {
1147*4882a593Smuzhiyun 		if (CTS_AT_AUART() && s->ms_irq_enabled)
1148*4882a593Smuzhiyun 			uart_handle_cts_change(&s->port,
1149*4882a593Smuzhiyun 					stat & AUART_STAT_CTS);
1150*4882a593Smuzhiyun 		mxs_clr(AUART_INTR_CTSMIS, s, REG_INTR);
1151*4882a593Smuzhiyun 		istat &= ~AUART_INTR_CTSMIS;
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	if (istat & (AUART_INTR_RTIS | AUART_INTR_RXIS)) {
1155*4882a593Smuzhiyun 		if (!auart_dma_enabled(s))
1156*4882a593Smuzhiyun 			mxs_auart_rx_chars(s);
1157*4882a593Smuzhiyun 		istat &= ~(AUART_INTR_RTIS | AUART_INTR_RXIS);
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	if (istat & AUART_INTR_TXIS) {
1161*4882a593Smuzhiyun 		mxs_auart_tx_chars(s);
1162*4882a593Smuzhiyun 		istat &= ~AUART_INTR_TXIS;
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	return IRQ_HANDLED;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
mxs_auart_reset_deassert(struct mxs_auart_port * s)1168*4882a593Smuzhiyun static void mxs_auart_reset_deassert(struct mxs_auart_port *s)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	int i;
1171*4882a593Smuzhiyun 	unsigned int reg;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL0_SFTRST, s, REG_CTRL0);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	for (i = 0; i < 10000; i++) {
1176*4882a593Smuzhiyun 		reg = mxs_read(s, REG_CTRL0);
1177*4882a593Smuzhiyun 		if (!(reg & AUART_CTRL0_SFTRST))
1178*4882a593Smuzhiyun 			break;
1179*4882a593Smuzhiyun 		udelay(3);
1180*4882a593Smuzhiyun 	}
1181*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
mxs_auart_reset_assert(struct mxs_auart_port * s)1184*4882a593Smuzhiyun static void mxs_auart_reset_assert(struct mxs_auart_port *s)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	int i;
1187*4882a593Smuzhiyun 	u32 reg;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	reg = mxs_read(s, REG_CTRL0);
1190*4882a593Smuzhiyun 	/* if already in reset state, keep it untouched */
1191*4882a593Smuzhiyun 	if (reg & AUART_CTRL0_SFTRST)
1192*4882a593Smuzhiyun 		return;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1195*4882a593Smuzhiyun 	mxs_set(AUART_CTRL0_SFTRST, s, REG_CTRL0);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
1198*4882a593Smuzhiyun 		reg = mxs_read(s, REG_CTRL0);
1199*4882a593Smuzhiyun 		/* reset is finished when the clock is gated */
1200*4882a593Smuzhiyun 		if (reg & AUART_CTRL0_CLKGATE)
1201*4882a593Smuzhiyun 			return;
1202*4882a593Smuzhiyun 		udelay(10);
1203*4882a593Smuzhiyun 	}
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	dev_err(s->dev, "Failed to reset the unit.");
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
mxs_auart_startup(struct uart_port * u)1208*4882a593Smuzhiyun static int mxs_auart_startup(struct uart_port *u)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun 	int ret;
1211*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	ret = clk_prepare_enable(s->clk);
1214*4882a593Smuzhiyun 	if (ret)
1215*4882a593Smuzhiyun 		return ret;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	if (uart_console(u)) {
1218*4882a593Smuzhiyun 		mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1219*4882a593Smuzhiyun 	} else {
1220*4882a593Smuzhiyun 		/* reset the unit to a well known state */
1221*4882a593Smuzhiyun 		mxs_auart_reset_assert(s);
1222*4882a593Smuzhiyun 		mxs_auart_reset_deassert(s);
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	mxs_set(AUART_CTRL2_UARTEN, s, REG_CTRL2);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	mxs_write(AUART_INTR_RXIEN | AUART_INTR_RTIEN | AUART_INTR_CTSMIEN,
1228*4882a593Smuzhiyun 		  s, REG_INTR);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/* Reset FIFO size (it could have changed if DMA was enabled) */
1231*4882a593Smuzhiyun 	u->fifosize = MXS_AUART_FIFO_SIZE;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	/*
1234*4882a593Smuzhiyun 	 * Enable fifo so all four bytes of a DMA word are written to
1235*4882a593Smuzhiyun 	 * output (otherwise, only the LSB is written, ie. 1 in 4 bytes)
1236*4882a593Smuzhiyun 	 */
1237*4882a593Smuzhiyun 	mxs_set(AUART_LINECTRL_FEN, s, REG_LINECTRL);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	/* get initial status of modem lines */
1240*4882a593Smuzhiyun 	mctrl_gpio_get(s->gpios, &s->mctrl_prev);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	s->ms_irq_enabled = false;
1243*4882a593Smuzhiyun 	return 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
mxs_auart_shutdown(struct uart_port * u)1246*4882a593Smuzhiyun static void mxs_auart_shutdown(struct uart_port *u)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	mxs_auart_disable_ms(u);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	if (auart_dma_enabled(s))
1253*4882a593Smuzhiyun 		mxs_auart_dma_exit(s);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	if (uart_console(u)) {
1256*4882a593Smuzhiyun 		mxs_clr(AUART_CTRL2_UARTEN, s, REG_CTRL2);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		mxs_clr(AUART_INTR_RXIEN | AUART_INTR_RTIEN |
1259*4882a593Smuzhiyun 			AUART_INTR_CTSMIEN, s, REG_INTR);
1260*4882a593Smuzhiyun 		mxs_set(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1261*4882a593Smuzhiyun 	} else {
1262*4882a593Smuzhiyun 		mxs_auart_reset_assert(s);
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	clk_disable_unprepare(s->clk);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
mxs_auart_tx_empty(struct uart_port * u)1268*4882a593Smuzhiyun static unsigned int mxs_auart_tx_empty(struct uart_port *u)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	if ((mxs_read(s, REG_STAT) &
1273*4882a593Smuzhiyun 		 (AUART_STAT_TXFE | AUART_STAT_BUSY)) == AUART_STAT_TXFE)
1274*4882a593Smuzhiyun 		return TIOCSER_TEMT;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	return 0;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun 
mxs_auart_start_tx(struct uart_port * u)1279*4882a593Smuzhiyun static void mxs_auart_start_tx(struct uart_port *u)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* enable transmitter */
1284*4882a593Smuzhiyun 	mxs_set(AUART_CTRL2_TXE, s, REG_CTRL2);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	mxs_auart_tx_chars(s);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun 
mxs_auart_stop_tx(struct uart_port * u)1289*4882a593Smuzhiyun static void mxs_auart_stop_tx(struct uart_port *u)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL2_TXE, s, REG_CTRL2);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
mxs_auart_stop_rx(struct uart_port * u)1296*4882a593Smuzhiyun static void mxs_auart_stop_rx(struct uart_port *u)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL2_RXE, s, REG_CTRL2);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
mxs_auart_break_ctl(struct uart_port * u,int ctl)1303*4882a593Smuzhiyun static void mxs_auart_break_ctl(struct uart_port *u, int ctl)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(u);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (ctl)
1308*4882a593Smuzhiyun 		mxs_set(AUART_LINECTRL_BRK, s, REG_LINECTRL);
1309*4882a593Smuzhiyun 	else
1310*4882a593Smuzhiyun 		mxs_clr(AUART_LINECTRL_BRK, s, REG_LINECTRL);
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static const struct uart_ops mxs_auart_ops = {
1314*4882a593Smuzhiyun 	.tx_empty       = mxs_auart_tx_empty,
1315*4882a593Smuzhiyun 	.start_tx       = mxs_auart_start_tx,
1316*4882a593Smuzhiyun 	.stop_tx	= mxs_auart_stop_tx,
1317*4882a593Smuzhiyun 	.stop_rx	= mxs_auart_stop_rx,
1318*4882a593Smuzhiyun 	.enable_ms      = mxs_auart_enable_ms,
1319*4882a593Smuzhiyun 	.break_ctl      = mxs_auart_break_ctl,
1320*4882a593Smuzhiyun 	.set_mctrl	= mxs_auart_set_mctrl,
1321*4882a593Smuzhiyun 	.get_mctrl      = mxs_auart_get_mctrl,
1322*4882a593Smuzhiyun 	.startup	= mxs_auart_startup,
1323*4882a593Smuzhiyun 	.shutdown       = mxs_auart_shutdown,
1324*4882a593Smuzhiyun 	.set_termios    = mxs_auart_settermios,
1325*4882a593Smuzhiyun 	.set_ldisc      = mxs_auart_set_ldisc,
1326*4882a593Smuzhiyun 	.type	   	= mxs_auart_type,
1327*4882a593Smuzhiyun 	.release_port   = mxs_auart_release_port,
1328*4882a593Smuzhiyun 	.request_port   = mxs_auart_request_port,
1329*4882a593Smuzhiyun 	.config_port    = mxs_auart_config_port,
1330*4882a593Smuzhiyun 	.verify_port    = mxs_auart_verify_port,
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun static struct mxs_auart_port *auart_port[MXS_AUART_PORTS];
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE
mxs_auart_console_putchar(struct uart_port * port,int ch)1336*4882a593Smuzhiyun static void mxs_auart_console_putchar(struct uart_port *port, int ch)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	struct mxs_auart_port *s = to_auart_port(port);
1339*4882a593Smuzhiyun 	unsigned int to = 1000;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	while (mxs_read(s, REG_STAT) & AUART_STAT_TXFF) {
1342*4882a593Smuzhiyun 		if (!to--)
1343*4882a593Smuzhiyun 			break;
1344*4882a593Smuzhiyun 		udelay(1);
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	mxs_write(ch, s, REG_DATA);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun static void
auart_console_write(struct console * co,const char * str,unsigned int count)1351*4882a593Smuzhiyun auart_console_write(struct console *co, const char *str, unsigned int count)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	struct mxs_auart_port *s;
1354*4882a593Smuzhiyun 	struct uart_port *port;
1355*4882a593Smuzhiyun 	unsigned int old_ctrl0, old_ctrl2;
1356*4882a593Smuzhiyun 	unsigned int to = 20000;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	if (co->index >= MXS_AUART_PORTS || co->index < 0)
1359*4882a593Smuzhiyun 		return;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	s = auart_port[co->index];
1362*4882a593Smuzhiyun 	port = &s->port;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	clk_enable(s->clk);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* First save the CR then disable the interrupts */
1367*4882a593Smuzhiyun 	old_ctrl2 = mxs_read(s, REG_CTRL2);
1368*4882a593Smuzhiyun 	old_ctrl0 = mxs_read(s, REG_CTRL0);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1371*4882a593Smuzhiyun 	mxs_set(AUART_CTRL2_UARTEN | AUART_CTRL2_TXE, s, REG_CTRL2);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	uart_console_write(port, str, count, mxs_auart_console_putchar);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* Finally, wait for transmitter to become empty ... */
1376*4882a593Smuzhiyun 	while (mxs_read(s, REG_STAT) & AUART_STAT_BUSY) {
1377*4882a593Smuzhiyun 		udelay(1);
1378*4882a593Smuzhiyun 		if (!to--)
1379*4882a593Smuzhiyun 			break;
1380*4882a593Smuzhiyun 	}
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	/*
1383*4882a593Smuzhiyun 	 * ... and restore the TCR if we waited long enough for the transmitter
1384*4882a593Smuzhiyun 	 * to be idle. This might keep the transmitter enabled although it is
1385*4882a593Smuzhiyun 	 * unused, but that is better than to disable it while it is still
1386*4882a593Smuzhiyun 	 * transmitting.
1387*4882a593Smuzhiyun 	 */
1388*4882a593Smuzhiyun 	if (!(mxs_read(s, REG_STAT) & AUART_STAT_BUSY)) {
1389*4882a593Smuzhiyun 		mxs_write(old_ctrl0, s, REG_CTRL0);
1390*4882a593Smuzhiyun 		mxs_write(old_ctrl2, s, REG_CTRL2);
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	clk_disable(s->clk);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun static void __init
auart_console_get_options(struct mxs_auart_port * s,int * baud,int * parity,int * bits)1397*4882a593Smuzhiyun auart_console_get_options(struct mxs_auart_port *s, int *baud,
1398*4882a593Smuzhiyun 			  int *parity, int *bits)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun 	struct uart_port *port = &s->port;
1401*4882a593Smuzhiyun 	unsigned int lcr_h, quot;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	if (!(mxs_read(s, REG_CTRL2) & AUART_CTRL2_UARTEN))
1404*4882a593Smuzhiyun 		return;
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	lcr_h = mxs_read(s, REG_LINECTRL);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	*parity = 'n';
1409*4882a593Smuzhiyun 	if (lcr_h & AUART_LINECTRL_PEN) {
1410*4882a593Smuzhiyun 		if (lcr_h & AUART_LINECTRL_EPS)
1411*4882a593Smuzhiyun 			*parity = 'e';
1412*4882a593Smuzhiyun 		else
1413*4882a593Smuzhiyun 			*parity = 'o';
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if ((lcr_h & AUART_LINECTRL_WLEN_MASK) == AUART_LINECTRL_WLEN(2))
1417*4882a593Smuzhiyun 		*bits = 7;
1418*4882a593Smuzhiyun 	else
1419*4882a593Smuzhiyun 		*bits = 8;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	quot = ((mxs_read(s, REG_LINECTRL) & AUART_LINECTRL_BAUD_DIVINT_MASK))
1422*4882a593Smuzhiyun 		>> (AUART_LINECTRL_BAUD_DIVINT_SHIFT - 6);
1423*4882a593Smuzhiyun 	quot |= ((mxs_read(s, REG_LINECTRL) & AUART_LINECTRL_BAUD_DIVFRAC_MASK))
1424*4882a593Smuzhiyun 		>> AUART_LINECTRL_BAUD_DIVFRAC_SHIFT;
1425*4882a593Smuzhiyun 	if (quot == 0)
1426*4882a593Smuzhiyun 		quot = 1;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	*baud = (port->uartclk << 2) / quot;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun static int __init
auart_console_setup(struct console * co,char * options)1432*4882a593Smuzhiyun auart_console_setup(struct console *co, char *options)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct mxs_auart_port *s;
1435*4882a593Smuzhiyun 	int baud = 9600;
1436*4882a593Smuzhiyun 	int bits = 8;
1437*4882a593Smuzhiyun 	int parity = 'n';
1438*4882a593Smuzhiyun 	int flow = 'n';
1439*4882a593Smuzhiyun 	int ret;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	/*
1442*4882a593Smuzhiyun 	 * Check whether an invalid uart number has been specified, and
1443*4882a593Smuzhiyun 	 * if so, search for the first available port that does have
1444*4882a593Smuzhiyun 	 * console support.
1445*4882a593Smuzhiyun 	 */
1446*4882a593Smuzhiyun 	if (co->index == -1 || co->index >= ARRAY_SIZE(auart_port))
1447*4882a593Smuzhiyun 		co->index = 0;
1448*4882a593Smuzhiyun 	s = auart_port[co->index];
1449*4882a593Smuzhiyun 	if (!s)
1450*4882a593Smuzhiyun 		return -ENODEV;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	ret = clk_prepare_enable(s->clk);
1453*4882a593Smuzhiyun 	if (ret)
1454*4882a593Smuzhiyun 		return ret;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (options)
1457*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1458*4882a593Smuzhiyun 	else
1459*4882a593Smuzhiyun 		auart_console_get_options(s, &baud, &parity, &bits);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	ret = uart_set_options(&s->port, co, baud, parity, bits, flow);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	clk_disable_unprepare(s->clk);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	return ret;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun static struct console auart_console = {
1469*4882a593Smuzhiyun 	.name		= "ttyAPP",
1470*4882a593Smuzhiyun 	.write		= auart_console_write,
1471*4882a593Smuzhiyun 	.device		= uart_console_device,
1472*4882a593Smuzhiyun 	.setup		= auart_console_setup,
1473*4882a593Smuzhiyun 	.flags		= CON_PRINTBUFFER,
1474*4882a593Smuzhiyun 	.index		= -1,
1475*4882a593Smuzhiyun 	.data		= &auart_driver,
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun #endif
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun static struct uart_driver auart_driver = {
1480*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1481*4882a593Smuzhiyun 	.driver_name	= "ttyAPP",
1482*4882a593Smuzhiyun 	.dev_name	= "ttyAPP",
1483*4882a593Smuzhiyun 	.major		= 0,
1484*4882a593Smuzhiyun 	.minor		= 0,
1485*4882a593Smuzhiyun 	.nr		= MXS_AUART_PORTS,
1486*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE
1487*4882a593Smuzhiyun 	.cons =		&auart_console,
1488*4882a593Smuzhiyun #endif
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun 
mxs_init_regs(struct mxs_auart_port * s)1491*4882a593Smuzhiyun static void mxs_init_regs(struct mxs_auart_port *s)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	if (is_asm9260_auart(s))
1494*4882a593Smuzhiyun 		s->vendor = &vendor_alphascale_asm9260;
1495*4882a593Smuzhiyun 	else
1496*4882a593Smuzhiyun 		s->vendor = &vendor_freescale_stmp37xx;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun 
mxs_get_clks(struct mxs_auart_port * s,struct platform_device * pdev)1499*4882a593Smuzhiyun static int mxs_get_clks(struct mxs_auart_port *s,
1500*4882a593Smuzhiyun 			struct platform_device *pdev)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun 	int err;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	if (!is_asm9260_auart(s)) {
1505*4882a593Smuzhiyun 		s->clk = devm_clk_get(&pdev->dev, NULL);
1506*4882a593Smuzhiyun 		return PTR_ERR_OR_ZERO(s->clk);
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	s->clk = devm_clk_get(s->dev, "mod");
1510*4882a593Smuzhiyun 	if (IS_ERR(s->clk)) {
1511*4882a593Smuzhiyun 		dev_err(s->dev, "Failed to get \"mod\" clk\n");
1512*4882a593Smuzhiyun 		return PTR_ERR(s->clk);
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	s->clk_ahb = devm_clk_get(s->dev, "ahb");
1516*4882a593Smuzhiyun 	if (IS_ERR(s->clk_ahb)) {
1517*4882a593Smuzhiyun 		dev_err(s->dev, "Failed to get \"ahb\" clk\n");
1518*4882a593Smuzhiyun 		return PTR_ERR(s->clk_ahb);
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	err = clk_prepare_enable(s->clk_ahb);
1522*4882a593Smuzhiyun 	if (err) {
1523*4882a593Smuzhiyun 		dev_err(s->dev, "Failed to enable ahb_clk!\n");
1524*4882a593Smuzhiyun 		return err;
1525*4882a593Smuzhiyun 	}
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	err = clk_set_rate(s->clk, clk_get_rate(s->clk_ahb));
1528*4882a593Smuzhiyun 	if (err) {
1529*4882a593Smuzhiyun 		dev_err(s->dev, "Failed to set rate!\n");
1530*4882a593Smuzhiyun 		goto disable_clk_ahb;
1531*4882a593Smuzhiyun 	}
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	err = clk_prepare_enable(s->clk);
1534*4882a593Smuzhiyun 	if (err) {
1535*4882a593Smuzhiyun 		dev_err(s->dev, "Failed to enable clk!\n");
1536*4882a593Smuzhiyun 		goto disable_clk_ahb;
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return 0;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun disable_clk_ahb:
1542*4882a593Smuzhiyun 	clk_disable_unprepare(s->clk_ahb);
1543*4882a593Smuzhiyun 	return err;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun /*
1547*4882a593Smuzhiyun  * This function returns 1 if pdev isn't a device instatiated by dt, 0 if it
1548*4882a593Smuzhiyun  * could successfully get all information from dt or a negative errno.
1549*4882a593Smuzhiyun  */
serial_mxs_probe_dt(struct mxs_auart_port * s,struct platform_device * pdev)1550*4882a593Smuzhiyun static int serial_mxs_probe_dt(struct mxs_auart_port *s,
1551*4882a593Smuzhiyun 		struct platform_device *pdev)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1554*4882a593Smuzhiyun 	int ret;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	if (!np)
1557*4882a593Smuzhiyun 		/* no device tree device */
1558*4882a593Smuzhiyun 		return 1;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	ret = of_alias_get_id(np, "serial");
1561*4882a593Smuzhiyun 	if (ret < 0) {
1562*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get alias id: %d\n", ret);
1563*4882a593Smuzhiyun 		return ret;
1564*4882a593Smuzhiyun 	}
1565*4882a593Smuzhiyun 	s->port.line = ret;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	if (of_get_property(np, "uart-has-rtscts", NULL) ||
1568*4882a593Smuzhiyun 	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
1569*4882a593Smuzhiyun 		set_bit(MXS_AUART_RTSCTS, &s->flags);
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	return 0;
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun 
mxs_auart_init_gpios(struct mxs_auart_port * s,struct device * dev)1574*4882a593Smuzhiyun static int mxs_auart_init_gpios(struct mxs_auart_port *s, struct device *dev)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun 	enum mctrl_gpio_idx i;
1577*4882a593Smuzhiyun 	struct gpio_desc *gpiod;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	s->gpios = mctrl_gpio_init_noauto(dev, 0);
1580*4882a593Smuzhiyun 	if (IS_ERR(s->gpios))
1581*4882a593Smuzhiyun 		return PTR_ERR(s->gpios);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	/* Block (enabled before) DMA option if RTS or CTS is GPIO line */
1584*4882a593Smuzhiyun 	if (!RTS_AT_AUART() || !CTS_AT_AUART()) {
1585*4882a593Smuzhiyun 		if (test_bit(MXS_AUART_RTSCTS, &s->flags))
1586*4882a593Smuzhiyun 			dev_warn(dev,
1587*4882a593Smuzhiyun 				 "DMA and flow control via gpio may cause some problems. DMA disabled!\n");
1588*4882a593Smuzhiyun 		clear_bit(MXS_AUART_RTSCTS, &s->flags);
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	for (i = 0; i < UART_GPIO_MAX; i++) {
1592*4882a593Smuzhiyun 		gpiod = mctrl_gpio_to_gpiod(s->gpios, i);
1593*4882a593Smuzhiyun 		if (gpiod && (gpiod_get_direction(gpiod) == 1))
1594*4882a593Smuzhiyun 			s->gpio_irq[i] = gpiod_to_irq(gpiod);
1595*4882a593Smuzhiyun 		else
1596*4882a593Smuzhiyun 			s->gpio_irq[i] = -EINVAL;
1597*4882a593Smuzhiyun 	}
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	return 0;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
mxs_auart_free_gpio_irq(struct mxs_auart_port * s)1602*4882a593Smuzhiyun static void mxs_auart_free_gpio_irq(struct mxs_auart_port *s)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun 	enum mctrl_gpio_idx i;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	for (i = 0; i < UART_GPIO_MAX; i++)
1607*4882a593Smuzhiyun 		if (s->gpio_irq[i] >= 0)
1608*4882a593Smuzhiyun 			free_irq(s->gpio_irq[i], s);
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun 
mxs_auart_request_gpio_irq(struct mxs_auart_port * s)1611*4882a593Smuzhiyun static int mxs_auart_request_gpio_irq(struct mxs_auart_port *s)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	int *irq = s->gpio_irq;
1614*4882a593Smuzhiyun 	enum mctrl_gpio_idx i;
1615*4882a593Smuzhiyun 	int err = 0;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	for (i = 0; (i < UART_GPIO_MAX) && !err; i++) {
1618*4882a593Smuzhiyun 		if (irq[i] < 0)
1619*4882a593Smuzhiyun 			continue;
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 		irq_set_status_flags(irq[i], IRQ_NOAUTOEN);
1622*4882a593Smuzhiyun 		err = request_irq(irq[i], mxs_auart_irq_handle,
1623*4882a593Smuzhiyun 				IRQ_TYPE_EDGE_BOTH, dev_name(s->dev), s);
1624*4882a593Smuzhiyun 		if (err)
1625*4882a593Smuzhiyun 			dev_err(s->dev, "%s - Can't get %d irq\n",
1626*4882a593Smuzhiyun 				__func__, irq[i]);
1627*4882a593Smuzhiyun 	}
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	/*
1630*4882a593Smuzhiyun 	 * If something went wrong, rollback.
1631*4882a593Smuzhiyun 	 * Be careful: i may be unsigned.
1632*4882a593Smuzhiyun 	 */
1633*4882a593Smuzhiyun 	while (err && (i-- > 0))
1634*4882a593Smuzhiyun 		if (irq[i] >= 0)
1635*4882a593Smuzhiyun 			free_irq(irq[i], s);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	return err;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun 
mxs_auart_probe(struct platform_device * pdev)1640*4882a593Smuzhiyun static int mxs_auart_probe(struct platform_device *pdev)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	const struct of_device_id *of_id =
1643*4882a593Smuzhiyun 			of_match_device(mxs_auart_dt_ids, &pdev->dev);
1644*4882a593Smuzhiyun 	struct mxs_auart_port *s;
1645*4882a593Smuzhiyun 	u32 version;
1646*4882a593Smuzhiyun 	int ret, irq;
1647*4882a593Smuzhiyun 	struct resource *r;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
1650*4882a593Smuzhiyun 	if (!s)
1651*4882a593Smuzhiyun 		return -ENOMEM;
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	s->port.dev = &pdev->dev;
1654*4882a593Smuzhiyun 	s->dev = &pdev->dev;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	ret = serial_mxs_probe_dt(s, pdev);
1657*4882a593Smuzhiyun 	if (ret > 0)
1658*4882a593Smuzhiyun 		s->port.line = pdev->id < 0 ? 0 : pdev->id;
1659*4882a593Smuzhiyun 	else if (ret < 0)
1660*4882a593Smuzhiyun 		return ret;
1661*4882a593Smuzhiyun 	if (s->port.line >= ARRAY_SIZE(auart_port)) {
1662*4882a593Smuzhiyun 		dev_err(&pdev->dev, "serial%d out of range\n", s->port.line);
1663*4882a593Smuzhiyun 		return -EINVAL;
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (of_id) {
1667*4882a593Smuzhiyun 		pdev->id_entry = of_id->data;
1668*4882a593Smuzhiyun 		s->devtype = pdev->id_entry->driver_data;
1669*4882a593Smuzhiyun 	}
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	ret = mxs_get_clks(s, pdev);
1672*4882a593Smuzhiyun 	if (ret)
1673*4882a593Smuzhiyun 		return ret;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1676*4882a593Smuzhiyun 	if (!r) {
1677*4882a593Smuzhiyun 		ret = -ENXIO;
1678*4882a593Smuzhiyun 		goto out_disable_clks;
1679*4882a593Smuzhiyun 	}
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	s->port.mapbase = r->start;
1682*4882a593Smuzhiyun 	s->port.membase = ioremap(r->start, resource_size(r));
1683*4882a593Smuzhiyun 	if (!s->port.membase) {
1684*4882a593Smuzhiyun 		ret = -ENOMEM;
1685*4882a593Smuzhiyun 		goto out_disable_clks;
1686*4882a593Smuzhiyun 	}
1687*4882a593Smuzhiyun 	s->port.ops = &mxs_auart_ops;
1688*4882a593Smuzhiyun 	s->port.iotype = UPIO_MEM;
1689*4882a593Smuzhiyun 	s->port.fifosize = MXS_AUART_FIFO_SIZE;
1690*4882a593Smuzhiyun 	s->port.uartclk = clk_get_rate(s->clk);
1691*4882a593Smuzhiyun 	s->port.type = PORT_IMX;
1692*4882a593Smuzhiyun 	s->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_MXS_AUART_CONSOLE);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	mxs_init_regs(s);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	s->mctrl_prev = 0;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1699*4882a593Smuzhiyun 	if (irq < 0) {
1700*4882a593Smuzhiyun 		ret = irq;
1701*4882a593Smuzhiyun 		goto out_iounmap;
1702*4882a593Smuzhiyun 	}
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	s->port.irq = irq;
1705*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, mxs_auart_irq_handle, 0,
1706*4882a593Smuzhiyun 			       dev_name(&pdev->dev), s);
1707*4882a593Smuzhiyun 	if (ret)
1708*4882a593Smuzhiyun 		goto out_iounmap;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	platform_set_drvdata(pdev, s);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	ret = mxs_auart_init_gpios(s, &pdev->dev);
1713*4882a593Smuzhiyun 	if (ret) {
1714*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to initialize GPIOs.\n");
1715*4882a593Smuzhiyun 		goto out_iounmap;
1716*4882a593Smuzhiyun 	}
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/*
1719*4882a593Smuzhiyun 	 * Get the GPIO lines IRQ
1720*4882a593Smuzhiyun 	 */
1721*4882a593Smuzhiyun 	ret = mxs_auart_request_gpio_irq(s);
1722*4882a593Smuzhiyun 	if (ret)
1723*4882a593Smuzhiyun 		goto out_iounmap;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	auart_port[s->port.line] = s;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	mxs_auart_reset_deassert(s);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	ret = uart_add_one_port(&auart_driver, &s->port);
1730*4882a593Smuzhiyun 	if (ret)
1731*4882a593Smuzhiyun 		goto out_free_qpio_irq;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/* ASM9260 don't have version reg */
1734*4882a593Smuzhiyun 	if (is_asm9260_auart(s)) {
1735*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Found APPUART ASM9260\n");
1736*4882a593Smuzhiyun 	} else {
1737*4882a593Smuzhiyun 		version = mxs_read(s, REG_VERSION);
1738*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Found APPUART %d.%d.%d\n",
1739*4882a593Smuzhiyun 			 (version >> 24) & 0xff,
1740*4882a593Smuzhiyun 			 (version >> 16) & 0xff, version & 0xffff);
1741*4882a593Smuzhiyun 	}
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	return 0;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun out_free_qpio_irq:
1746*4882a593Smuzhiyun 	mxs_auart_free_gpio_irq(s);
1747*4882a593Smuzhiyun 	auart_port[pdev->id] = NULL;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun out_iounmap:
1750*4882a593Smuzhiyun 	iounmap(s->port.membase);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun out_disable_clks:
1753*4882a593Smuzhiyun 	if (is_asm9260_auart(s)) {
1754*4882a593Smuzhiyun 		clk_disable_unprepare(s->clk);
1755*4882a593Smuzhiyun 		clk_disable_unprepare(s->clk_ahb);
1756*4882a593Smuzhiyun 	}
1757*4882a593Smuzhiyun 	return ret;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun 
mxs_auart_remove(struct platform_device * pdev)1760*4882a593Smuzhiyun static int mxs_auart_remove(struct platform_device *pdev)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun 	struct mxs_auart_port *s = platform_get_drvdata(pdev);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	uart_remove_one_port(&auart_driver, &s->port);
1765*4882a593Smuzhiyun 	auart_port[pdev->id] = NULL;
1766*4882a593Smuzhiyun 	mxs_auart_free_gpio_irq(s);
1767*4882a593Smuzhiyun 	iounmap(s->port.membase);
1768*4882a593Smuzhiyun 	if (is_asm9260_auart(s)) {
1769*4882a593Smuzhiyun 		clk_disable_unprepare(s->clk);
1770*4882a593Smuzhiyun 		clk_disable_unprepare(s->clk_ahb);
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	return 0;
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun static struct platform_driver mxs_auart_driver = {
1777*4882a593Smuzhiyun 	.probe = mxs_auart_probe,
1778*4882a593Smuzhiyun 	.remove = mxs_auart_remove,
1779*4882a593Smuzhiyun 	.driver = {
1780*4882a593Smuzhiyun 		.name = "mxs-auart",
1781*4882a593Smuzhiyun 		.of_match_table = mxs_auart_dt_ids,
1782*4882a593Smuzhiyun 	},
1783*4882a593Smuzhiyun };
1784*4882a593Smuzhiyun 
mxs_auart_init(void)1785*4882a593Smuzhiyun static int __init mxs_auart_init(void)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun 	int r;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	r = uart_register_driver(&auart_driver);
1790*4882a593Smuzhiyun 	if (r)
1791*4882a593Smuzhiyun 		goto out;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	r = platform_driver_register(&mxs_auart_driver);
1794*4882a593Smuzhiyun 	if (r)
1795*4882a593Smuzhiyun 		goto out_err;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	return 0;
1798*4882a593Smuzhiyun out_err:
1799*4882a593Smuzhiyun 	uart_unregister_driver(&auart_driver);
1800*4882a593Smuzhiyun out:
1801*4882a593Smuzhiyun 	return r;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun 
mxs_auart_exit(void)1804*4882a593Smuzhiyun static void __exit mxs_auart_exit(void)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun 	platform_driver_unregister(&mxs_auart_driver);
1807*4882a593Smuzhiyun 	uart_unregister_driver(&auart_driver);
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun module_init(mxs_auart_init);
1811*4882a593Smuzhiyun module_exit(mxs_auart_exit);
1812*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1813*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MXS application uart driver");
1814*4882a593Smuzhiyun MODULE_ALIAS("platform:mxs-auart");
1815