xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/msm_serial.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for msm7k serial device and console
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Google, Inc.
6*4882a593Smuzhiyun  * Author: Robert Love <rlove@google.com>
7*4882a593Smuzhiyun  * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/atomic.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/console.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/tty_flip.h>
22*4882a593Smuzhiyun #include <linux/serial_core.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/clk.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/of.h>
28*4882a593Smuzhiyun #include <linux/of_device.h>
29*4882a593Smuzhiyun #include <linux/wait.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define UART_MR1			0x0000
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define UART_MR1_AUTO_RFR_LEVEL0	0x3F
34*4882a593Smuzhiyun #define UART_MR1_AUTO_RFR_LEVEL1	0x3FF00
35*4882a593Smuzhiyun #define UART_DM_MR1_AUTO_RFR_LEVEL1	0xFFFFFF00
36*4882a593Smuzhiyun #define UART_MR1_RX_RDY_CTL		BIT(7)
37*4882a593Smuzhiyun #define UART_MR1_CTS_CTL		BIT(6)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define UART_MR2			0x0004
40*4882a593Smuzhiyun #define UART_MR2_ERROR_MODE		BIT(6)
41*4882a593Smuzhiyun #define UART_MR2_BITS_PER_CHAR		0x30
42*4882a593Smuzhiyun #define UART_MR2_BITS_PER_CHAR_5	(0x0 << 4)
43*4882a593Smuzhiyun #define UART_MR2_BITS_PER_CHAR_6	(0x1 << 4)
44*4882a593Smuzhiyun #define UART_MR2_BITS_PER_CHAR_7	(0x2 << 4)
45*4882a593Smuzhiyun #define UART_MR2_BITS_PER_CHAR_8	(0x3 << 4)
46*4882a593Smuzhiyun #define UART_MR2_STOP_BIT_LEN_ONE	(0x1 << 2)
47*4882a593Smuzhiyun #define UART_MR2_STOP_BIT_LEN_TWO	(0x3 << 2)
48*4882a593Smuzhiyun #define UART_MR2_PARITY_MODE_NONE	0x0
49*4882a593Smuzhiyun #define UART_MR2_PARITY_MODE_ODD	0x1
50*4882a593Smuzhiyun #define UART_MR2_PARITY_MODE_EVEN	0x2
51*4882a593Smuzhiyun #define UART_MR2_PARITY_MODE_SPACE	0x3
52*4882a593Smuzhiyun #define UART_MR2_PARITY_MODE		0x3
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define UART_CSR			0x0008
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define UART_TF				0x000C
57*4882a593Smuzhiyun #define UARTDM_TF			0x0070
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define UART_CR				0x0010
60*4882a593Smuzhiyun #define UART_CR_CMD_NULL		(0 << 4)
61*4882a593Smuzhiyun #define UART_CR_CMD_RESET_RX		(1 << 4)
62*4882a593Smuzhiyun #define UART_CR_CMD_RESET_TX		(2 << 4)
63*4882a593Smuzhiyun #define UART_CR_CMD_RESET_ERR		(3 << 4)
64*4882a593Smuzhiyun #define UART_CR_CMD_RESET_BREAK_INT	(4 << 4)
65*4882a593Smuzhiyun #define UART_CR_CMD_START_BREAK		(5 << 4)
66*4882a593Smuzhiyun #define UART_CR_CMD_STOP_BREAK		(6 << 4)
67*4882a593Smuzhiyun #define UART_CR_CMD_RESET_CTS		(7 << 4)
68*4882a593Smuzhiyun #define UART_CR_CMD_RESET_STALE_INT	(8 << 4)
69*4882a593Smuzhiyun #define UART_CR_CMD_PACKET_MODE		(9 << 4)
70*4882a593Smuzhiyun #define UART_CR_CMD_MODE_RESET		(12 << 4)
71*4882a593Smuzhiyun #define UART_CR_CMD_SET_RFR		(13 << 4)
72*4882a593Smuzhiyun #define UART_CR_CMD_RESET_RFR		(14 << 4)
73*4882a593Smuzhiyun #define UART_CR_CMD_PROTECTION_EN	(16 << 4)
74*4882a593Smuzhiyun #define UART_CR_CMD_STALE_EVENT_DISABLE	(6 << 8)
75*4882a593Smuzhiyun #define UART_CR_CMD_STALE_EVENT_ENABLE	(80 << 4)
76*4882a593Smuzhiyun #define UART_CR_CMD_FORCE_STALE		(4 << 8)
77*4882a593Smuzhiyun #define UART_CR_CMD_RESET_TX_READY	(3 << 8)
78*4882a593Smuzhiyun #define UART_CR_TX_DISABLE		BIT(3)
79*4882a593Smuzhiyun #define UART_CR_TX_ENABLE		BIT(2)
80*4882a593Smuzhiyun #define UART_CR_RX_DISABLE		BIT(1)
81*4882a593Smuzhiyun #define UART_CR_RX_ENABLE		BIT(0)
82*4882a593Smuzhiyun #define UART_CR_CMD_RESET_RXBREAK_START	((1 << 11) | (2 << 4))
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define UART_IMR			0x0014
85*4882a593Smuzhiyun #define UART_IMR_TXLEV			BIT(0)
86*4882a593Smuzhiyun #define UART_IMR_RXSTALE		BIT(3)
87*4882a593Smuzhiyun #define UART_IMR_RXLEV			BIT(4)
88*4882a593Smuzhiyun #define UART_IMR_DELTA_CTS		BIT(5)
89*4882a593Smuzhiyun #define UART_IMR_CURRENT_CTS		BIT(6)
90*4882a593Smuzhiyun #define UART_IMR_RXBREAK_START		BIT(10)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define UART_IPR_RXSTALE_LAST		0x20
93*4882a593Smuzhiyun #define UART_IPR_STALE_LSB		0x1F
94*4882a593Smuzhiyun #define UART_IPR_STALE_TIMEOUT_MSB	0x3FF80
95*4882a593Smuzhiyun #define UART_DM_IPR_STALE_TIMEOUT_MSB	0xFFFFFF80
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define UART_IPR			0x0018
98*4882a593Smuzhiyun #define UART_TFWR			0x001C
99*4882a593Smuzhiyun #define UART_RFWR			0x0020
100*4882a593Smuzhiyun #define UART_HCR			0x0024
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define UART_MREG			0x0028
103*4882a593Smuzhiyun #define UART_NREG			0x002C
104*4882a593Smuzhiyun #define UART_DREG			0x0030
105*4882a593Smuzhiyun #define UART_MNDREG			0x0034
106*4882a593Smuzhiyun #define UART_IRDA			0x0038
107*4882a593Smuzhiyun #define UART_MISR_MODE			0x0040
108*4882a593Smuzhiyun #define UART_MISR_RESET			0x0044
109*4882a593Smuzhiyun #define UART_MISR_EXPORT		0x0048
110*4882a593Smuzhiyun #define UART_MISR_VAL			0x004C
111*4882a593Smuzhiyun #define UART_TEST_CTRL			0x0050
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define UART_SR				0x0008
114*4882a593Smuzhiyun #define UART_SR_HUNT_CHAR		BIT(7)
115*4882a593Smuzhiyun #define UART_SR_RX_BREAK		BIT(6)
116*4882a593Smuzhiyun #define UART_SR_PAR_FRAME_ERR		BIT(5)
117*4882a593Smuzhiyun #define UART_SR_OVERRUN			BIT(4)
118*4882a593Smuzhiyun #define UART_SR_TX_EMPTY		BIT(3)
119*4882a593Smuzhiyun #define UART_SR_TX_READY		BIT(2)
120*4882a593Smuzhiyun #define UART_SR_RX_FULL			BIT(1)
121*4882a593Smuzhiyun #define UART_SR_RX_READY		BIT(0)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define UART_RF				0x000C
124*4882a593Smuzhiyun #define UARTDM_RF			0x0070
125*4882a593Smuzhiyun #define UART_MISR			0x0010
126*4882a593Smuzhiyun #define UART_ISR			0x0014
127*4882a593Smuzhiyun #define UART_ISR_TX_READY		BIT(7)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define UARTDM_RXFS			0x50
130*4882a593Smuzhiyun #define UARTDM_RXFS_BUF_SHIFT		0x7
131*4882a593Smuzhiyun #define UARTDM_RXFS_BUF_MASK		0x7
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define UARTDM_DMEN			0x3C
134*4882a593Smuzhiyun #define UARTDM_DMEN_RX_SC_ENABLE	BIT(5)
135*4882a593Smuzhiyun #define UARTDM_DMEN_TX_SC_ENABLE	BIT(4)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define UARTDM_DMEN_TX_BAM_ENABLE	BIT(2)	/* UARTDM_1P4 */
138*4882a593Smuzhiyun #define UARTDM_DMEN_TX_DM_ENABLE	BIT(0)	/* < UARTDM_1P4 */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define UARTDM_DMEN_RX_BAM_ENABLE	BIT(3)	/* UARTDM_1P4 */
141*4882a593Smuzhiyun #define UARTDM_DMEN_RX_DM_ENABLE	BIT(1)	/* < UARTDM_1P4 */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define UARTDM_DMRX			0x34
144*4882a593Smuzhiyun #define UARTDM_NCF_TX			0x40
145*4882a593Smuzhiyun #define UARTDM_RX_TOTAL_SNAP		0x38
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define UARTDM_BURST_SIZE		16   /* in bytes */
148*4882a593Smuzhiyun #define UARTDM_TX_AIGN(x)		((x) & ~0x3) /* valid for > 1p3 */
149*4882a593Smuzhiyun #define UARTDM_TX_MAX			256   /* in bytes, valid for <= 1p3 */
150*4882a593Smuzhiyun #define UARTDM_RX_SIZE			(UART_XMIT_SIZE / 4)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun enum {
153*4882a593Smuzhiyun 	UARTDM_1P1 = 1,
154*4882a593Smuzhiyun 	UARTDM_1P2,
155*4882a593Smuzhiyun 	UARTDM_1P3,
156*4882a593Smuzhiyun 	UARTDM_1P4,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun struct msm_dma {
160*4882a593Smuzhiyun 	struct dma_chan		*chan;
161*4882a593Smuzhiyun 	enum dma_data_direction dir;
162*4882a593Smuzhiyun 	dma_addr_t		phys;
163*4882a593Smuzhiyun 	unsigned char		*virt;
164*4882a593Smuzhiyun 	dma_cookie_t		cookie;
165*4882a593Smuzhiyun 	u32			enable_bit;
166*4882a593Smuzhiyun 	unsigned int		count;
167*4882a593Smuzhiyun 	struct dma_async_tx_descriptor	*desc;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct msm_port {
171*4882a593Smuzhiyun 	struct uart_port	uart;
172*4882a593Smuzhiyun 	char			name[16];
173*4882a593Smuzhiyun 	struct clk		*clk;
174*4882a593Smuzhiyun 	struct clk		*pclk;
175*4882a593Smuzhiyun 	unsigned int		imr;
176*4882a593Smuzhiyun 	int			is_uartdm;
177*4882a593Smuzhiyun 	unsigned int		old_snap_state;
178*4882a593Smuzhiyun 	bool			break_detected;
179*4882a593Smuzhiyun 	struct msm_dma		tx_dma;
180*4882a593Smuzhiyun 	struct msm_dma		rx_dma;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define UART_TO_MSM(uart_port)	container_of(uart_port, struct msm_port, uart)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static
msm_write(struct uart_port * port,unsigned int val,unsigned int off)186*4882a593Smuzhiyun void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	writel_relaxed(val, port->membase + off);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static
msm_read(struct uart_port * port,unsigned int off)192*4882a593Smuzhiyun unsigned int msm_read(struct uart_port *port, unsigned int off)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return readl_relaxed(port->membase + off);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun  * Setup the MND registers to use the TCXO clock.
199*4882a593Smuzhiyun  */
msm_serial_set_mnd_regs_tcxo(struct uart_port * port)200*4882a593Smuzhiyun static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	msm_write(port, 0x06, UART_MREG);
203*4882a593Smuzhiyun 	msm_write(port, 0xF1, UART_NREG);
204*4882a593Smuzhiyun 	msm_write(port, 0x0F, UART_DREG);
205*4882a593Smuzhiyun 	msm_write(port, 0x1A, UART_MNDREG);
206*4882a593Smuzhiyun 	port->uartclk = 1843200;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun  * Setup the MND registers to use the TCXO clock divided by 4.
211*4882a593Smuzhiyun  */
msm_serial_set_mnd_regs_tcxoby4(struct uart_port * port)212*4882a593Smuzhiyun static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	msm_write(port, 0x18, UART_MREG);
215*4882a593Smuzhiyun 	msm_write(port, 0xF6, UART_NREG);
216*4882a593Smuzhiyun 	msm_write(port, 0x0F, UART_DREG);
217*4882a593Smuzhiyun 	msm_write(port, 0x0A, UART_MNDREG);
218*4882a593Smuzhiyun 	port->uartclk = 1843200;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
msm_serial_set_mnd_regs(struct uart_port * port)221*4882a593Smuzhiyun static void msm_serial_set_mnd_regs(struct uart_port *port)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/*
226*4882a593Smuzhiyun 	 * These registers don't exist so we change the clk input rate
227*4882a593Smuzhiyun 	 * on uartdm hardware instead
228*4882a593Smuzhiyun 	 */
229*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
230*4882a593Smuzhiyun 		return;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (port->uartclk == 19200000)
233*4882a593Smuzhiyun 		msm_serial_set_mnd_regs_tcxo(port);
234*4882a593Smuzhiyun 	else if (port->uartclk == 4800000)
235*4882a593Smuzhiyun 		msm_serial_set_mnd_regs_tcxoby4(port);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static void msm_handle_tx(struct uart_port *port);
239*4882a593Smuzhiyun static void msm_start_rx_dma(struct msm_port *msm_port);
240*4882a593Smuzhiyun 
msm_stop_dma(struct uart_port * port,struct msm_dma * dma)241*4882a593Smuzhiyun static void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct device *dev = port->dev;
244*4882a593Smuzhiyun 	unsigned int mapped;
245*4882a593Smuzhiyun 	u32 val;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	mapped = dma->count;
248*4882a593Smuzhiyun 	dma->count = 0;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	dmaengine_terminate_all(dma->chan);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/*
253*4882a593Smuzhiyun 	 * DMA Stall happens if enqueue and flush command happens concurrently.
254*4882a593Smuzhiyun 	 * For example before changing the baud rate/protocol configuration and
255*4882a593Smuzhiyun 	 * sending flush command to ADM, disable the channel of UARTDM.
256*4882a593Smuzhiyun 	 * Note: should not reset the receiver here immediately as it is not
257*4882a593Smuzhiyun 	 * suggested to do disable/reset or reset/disable at the same time.
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 	val = msm_read(port, UARTDM_DMEN);
260*4882a593Smuzhiyun 	val &= ~dma->enable_bit;
261*4882a593Smuzhiyun 	msm_write(port, val, UARTDM_DMEN);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (mapped)
264*4882a593Smuzhiyun 		dma_unmap_single(dev, dma->phys, mapped, dma->dir);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
msm_release_dma(struct msm_port * msm_port)267*4882a593Smuzhiyun static void msm_release_dma(struct msm_port *msm_port)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct msm_dma *dma;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	dma = &msm_port->tx_dma;
272*4882a593Smuzhiyun 	if (dma->chan) {
273*4882a593Smuzhiyun 		msm_stop_dma(&msm_port->uart, dma);
274*4882a593Smuzhiyun 		dma_release_channel(dma->chan);
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	memset(dma, 0, sizeof(*dma));
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	dma = &msm_port->rx_dma;
280*4882a593Smuzhiyun 	if (dma->chan) {
281*4882a593Smuzhiyun 		msm_stop_dma(&msm_port->uart, dma);
282*4882a593Smuzhiyun 		dma_release_channel(dma->chan);
283*4882a593Smuzhiyun 		kfree(dma->virt);
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	memset(dma, 0, sizeof(*dma));
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
msm_request_tx_dma(struct msm_port * msm_port,resource_size_t base)289*4882a593Smuzhiyun static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct device *dev = msm_port->uart.dev;
292*4882a593Smuzhiyun 	struct dma_slave_config conf;
293*4882a593Smuzhiyun 	struct msm_dma *dma;
294*4882a593Smuzhiyun 	u32 crci = 0;
295*4882a593Smuzhiyun 	int ret;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	dma = &msm_port->tx_dma;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* allocate DMA resources, if available */
300*4882a593Smuzhiyun 	dma->chan = dma_request_chan(dev, "tx");
301*4882a593Smuzhiyun 	if (IS_ERR(dma->chan))
302*4882a593Smuzhiyun 		goto no_tx;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	memset(&conf, 0, sizeof(conf));
307*4882a593Smuzhiyun 	conf.direction = DMA_MEM_TO_DEV;
308*4882a593Smuzhiyun 	conf.device_fc = true;
309*4882a593Smuzhiyun 	conf.dst_addr = base + UARTDM_TF;
310*4882a593Smuzhiyun 	conf.dst_maxburst = UARTDM_BURST_SIZE;
311*4882a593Smuzhiyun 	conf.slave_id = crci;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dma->chan, &conf);
314*4882a593Smuzhiyun 	if (ret)
315*4882a593Smuzhiyun 		goto rel_tx;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	dma->dir = DMA_TO_DEVICE;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (msm_port->is_uartdm < UARTDM_1P4)
320*4882a593Smuzhiyun 		dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
321*4882a593Smuzhiyun 	else
322*4882a593Smuzhiyun 		dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun rel_tx:
327*4882a593Smuzhiyun 	dma_release_channel(dma->chan);
328*4882a593Smuzhiyun no_tx:
329*4882a593Smuzhiyun 	memset(dma, 0, sizeof(*dma));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
msm_request_rx_dma(struct msm_port * msm_port,resource_size_t base)332*4882a593Smuzhiyun static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct device *dev = msm_port->uart.dev;
335*4882a593Smuzhiyun 	struct dma_slave_config conf;
336*4882a593Smuzhiyun 	struct msm_dma *dma;
337*4882a593Smuzhiyun 	u32 crci = 0;
338*4882a593Smuzhiyun 	int ret;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	dma = &msm_port->rx_dma;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* allocate DMA resources, if available */
343*4882a593Smuzhiyun 	dma->chan = dma_request_chan(dev, "rx");
344*4882a593Smuzhiyun 	if (IS_ERR(dma->chan))
345*4882a593Smuzhiyun 		goto no_rx;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
350*4882a593Smuzhiyun 	if (!dma->virt)
351*4882a593Smuzhiyun 		goto rel_rx;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	memset(&conf, 0, sizeof(conf));
354*4882a593Smuzhiyun 	conf.direction = DMA_DEV_TO_MEM;
355*4882a593Smuzhiyun 	conf.device_fc = true;
356*4882a593Smuzhiyun 	conf.src_addr = base + UARTDM_RF;
357*4882a593Smuzhiyun 	conf.src_maxburst = UARTDM_BURST_SIZE;
358*4882a593Smuzhiyun 	conf.slave_id = crci;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dma->chan, &conf);
361*4882a593Smuzhiyun 	if (ret)
362*4882a593Smuzhiyun 		goto err;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	dma->dir = DMA_FROM_DEVICE;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (msm_port->is_uartdm < UARTDM_1P4)
367*4882a593Smuzhiyun 		dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
368*4882a593Smuzhiyun 	else
369*4882a593Smuzhiyun 		dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return;
372*4882a593Smuzhiyun err:
373*4882a593Smuzhiyun 	kfree(dma->virt);
374*4882a593Smuzhiyun rel_rx:
375*4882a593Smuzhiyun 	dma_release_channel(dma->chan);
376*4882a593Smuzhiyun no_rx:
377*4882a593Smuzhiyun 	memset(dma, 0, sizeof(*dma));
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
msm_wait_for_xmitr(struct uart_port * port)380*4882a593Smuzhiyun static inline void msm_wait_for_xmitr(struct uart_port *port)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	unsigned int timeout = 500000;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
385*4882a593Smuzhiyun 		if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
386*4882a593Smuzhiyun 			break;
387*4882a593Smuzhiyun 		udelay(1);
388*4882a593Smuzhiyun 		if (!timeout--)
389*4882a593Smuzhiyun 			break;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
msm_stop_tx(struct uart_port * port)394*4882a593Smuzhiyun static void msm_stop_tx(struct uart_port *port)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	msm_port->imr &= ~UART_IMR_TXLEV;
399*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
msm_start_tx(struct uart_port * port)402*4882a593Smuzhiyun static void msm_start_tx(struct uart_port *port)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
405*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->tx_dma;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* Already started in DMA mode */
408*4882a593Smuzhiyun 	if (dma->count)
409*4882a593Smuzhiyun 		return;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	msm_port->imr |= UART_IMR_TXLEV;
412*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
msm_reset_dm_count(struct uart_port * port,int count)415*4882a593Smuzhiyun static void msm_reset_dm_count(struct uart_port *port, int count)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	msm_wait_for_xmitr(port);
418*4882a593Smuzhiyun 	msm_write(port, count, UARTDM_NCF_TX);
419*4882a593Smuzhiyun 	msm_read(port, UARTDM_NCF_TX);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
msm_complete_tx_dma(void * args)422*4882a593Smuzhiyun static void msm_complete_tx_dma(void *args)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct msm_port *msm_port = args;
425*4882a593Smuzhiyun 	struct uart_port *port = &msm_port->uart;
426*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
427*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->tx_dma;
428*4882a593Smuzhiyun 	struct dma_tx_state state;
429*4882a593Smuzhiyun 	enum dma_status status;
430*4882a593Smuzhiyun 	unsigned long flags;
431*4882a593Smuzhiyun 	unsigned int count;
432*4882a593Smuzhiyun 	u32 val;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* Already stopped */
437*4882a593Smuzhiyun 	if (!dma->count)
438*4882a593Smuzhiyun 		goto done;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	val = msm_read(port, UARTDM_DMEN);
445*4882a593Smuzhiyun 	val &= ~dma->enable_bit;
446*4882a593Smuzhiyun 	msm_write(port, val, UARTDM_DMEN);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (msm_port->is_uartdm > UARTDM_1P3) {
449*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
450*4882a593Smuzhiyun 		msm_write(port, UART_CR_TX_ENABLE, UART_CR);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	count = dma->count - state.residue;
454*4882a593Smuzhiyun 	port->icount.tx += count;
455*4882a593Smuzhiyun 	dma->count = 0;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	xmit->tail += count;
458*4882a593Smuzhiyun 	xmit->tail &= UART_XMIT_SIZE - 1;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* Restore "Tx FIFO below watermark" interrupt */
461*4882a593Smuzhiyun 	msm_port->imr |= UART_IMR_TXLEV;
462*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
465*4882a593Smuzhiyun 		uart_write_wakeup(port);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	msm_handle_tx(port);
468*4882a593Smuzhiyun done:
469*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
msm_handle_tx_dma(struct msm_port * msm_port,unsigned int count)472*4882a593Smuzhiyun static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	struct circ_buf *xmit = &msm_port->uart.state->xmit;
475*4882a593Smuzhiyun 	struct uart_port *port = &msm_port->uart;
476*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->tx_dma;
477*4882a593Smuzhiyun 	void *cpu_addr;
478*4882a593Smuzhiyun 	int ret;
479*4882a593Smuzhiyun 	u32 val;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	cpu_addr = &xmit->buf[xmit->tail];
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
484*4882a593Smuzhiyun 	ret = dma_mapping_error(port->dev, dma->phys);
485*4882a593Smuzhiyun 	if (ret)
486*4882a593Smuzhiyun 		return ret;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
489*4882a593Smuzhiyun 						count, DMA_MEM_TO_DEV,
490*4882a593Smuzhiyun 						DMA_PREP_INTERRUPT |
491*4882a593Smuzhiyun 						DMA_PREP_FENCE);
492*4882a593Smuzhiyun 	if (!dma->desc) {
493*4882a593Smuzhiyun 		ret = -EIO;
494*4882a593Smuzhiyun 		goto unmap;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	dma->desc->callback = msm_complete_tx_dma;
498*4882a593Smuzhiyun 	dma->desc->callback_param = msm_port;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	dma->cookie = dmaengine_submit(dma->desc);
501*4882a593Smuzhiyun 	ret = dma_submit_error(dma->cookie);
502*4882a593Smuzhiyun 	if (ret)
503*4882a593Smuzhiyun 		goto unmap;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/*
506*4882a593Smuzhiyun 	 * Using DMA complete for Tx FIFO reload, no need for
507*4882a593Smuzhiyun 	 * "Tx FIFO below watermark" one, disable it
508*4882a593Smuzhiyun 	 */
509*4882a593Smuzhiyun 	msm_port->imr &= ~UART_IMR_TXLEV;
510*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	dma->count = count;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	val = msm_read(port, UARTDM_DMEN);
515*4882a593Smuzhiyun 	val |= dma->enable_bit;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (msm_port->is_uartdm < UARTDM_1P4)
518*4882a593Smuzhiyun 		msm_write(port, val, UARTDM_DMEN);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	msm_reset_dm_count(port, count);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (msm_port->is_uartdm > UARTDM_1P3)
523*4882a593Smuzhiyun 		msm_write(port, val, UARTDM_DMEN);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	dma_async_issue_pending(dma->chan);
526*4882a593Smuzhiyun 	return 0;
527*4882a593Smuzhiyun unmap:
528*4882a593Smuzhiyun 	dma_unmap_single(port->dev, dma->phys, count, dma->dir);
529*4882a593Smuzhiyun 	return ret;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
msm_complete_rx_dma(void * args)532*4882a593Smuzhiyun static void msm_complete_rx_dma(void *args)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	struct msm_port *msm_port = args;
535*4882a593Smuzhiyun 	struct uart_port *port = &msm_port->uart;
536*4882a593Smuzhiyun 	struct tty_port *tport = &port->state->port;
537*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->rx_dma;
538*4882a593Smuzhiyun 	int count = 0, i, sysrq;
539*4882a593Smuzhiyun 	unsigned long flags;
540*4882a593Smuzhiyun 	u32 val;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/* Already stopped */
545*4882a593Smuzhiyun 	if (!dma->count)
546*4882a593Smuzhiyun 		goto done;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	val = msm_read(port, UARTDM_DMEN);
549*4882a593Smuzhiyun 	val &= ~dma->enable_bit;
550*4882a593Smuzhiyun 	msm_write(port, val, UARTDM_DMEN);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
553*4882a593Smuzhiyun 		port->icount.overrun++;
554*4882a593Smuzhiyun 		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
555*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	port->icount.rx += count;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	dma->count = 0;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
567*4882a593Smuzhiyun 		char flag = TTY_NORMAL;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		if (msm_port->break_detected && dma->virt[i] == 0) {
570*4882a593Smuzhiyun 			port->icount.brk++;
571*4882a593Smuzhiyun 			flag = TTY_BREAK;
572*4882a593Smuzhiyun 			msm_port->break_detected = false;
573*4882a593Smuzhiyun 			if (uart_handle_break(port))
574*4882a593Smuzhiyun 				continue;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		if (!(port->read_status_mask & UART_SR_RX_BREAK))
578*4882a593Smuzhiyun 			flag = TTY_NORMAL;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		spin_unlock_irqrestore(&port->lock, flags);
581*4882a593Smuzhiyun 		sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
582*4882a593Smuzhiyun 		spin_lock_irqsave(&port->lock, flags);
583*4882a593Smuzhiyun 		if (!sysrq)
584*4882a593Smuzhiyun 			tty_insert_flip_char(tport, dma->virt[i], flag);
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	msm_start_rx_dma(msm_port);
588*4882a593Smuzhiyun done:
589*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (count)
592*4882a593Smuzhiyun 		tty_flip_buffer_push(tport);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
msm_start_rx_dma(struct msm_port * msm_port)595*4882a593Smuzhiyun static void msm_start_rx_dma(struct msm_port *msm_port)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->rx_dma;
598*4882a593Smuzhiyun 	struct uart_port *uart = &msm_port->uart;
599*4882a593Smuzhiyun 	u32 val;
600*4882a593Smuzhiyun 	int ret;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_CONSOLE_POLL))
603*4882a593Smuzhiyun 		return;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (!dma->chan)
606*4882a593Smuzhiyun 		return;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	dma->phys = dma_map_single(uart->dev, dma->virt,
609*4882a593Smuzhiyun 				   UARTDM_RX_SIZE, dma->dir);
610*4882a593Smuzhiyun 	ret = dma_mapping_error(uart->dev, dma->phys);
611*4882a593Smuzhiyun 	if (ret)
612*4882a593Smuzhiyun 		goto sw_mode;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
615*4882a593Smuzhiyun 						UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
616*4882a593Smuzhiyun 						DMA_PREP_INTERRUPT);
617*4882a593Smuzhiyun 	if (!dma->desc)
618*4882a593Smuzhiyun 		goto unmap;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	dma->desc->callback = msm_complete_rx_dma;
621*4882a593Smuzhiyun 	dma->desc->callback_param = msm_port;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	dma->cookie = dmaengine_submit(dma->desc);
624*4882a593Smuzhiyun 	ret = dma_submit_error(dma->cookie);
625*4882a593Smuzhiyun 	if (ret)
626*4882a593Smuzhiyun 		goto unmap;
627*4882a593Smuzhiyun 	/*
628*4882a593Smuzhiyun 	 * Using DMA for FIFO off-load, no need for "Rx FIFO over
629*4882a593Smuzhiyun 	 * watermark" or "stale" interrupts, disable them
630*4882a593Smuzhiyun 	 */
631*4882a593Smuzhiyun 	msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/*
634*4882a593Smuzhiyun 	 * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
635*4882a593Smuzhiyun 	 * we need RXSTALE to flush input DMA fifo to memory
636*4882a593Smuzhiyun 	 */
637*4882a593Smuzhiyun 	if (msm_port->is_uartdm < UARTDM_1P4)
638*4882a593Smuzhiyun 		msm_port->imr |= UART_IMR_RXSTALE;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	msm_write(uart, msm_port->imr, UART_IMR);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	dma->count = UARTDM_RX_SIZE;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	dma_async_issue_pending(dma->chan);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
647*4882a593Smuzhiyun 	msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	val = msm_read(uart, UARTDM_DMEN);
650*4882a593Smuzhiyun 	val |= dma->enable_bit;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (msm_port->is_uartdm < UARTDM_1P4)
653*4882a593Smuzhiyun 		msm_write(uart, val, UARTDM_DMEN);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (msm_port->is_uartdm > UARTDM_1P3)
658*4882a593Smuzhiyun 		msm_write(uart, val, UARTDM_DMEN);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return;
661*4882a593Smuzhiyun unmap:
662*4882a593Smuzhiyun 	dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun sw_mode:
665*4882a593Smuzhiyun 	/*
666*4882a593Smuzhiyun 	 * Switch from DMA to SW/FIFO mode. After clearing Rx BAM (UARTDM_DMEN),
667*4882a593Smuzhiyun 	 * receiver must be reset.
668*4882a593Smuzhiyun 	 */
669*4882a593Smuzhiyun 	msm_write(uart, UART_CR_CMD_RESET_RX, UART_CR);
670*4882a593Smuzhiyun 	msm_write(uart, UART_CR_RX_ENABLE, UART_CR);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
673*4882a593Smuzhiyun 	msm_write(uart, 0xFFFFFF, UARTDM_DMRX);
674*4882a593Smuzhiyun 	msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* Re-enable RX interrupts */
677*4882a593Smuzhiyun 	msm_port->imr |= (UART_IMR_RXLEV | UART_IMR_RXSTALE);
678*4882a593Smuzhiyun 	msm_write(uart, msm_port->imr, UART_IMR);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
msm_stop_rx(struct uart_port * port)681*4882a593Smuzhiyun static void msm_stop_rx(struct uart_port *port)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
684*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->rx_dma;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
687*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (dma->chan)
690*4882a593Smuzhiyun 		msm_stop_dma(port, dma);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
msm_enable_ms(struct uart_port * port)693*4882a593Smuzhiyun static void msm_enable_ms(struct uart_port *port)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	msm_port->imr |= UART_IMR_DELTA_CTS;
698*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
msm_handle_rx_dm(struct uart_port * port,unsigned int misr)701*4882a593Smuzhiyun static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
702*4882a593Smuzhiyun 	__must_hold(&port->lock)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct tty_port *tport = &port->state->port;
705*4882a593Smuzhiyun 	unsigned int sr;
706*4882a593Smuzhiyun 	int count = 0;
707*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
710*4882a593Smuzhiyun 		port->icount.overrun++;
711*4882a593Smuzhiyun 		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
712*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (misr & UART_IMR_RXSTALE) {
716*4882a593Smuzhiyun 		count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
717*4882a593Smuzhiyun 			msm_port->old_snap_state;
718*4882a593Smuzhiyun 		msm_port->old_snap_state = 0;
719*4882a593Smuzhiyun 	} else {
720*4882a593Smuzhiyun 		count = 4 * (msm_read(port, UART_RFWR));
721*4882a593Smuzhiyun 		msm_port->old_snap_state += count;
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* TODO: Precise error reporting */
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	port->icount.rx += count;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	while (count > 0) {
729*4882a593Smuzhiyun 		unsigned char buf[4];
730*4882a593Smuzhiyun 		int sysrq, r_count, i;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		sr = msm_read(port, UART_SR);
733*4882a593Smuzhiyun 		if ((sr & UART_SR_RX_READY) == 0) {
734*4882a593Smuzhiyun 			msm_port->old_snap_state -= count;
735*4882a593Smuzhiyun 			break;
736*4882a593Smuzhiyun 		}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		ioread32_rep(port->membase + UARTDM_RF, buf, 1);
739*4882a593Smuzhiyun 		r_count = min_t(int, count, sizeof(buf));
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		for (i = 0; i < r_count; i++) {
742*4882a593Smuzhiyun 			char flag = TTY_NORMAL;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 			if (msm_port->break_detected && buf[i] == 0) {
745*4882a593Smuzhiyun 				port->icount.brk++;
746*4882a593Smuzhiyun 				flag = TTY_BREAK;
747*4882a593Smuzhiyun 				msm_port->break_detected = false;
748*4882a593Smuzhiyun 				if (uart_handle_break(port))
749*4882a593Smuzhiyun 					continue;
750*4882a593Smuzhiyun 			}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 			if (!(port->read_status_mask & UART_SR_RX_BREAK))
753*4882a593Smuzhiyun 				flag = TTY_NORMAL;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 			spin_unlock(&port->lock);
756*4882a593Smuzhiyun 			sysrq = uart_handle_sysrq_char(port, buf[i]);
757*4882a593Smuzhiyun 			spin_lock(&port->lock);
758*4882a593Smuzhiyun 			if (!sysrq)
759*4882a593Smuzhiyun 				tty_insert_flip_char(tport, buf[i], flag);
760*4882a593Smuzhiyun 		}
761*4882a593Smuzhiyun 		count -= r_count;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	spin_unlock(&port->lock);
765*4882a593Smuzhiyun 	tty_flip_buffer_push(tport);
766*4882a593Smuzhiyun 	spin_lock(&port->lock);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	if (misr & (UART_IMR_RXSTALE))
769*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
770*4882a593Smuzhiyun 	msm_write(port, 0xFFFFFF, UARTDM_DMRX);
771*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	/* Try to use DMA */
774*4882a593Smuzhiyun 	msm_start_rx_dma(msm_port);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
msm_handle_rx(struct uart_port * port)777*4882a593Smuzhiyun static void msm_handle_rx(struct uart_port *port)
778*4882a593Smuzhiyun 	__must_hold(&port->lock)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	struct tty_port *tport = &port->state->port;
781*4882a593Smuzhiyun 	unsigned int sr;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/*
784*4882a593Smuzhiyun 	 * Handle overrun. My understanding of the hardware is that overrun
785*4882a593Smuzhiyun 	 * is not tied to the RX buffer, so we handle the case out of band.
786*4882a593Smuzhiyun 	 */
787*4882a593Smuzhiyun 	if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
788*4882a593Smuzhiyun 		port->icount.overrun++;
789*4882a593Smuzhiyun 		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
790*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	/* and now the main RX loop */
794*4882a593Smuzhiyun 	while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
795*4882a593Smuzhiyun 		unsigned int c;
796*4882a593Smuzhiyun 		char flag = TTY_NORMAL;
797*4882a593Smuzhiyun 		int sysrq;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		c = msm_read(port, UART_RF);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		if (sr & UART_SR_RX_BREAK) {
802*4882a593Smuzhiyun 			port->icount.brk++;
803*4882a593Smuzhiyun 			if (uart_handle_break(port))
804*4882a593Smuzhiyun 				continue;
805*4882a593Smuzhiyun 		} else if (sr & UART_SR_PAR_FRAME_ERR) {
806*4882a593Smuzhiyun 			port->icount.frame++;
807*4882a593Smuzhiyun 		} else {
808*4882a593Smuzhiyun 			port->icount.rx++;
809*4882a593Smuzhiyun 		}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		/* Mask conditions we're ignorning. */
812*4882a593Smuzhiyun 		sr &= port->read_status_mask;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		if (sr & UART_SR_RX_BREAK)
815*4882a593Smuzhiyun 			flag = TTY_BREAK;
816*4882a593Smuzhiyun 		else if (sr & UART_SR_PAR_FRAME_ERR)
817*4882a593Smuzhiyun 			flag = TTY_FRAME;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		spin_unlock(&port->lock);
820*4882a593Smuzhiyun 		sysrq = uart_handle_sysrq_char(port, c);
821*4882a593Smuzhiyun 		spin_lock(&port->lock);
822*4882a593Smuzhiyun 		if (!sysrq)
823*4882a593Smuzhiyun 			tty_insert_flip_char(tport, c, flag);
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	spin_unlock(&port->lock);
827*4882a593Smuzhiyun 	tty_flip_buffer_push(tport);
828*4882a593Smuzhiyun 	spin_lock(&port->lock);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
msm_handle_tx_pio(struct uart_port * port,unsigned int tx_count)831*4882a593Smuzhiyun static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
834*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
835*4882a593Smuzhiyun 	unsigned int num_chars;
836*4882a593Smuzhiyun 	unsigned int tf_pointer = 0;
837*4882a593Smuzhiyun 	void __iomem *tf;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
840*4882a593Smuzhiyun 		tf = port->membase + UARTDM_TF;
841*4882a593Smuzhiyun 	else
842*4882a593Smuzhiyun 		tf = port->membase + UART_TF;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (tx_count && msm_port->is_uartdm)
845*4882a593Smuzhiyun 		msm_reset_dm_count(port, tx_count);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	while (tf_pointer < tx_count) {
848*4882a593Smuzhiyun 		int i;
849*4882a593Smuzhiyun 		char buf[4] = { 0 };
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
852*4882a593Smuzhiyun 			break;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		if (msm_port->is_uartdm)
855*4882a593Smuzhiyun 			num_chars = min(tx_count - tf_pointer,
856*4882a593Smuzhiyun 					(unsigned int)sizeof(buf));
857*4882a593Smuzhiyun 		else
858*4882a593Smuzhiyun 			num_chars = 1;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		for (i = 0; i < num_chars; i++) {
861*4882a593Smuzhiyun 			buf[i] = xmit->buf[xmit->tail + i];
862*4882a593Smuzhiyun 			port->icount.tx++;
863*4882a593Smuzhiyun 		}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		iowrite32_rep(tf, buf, 1);
866*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
867*4882a593Smuzhiyun 		tf_pointer += num_chars;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* disable tx interrupts if nothing more to send */
871*4882a593Smuzhiyun 	if (uart_circ_empty(xmit))
872*4882a593Smuzhiyun 		msm_stop_tx(port);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
875*4882a593Smuzhiyun 		uart_write_wakeup(port);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
msm_handle_tx(struct uart_port * port)878*4882a593Smuzhiyun static void msm_handle_tx(struct uart_port *port)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
881*4882a593Smuzhiyun 	struct circ_buf *xmit = &msm_port->uart.state->xmit;
882*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->tx_dma;
883*4882a593Smuzhiyun 	unsigned int pio_count, dma_count, dma_min;
884*4882a593Smuzhiyun 	char buf[4] = { 0 };
885*4882a593Smuzhiyun 	void __iomem *tf;
886*4882a593Smuzhiyun 	int err = 0;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (port->x_char) {
889*4882a593Smuzhiyun 		if (msm_port->is_uartdm)
890*4882a593Smuzhiyun 			tf = port->membase + UARTDM_TF;
891*4882a593Smuzhiyun 		else
892*4882a593Smuzhiyun 			tf = port->membase + UART_TF;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 		buf[0] = port->x_char;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		if (msm_port->is_uartdm)
897*4882a593Smuzhiyun 			msm_reset_dm_count(port, 1);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 		iowrite32_rep(tf, buf, 1);
900*4882a593Smuzhiyun 		port->icount.tx++;
901*4882a593Smuzhiyun 		port->x_char = 0;
902*4882a593Smuzhiyun 		return;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
906*4882a593Smuzhiyun 		msm_stop_tx(port);
907*4882a593Smuzhiyun 		return;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	pio_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
911*4882a593Smuzhiyun 	dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	dma_min = 1;	/* Always DMA */
914*4882a593Smuzhiyun 	if (msm_port->is_uartdm > UARTDM_1P3) {
915*4882a593Smuzhiyun 		dma_count = UARTDM_TX_AIGN(dma_count);
916*4882a593Smuzhiyun 		dma_min = UARTDM_BURST_SIZE;
917*4882a593Smuzhiyun 	} else {
918*4882a593Smuzhiyun 		if (dma_count > UARTDM_TX_MAX)
919*4882a593Smuzhiyun 			dma_count = UARTDM_TX_MAX;
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (pio_count > port->fifosize)
923*4882a593Smuzhiyun 		pio_count = port->fifosize;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	if (!dma->chan || dma_count < dma_min)
926*4882a593Smuzhiyun 		msm_handle_tx_pio(port, pio_count);
927*4882a593Smuzhiyun 	else
928*4882a593Smuzhiyun 		err = msm_handle_tx_dma(msm_port, dma_count);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	if (err)	/* fall back to PIO mode */
931*4882a593Smuzhiyun 		msm_handle_tx_pio(port, pio_count);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
msm_handle_delta_cts(struct uart_port * port)934*4882a593Smuzhiyun static void msm_handle_delta_cts(struct uart_port *port)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
937*4882a593Smuzhiyun 	port->icount.cts++;
938*4882a593Smuzhiyun 	wake_up_interruptible(&port->state->port.delta_msr_wait);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
msm_uart_irq(int irq,void * dev_id)941*4882a593Smuzhiyun static irqreturn_t msm_uart_irq(int irq, void *dev_id)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
944*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
945*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->rx_dma;
946*4882a593Smuzhiyun 	unsigned long flags;
947*4882a593Smuzhiyun 	unsigned int misr;
948*4882a593Smuzhiyun 	u32 val;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
951*4882a593Smuzhiyun 	misr = msm_read(port, UART_MISR);
952*4882a593Smuzhiyun 	msm_write(port, 0, UART_IMR); /* disable interrupt */
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (misr & UART_IMR_RXBREAK_START) {
955*4882a593Smuzhiyun 		msm_port->break_detected = true;
956*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
960*4882a593Smuzhiyun 		if (dma->count) {
961*4882a593Smuzhiyun 			val = UART_CR_CMD_STALE_EVENT_DISABLE;
962*4882a593Smuzhiyun 			msm_write(port, val, UART_CR);
963*4882a593Smuzhiyun 			val = UART_CR_CMD_RESET_STALE_INT;
964*4882a593Smuzhiyun 			msm_write(port, val, UART_CR);
965*4882a593Smuzhiyun 			/*
966*4882a593Smuzhiyun 			 * Flush DMA input fifo to memory, this will also
967*4882a593Smuzhiyun 			 * trigger DMA RX completion
968*4882a593Smuzhiyun 			 */
969*4882a593Smuzhiyun 			dmaengine_terminate_all(dma->chan);
970*4882a593Smuzhiyun 		} else if (msm_port->is_uartdm) {
971*4882a593Smuzhiyun 			msm_handle_rx_dm(port, misr);
972*4882a593Smuzhiyun 		} else {
973*4882a593Smuzhiyun 			msm_handle_rx(port);
974*4882a593Smuzhiyun 		}
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 	if (misr & UART_IMR_TXLEV)
977*4882a593Smuzhiyun 		msm_handle_tx(port);
978*4882a593Smuzhiyun 	if (misr & UART_IMR_DELTA_CTS)
979*4882a593Smuzhiyun 		msm_handle_delta_cts(port);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
982*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	return IRQ_HANDLED;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
msm_tx_empty(struct uart_port * port)987*4882a593Smuzhiyun static unsigned int msm_tx_empty(struct uart_port *port)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
msm_get_mctrl(struct uart_port * port)992*4882a593Smuzhiyun static unsigned int msm_get_mctrl(struct uart_port *port)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
msm_reset(struct uart_port * port)997*4882a593Smuzhiyun static void msm_reset(struct uart_port *port)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1000*4882a593Smuzhiyun 	unsigned int mr;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	/* reset everything */
1003*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
1004*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
1005*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
1006*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
1007*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
1008*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
1009*4882a593Smuzhiyun 	mr = msm_read(port, UART_MR1);
1010*4882a593Smuzhiyun 	mr &= ~UART_MR1_RX_RDY_CTL;
1011*4882a593Smuzhiyun 	msm_write(port, mr, UART_MR1);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	/* Disable DM modes */
1014*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
1015*4882a593Smuzhiyun 		msm_write(port, 0, UARTDM_DMEN);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
msm_set_mctrl(struct uart_port * port,unsigned int mctrl)1018*4882a593Smuzhiyun static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	unsigned int mr;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	mr = msm_read(port, UART_MR1);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (!(mctrl & TIOCM_RTS)) {
1025*4882a593Smuzhiyun 		mr &= ~UART_MR1_RX_RDY_CTL;
1026*4882a593Smuzhiyun 		msm_write(port, mr, UART_MR1);
1027*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
1028*4882a593Smuzhiyun 	} else {
1029*4882a593Smuzhiyun 		mr |= UART_MR1_RX_RDY_CTL;
1030*4882a593Smuzhiyun 		msm_write(port, mr, UART_MR1);
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
msm_break_ctl(struct uart_port * port,int break_ctl)1034*4882a593Smuzhiyun static void msm_break_ctl(struct uart_port *port, int break_ctl)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	if (break_ctl)
1037*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
1038*4882a593Smuzhiyun 	else
1039*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun struct msm_baud_map {
1043*4882a593Smuzhiyun 	u16	divisor;
1044*4882a593Smuzhiyun 	u8	code;
1045*4882a593Smuzhiyun 	u8	rxstale;
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun static const struct msm_baud_map *
msm_find_best_baud(struct uart_port * port,unsigned int baud,unsigned long * rate)1049*4882a593Smuzhiyun msm_find_best_baud(struct uart_port *port, unsigned int baud,
1050*4882a593Smuzhiyun 		   unsigned long *rate)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1053*4882a593Smuzhiyun 	unsigned int divisor, result;
1054*4882a593Smuzhiyun 	unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
1055*4882a593Smuzhiyun 	const struct msm_baud_map *entry, *end, *best;
1056*4882a593Smuzhiyun 	static const struct msm_baud_map table[] = {
1057*4882a593Smuzhiyun 		{    1, 0xff, 31 },
1058*4882a593Smuzhiyun 		{    2, 0xee, 16 },
1059*4882a593Smuzhiyun 		{    3, 0xdd,  8 },
1060*4882a593Smuzhiyun 		{    4, 0xcc,  6 },
1061*4882a593Smuzhiyun 		{    6, 0xbb,  6 },
1062*4882a593Smuzhiyun 		{    8, 0xaa,  6 },
1063*4882a593Smuzhiyun 		{   12, 0x99,  6 },
1064*4882a593Smuzhiyun 		{   16, 0x88,  1 },
1065*4882a593Smuzhiyun 		{   24, 0x77,  1 },
1066*4882a593Smuzhiyun 		{   32, 0x66,  1 },
1067*4882a593Smuzhiyun 		{   48, 0x55,  1 },
1068*4882a593Smuzhiyun 		{   96, 0x44,  1 },
1069*4882a593Smuzhiyun 		{  192, 0x33,  1 },
1070*4882a593Smuzhiyun 		{  384, 0x22,  1 },
1071*4882a593Smuzhiyun 		{  768, 0x11,  1 },
1072*4882a593Smuzhiyun 		{ 1536, 0x00,  1 },
1073*4882a593Smuzhiyun 	};
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	best = table; /* Default to smallest divider */
1076*4882a593Smuzhiyun 	target = clk_round_rate(msm_port->clk, 16 * baud);
1077*4882a593Smuzhiyun 	divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	end = table + ARRAY_SIZE(table);
1080*4882a593Smuzhiyun 	entry = table;
1081*4882a593Smuzhiyun 	while (entry < end) {
1082*4882a593Smuzhiyun 		if (entry->divisor <= divisor) {
1083*4882a593Smuzhiyun 			result = target / entry->divisor / 16;
1084*4882a593Smuzhiyun 			diff = abs(result - baud);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 			/* Keep track of best entry */
1087*4882a593Smuzhiyun 			if (diff < best_diff) {
1088*4882a593Smuzhiyun 				best_diff = diff;
1089*4882a593Smuzhiyun 				best = entry;
1090*4882a593Smuzhiyun 				best_rate = target;
1091*4882a593Smuzhiyun 			}
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 			if (result == baud)
1094*4882a593Smuzhiyun 				break;
1095*4882a593Smuzhiyun 		} else if (entry->divisor > divisor) {
1096*4882a593Smuzhiyun 			old = target;
1097*4882a593Smuzhiyun 			target = clk_round_rate(msm_port->clk, old + 1);
1098*4882a593Smuzhiyun 			/*
1099*4882a593Smuzhiyun 			 * The rate didn't get any faster so we can't do
1100*4882a593Smuzhiyun 			 * better at dividing it down
1101*4882a593Smuzhiyun 			 */
1102*4882a593Smuzhiyun 			if (target == old)
1103*4882a593Smuzhiyun 				break;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 			/* Start the divisor search over at this new rate */
1106*4882a593Smuzhiyun 			entry = table;
1107*4882a593Smuzhiyun 			divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1108*4882a593Smuzhiyun 			continue;
1109*4882a593Smuzhiyun 		}
1110*4882a593Smuzhiyun 		entry++;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	*rate = best_rate;
1114*4882a593Smuzhiyun 	return best;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
msm_set_baud_rate(struct uart_port * port,unsigned int baud,unsigned long * saved_flags)1117*4882a593Smuzhiyun static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
1118*4882a593Smuzhiyun 			     unsigned long *saved_flags)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	unsigned int rxstale, watermark, mask;
1121*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1122*4882a593Smuzhiyun 	const struct msm_baud_map *entry;
1123*4882a593Smuzhiyun 	unsigned long flags, rate;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	flags = *saved_flags;
1126*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	entry = msm_find_best_baud(port, baud, &rate);
1129*4882a593Smuzhiyun 	clk_set_rate(msm_port->clk, rate);
1130*4882a593Smuzhiyun 	baud = rate / 16 / entry->divisor;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
1133*4882a593Smuzhiyun 	*saved_flags = flags;
1134*4882a593Smuzhiyun 	port->uartclk = rate;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	msm_write(port, entry->code, UART_CSR);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/* RX stale watermark */
1139*4882a593Smuzhiyun 	rxstale = entry->rxstale;
1140*4882a593Smuzhiyun 	watermark = UART_IPR_STALE_LSB & rxstale;
1141*4882a593Smuzhiyun 	if (msm_port->is_uartdm) {
1142*4882a593Smuzhiyun 		mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
1143*4882a593Smuzhiyun 	} else {
1144*4882a593Smuzhiyun 		watermark |= UART_IPR_RXSTALE_LAST;
1145*4882a593Smuzhiyun 		mask = UART_IPR_STALE_TIMEOUT_MSB;
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	watermark |= mask & (rxstale << 2);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	msm_write(port, watermark, UART_IPR);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* set RX watermark */
1153*4882a593Smuzhiyun 	watermark = (port->fifosize * 3) / 4;
1154*4882a593Smuzhiyun 	msm_write(port, watermark, UART_RFWR);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* set TX watermark */
1157*4882a593Smuzhiyun 	msm_write(port, 10, UART_TFWR);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
1160*4882a593Smuzhiyun 	msm_reset(port);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* Enable RX and TX */
1163*4882a593Smuzhiyun 	msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/* turn on RX and CTS interrupts */
1166*4882a593Smuzhiyun 	msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
1167*4882a593Smuzhiyun 			UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	msm_write(port, msm_port->imr, UART_IMR);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (msm_port->is_uartdm) {
1172*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1173*4882a593Smuzhiyun 		msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1174*4882a593Smuzhiyun 		msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return baud;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
msm_init_clock(struct uart_port * port)1180*4882a593Smuzhiyun static void msm_init_clock(struct uart_port *port)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	clk_prepare_enable(msm_port->clk);
1185*4882a593Smuzhiyun 	clk_prepare_enable(msm_port->pclk);
1186*4882a593Smuzhiyun 	msm_serial_set_mnd_regs(port);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
msm_startup(struct uart_port * port)1189*4882a593Smuzhiyun static int msm_startup(struct uart_port *port)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1192*4882a593Smuzhiyun 	unsigned int data, rfr_level, mask;
1193*4882a593Smuzhiyun 	int ret;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	snprintf(msm_port->name, sizeof(msm_port->name),
1196*4882a593Smuzhiyun 		 "msm_serial%d", port->line);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	msm_init_clock(port);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	if (likely(port->fifosize > 12))
1201*4882a593Smuzhiyun 		rfr_level = port->fifosize - 12;
1202*4882a593Smuzhiyun 	else
1203*4882a593Smuzhiyun 		rfr_level = port->fifosize;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	/* set automatic RFR level */
1206*4882a593Smuzhiyun 	data = msm_read(port, UART_MR1);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
1209*4882a593Smuzhiyun 		mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
1210*4882a593Smuzhiyun 	else
1211*4882a593Smuzhiyun 		mask = UART_MR1_AUTO_RFR_LEVEL1;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	data &= ~mask;
1214*4882a593Smuzhiyun 	data &= ~UART_MR1_AUTO_RFR_LEVEL0;
1215*4882a593Smuzhiyun 	data |= mask & (rfr_level << 2);
1216*4882a593Smuzhiyun 	data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
1217*4882a593Smuzhiyun 	msm_write(port, data, UART_MR1);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if (msm_port->is_uartdm) {
1220*4882a593Smuzhiyun 		msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
1221*4882a593Smuzhiyun 		msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
1225*4882a593Smuzhiyun 			  msm_port->name, port);
1226*4882a593Smuzhiyun 	if (unlikely(ret))
1227*4882a593Smuzhiyun 		goto err_irq;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	return 0;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun err_irq:
1232*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
1233*4882a593Smuzhiyun 		msm_release_dma(msm_port);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	clk_disable_unprepare(msm_port->pclk);
1236*4882a593Smuzhiyun 	clk_disable_unprepare(msm_port->clk);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	return ret;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun 
msm_shutdown(struct uart_port * port)1241*4882a593Smuzhiyun static void msm_shutdown(struct uart_port *port)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	msm_port->imr = 0;
1246*4882a593Smuzhiyun 	msm_write(port, 0, UART_IMR); /* disable interrupts */
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
1249*4882a593Smuzhiyun 		msm_release_dma(msm_port);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	clk_disable_unprepare(msm_port->clk);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	free_irq(port->irq, port);
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
msm_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)1256*4882a593Smuzhiyun static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
1257*4882a593Smuzhiyun 			    struct ktermios *old)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1260*4882a593Smuzhiyun 	struct msm_dma *dma = &msm_port->rx_dma;
1261*4882a593Smuzhiyun 	unsigned long flags;
1262*4882a593Smuzhiyun 	unsigned int baud, mr;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (dma->chan) /* Terminate if any */
1267*4882a593Smuzhiyun 		msm_stop_dma(port, dma);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/* calculate and set baud rate */
1270*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
1271*4882a593Smuzhiyun 	baud = msm_set_baud_rate(port, baud, &flags);
1272*4882a593Smuzhiyun 	if (tty_termios_baud_rate(termios))
1273*4882a593Smuzhiyun 		tty_termios_encode_baud_rate(termios, baud, baud);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* calculate parity */
1276*4882a593Smuzhiyun 	mr = msm_read(port, UART_MR2);
1277*4882a593Smuzhiyun 	mr &= ~UART_MR2_PARITY_MODE;
1278*4882a593Smuzhiyun 	if (termios->c_cflag & PARENB) {
1279*4882a593Smuzhiyun 		if (termios->c_cflag & PARODD)
1280*4882a593Smuzhiyun 			mr |= UART_MR2_PARITY_MODE_ODD;
1281*4882a593Smuzhiyun 		else if (termios->c_cflag & CMSPAR)
1282*4882a593Smuzhiyun 			mr |= UART_MR2_PARITY_MODE_SPACE;
1283*4882a593Smuzhiyun 		else
1284*4882a593Smuzhiyun 			mr |= UART_MR2_PARITY_MODE_EVEN;
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	/* calculate bits per char */
1288*4882a593Smuzhiyun 	mr &= ~UART_MR2_BITS_PER_CHAR;
1289*4882a593Smuzhiyun 	switch (termios->c_cflag & CSIZE) {
1290*4882a593Smuzhiyun 	case CS5:
1291*4882a593Smuzhiyun 		mr |= UART_MR2_BITS_PER_CHAR_5;
1292*4882a593Smuzhiyun 		break;
1293*4882a593Smuzhiyun 	case CS6:
1294*4882a593Smuzhiyun 		mr |= UART_MR2_BITS_PER_CHAR_6;
1295*4882a593Smuzhiyun 		break;
1296*4882a593Smuzhiyun 	case CS7:
1297*4882a593Smuzhiyun 		mr |= UART_MR2_BITS_PER_CHAR_7;
1298*4882a593Smuzhiyun 		break;
1299*4882a593Smuzhiyun 	case CS8:
1300*4882a593Smuzhiyun 	default:
1301*4882a593Smuzhiyun 		mr |= UART_MR2_BITS_PER_CHAR_8;
1302*4882a593Smuzhiyun 		break;
1303*4882a593Smuzhiyun 	}
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* calculate stop bits */
1306*4882a593Smuzhiyun 	mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
1307*4882a593Smuzhiyun 	if (termios->c_cflag & CSTOPB)
1308*4882a593Smuzhiyun 		mr |= UART_MR2_STOP_BIT_LEN_TWO;
1309*4882a593Smuzhiyun 	else
1310*4882a593Smuzhiyun 		mr |= UART_MR2_STOP_BIT_LEN_ONE;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* set parity, bits per char, and stop bit */
1313*4882a593Smuzhiyun 	msm_write(port, mr, UART_MR2);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* calculate and set hardware flow control */
1316*4882a593Smuzhiyun 	mr = msm_read(port, UART_MR1);
1317*4882a593Smuzhiyun 	mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
1318*4882a593Smuzhiyun 	if (termios->c_cflag & CRTSCTS) {
1319*4882a593Smuzhiyun 		mr |= UART_MR1_CTS_CTL;
1320*4882a593Smuzhiyun 		mr |= UART_MR1_RX_RDY_CTL;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 	msm_write(port, mr, UART_MR1);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* Configure status bits to ignore based on termio flags. */
1325*4882a593Smuzhiyun 	port->read_status_mask = 0;
1326*4882a593Smuzhiyun 	if (termios->c_iflag & INPCK)
1327*4882a593Smuzhiyun 		port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
1328*4882a593Smuzhiyun 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1329*4882a593Smuzhiyun 		port->read_status_mask |= UART_SR_RX_BREAK;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	uart_update_timeout(port, termios->c_cflag, baud);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	/* Try to use DMA */
1334*4882a593Smuzhiyun 	msm_start_rx_dma(msm_port);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun 
msm_type(struct uart_port * port)1339*4882a593Smuzhiyun static const char *msm_type(struct uart_port *port)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun 	return "MSM";
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
msm_release_port(struct uart_port * port)1344*4882a593Smuzhiyun static void msm_release_port(struct uart_port *port)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(port->dev);
1347*4882a593Smuzhiyun 	struct resource *uart_resource;
1348*4882a593Smuzhiyun 	resource_size_t size;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1351*4882a593Smuzhiyun 	if (unlikely(!uart_resource))
1352*4882a593Smuzhiyun 		return;
1353*4882a593Smuzhiyun 	size = resource_size(uart_resource);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	release_mem_region(port->mapbase, size);
1356*4882a593Smuzhiyun 	iounmap(port->membase);
1357*4882a593Smuzhiyun 	port->membase = NULL;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun 
msm_request_port(struct uart_port * port)1360*4882a593Smuzhiyun static int msm_request_port(struct uart_port *port)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(port->dev);
1363*4882a593Smuzhiyun 	struct resource *uart_resource;
1364*4882a593Smuzhiyun 	resource_size_t size;
1365*4882a593Smuzhiyun 	int ret;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1368*4882a593Smuzhiyun 	if (unlikely(!uart_resource))
1369*4882a593Smuzhiyun 		return -ENXIO;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	size = resource_size(uart_resource);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	if (!request_mem_region(port->mapbase, size, "msm_serial"))
1374*4882a593Smuzhiyun 		return -EBUSY;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	port->membase = ioremap(port->mapbase, size);
1377*4882a593Smuzhiyun 	if (!port->membase) {
1378*4882a593Smuzhiyun 		ret = -EBUSY;
1379*4882a593Smuzhiyun 		goto fail_release_port;
1380*4882a593Smuzhiyun 	}
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	return 0;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun fail_release_port:
1385*4882a593Smuzhiyun 	release_mem_region(port->mapbase, size);
1386*4882a593Smuzhiyun 	return ret;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
msm_config_port(struct uart_port * port,int flags)1389*4882a593Smuzhiyun static void msm_config_port(struct uart_port *port, int flags)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	int ret;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if (flags & UART_CONFIG_TYPE) {
1394*4882a593Smuzhiyun 		port->type = PORT_MSM;
1395*4882a593Smuzhiyun 		ret = msm_request_port(port);
1396*4882a593Smuzhiyun 		if (ret)
1397*4882a593Smuzhiyun 			return;
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
msm_verify_port(struct uart_port * port,struct serial_struct * ser)1401*4882a593Smuzhiyun static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun 	if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
1404*4882a593Smuzhiyun 		return -EINVAL;
1405*4882a593Smuzhiyun 	if (unlikely(port->irq != ser->irq))
1406*4882a593Smuzhiyun 		return -EINVAL;
1407*4882a593Smuzhiyun 	return 0;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
msm_power(struct uart_port * port,unsigned int state,unsigned int oldstate)1410*4882a593Smuzhiyun static void msm_power(struct uart_port *port, unsigned int state,
1411*4882a593Smuzhiyun 		      unsigned int oldstate)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	switch (state) {
1416*4882a593Smuzhiyun 	case 0:
1417*4882a593Smuzhiyun 		clk_prepare_enable(msm_port->clk);
1418*4882a593Smuzhiyun 		clk_prepare_enable(msm_port->pclk);
1419*4882a593Smuzhiyun 		break;
1420*4882a593Smuzhiyun 	case 3:
1421*4882a593Smuzhiyun 		clk_disable_unprepare(msm_port->clk);
1422*4882a593Smuzhiyun 		clk_disable_unprepare(msm_port->pclk);
1423*4882a593Smuzhiyun 		break;
1424*4882a593Smuzhiyun 	default:
1425*4882a593Smuzhiyun 		pr_err("msm_serial: Unknown PM state %d\n", state);
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
msm_poll_get_char_single(struct uart_port * port)1430*4882a593Smuzhiyun static int msm_poll_get_char_single(struct uart_port *port)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1433*4882a593Smuzhiyun 	unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
1436*4882a593Smuzhiyun 		return NO_POLL_CHAR;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	return msm_read(port, rf_reg) & 0xff;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
msm_poll_get_char_dm(struct uart_port * port)1441*4882a593Smuzhiyun static int msm_poll_get_char_dm(struct uart_port *port)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	int c;
1444*4882a593Smuzhiyun 	static u32 slop;
1445*4882a593Smuzhiyun 	static int count;
1446*4882a593Smuzhiyun 	unsigned char *sp = (unsigned char *)&slop;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	/* Check if a previous read had more than one char */
1449*4882a593Smuzhiyun 	if (count) {
1450*4882a593Smuzhiyun 		c = sp[sizeof(slop) - count];
1451*4882a593Smuzhiyun 		count--;
1452*4882a593Smuzhiyun 	/* Or if FIFO is empty */
1453*4882a593Smuzhiyun 	} else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
1454*4882a593Smuzhiyun 		/*
1455*4882a593Smuzhiyun 		 * If RX packing buffer has less than a word, force stale to
1456*4882a593Smuzhiyun 		 * push contents into RX FIFO
1457*4882a593Smuzhiyun 		 */
1458*4882a593Smuzhiyun 		count = msm_read(port, UARTDM_RXFS);
1459*4882a593Smuzhiyun 		count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
1460*4882a593Smuzhiyun 		if (count) {
1461*4882a593Smuzhiyun 			msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
1462*4882a593Smuzhiyun 			slop = msm_read(port, UARTDM_RF);
1463*4882a593Smuzhiyun 			c = sp[0];
1464*4882a593Smuzhiyun 			count--;
1465*4882a593Smuzhiyun 			msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1466*4882a593Smuzhiyun 			msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1467*4882a593Smuzhiyun 			msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
1468*4882a593Smuzhiyun 				  UART_CR);
1469*4882a593Smuzhiyun 		} else {
1470*4882a593Smuzhiyun 			c = NO_POLL_CHAR;
1471*4882a593Smuzhiyun 		}
1472*4882a593Smuzhiyun 	/* FIFO has a word */
1473*4882a593Smuzhiyun 	} else {
1474*4882a593Smuzhiyun 		slop = msm_read(port, UARTDM_RF);
1475*4882a593Smuzhiyun 		c = sp[0];
1476*4882a593Smuzhiyun 		count = sizeof(slop) - 1;
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	return c;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun 
msm_poll_get_char(struct uart_port * port)1482*4882a593Smuzhiyun static int msm_poll_get_char(struct uart_port *port)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun 	u32 imr;
1485*4882a593Smuzhiyun 	int c;
1486*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	/* Disable all interrupts */
1489*4882a593Smuzhiyun 	imr = msm_read(port, UART_IMR);
1490*4882a593Smuzhiyun 	msm_write(port, 0, UART_IMR);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
1493*4882a593Smuzhiyun 		c = msm_poll_get_char_dm(port);
1494*4882a593Smuzhiyun 	else
1495*4882a593Smuzhiyun 		c = msm_poll_get_char_single(port);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	/* Enable interrupts */
1498*4882a593Smuzhiyun 	msm_write(port, imr, UART_IMR);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	return c;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
msm_poll_put_char(struct uart_port * port,unsigned char c)1503*4882a593Smuzhiyun static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	u32 imr;
1506*4882a593Smuzhiyun 	struct msm_port *msm_port = UART_TO_MSM(port);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	/* Disable all interrupts */
1509*4882a593Smuzhiyun 	imr = msm_read(port, UART_IMR);
1510*4882a593Smuzhiyun 	msm_write(port, 0, UART_IMR);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (msm_port->is_uartdm)
1513*4882a593Smuzhiyun 		msm_reset_dm_count(port, 1);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* Wait until FIFO is empty */
1516*4882a593Smuzhiyun 	while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1517*4882a593Smuzhiyun 		cpu_relax();
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	/* Write a character */
1520*4882a593Smuzhiyun 	msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/* Wait until FIFO is empty */
1523*4882a593Smuzhiyun 	while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1524*4882a593Smuzhiyun 		cpu_relax();
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	/* Enable interrupts */
1527*4882a593Smuzhiyun 	msm_write(port, imr, UART_IMR);
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun #endif
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun static struct uart_ops msm_uart_pops = {
1532*4882a593Smuzhiyun 	.tx_empty = msm_tx_empty,
1533*4882a593Smuzhiyun 	.set_mctrl = msm_set_mctrl,
1534*4882a593Smuzhiyun 	.get_mctrl = msm_get_mctrl,
1535*4882a593Smuzhiyun 	.stop_tx = msm_stop_tx,
1536*4882a593Smuzhiyun 	.start_tx = msm_start_tx,
1537*4882a593Smuzhiyun 	.stop_rx = msm_stop_rx,
1538*4882a593Smuzhiyun 	.enable_ms = msm_enable_ms,
1539*4882a593Smuzhiyun 	.break_ctl = msm_break_ctl,
1540*4882a593Smuzhiyun 	.startup = msm_startup,
1541*4882a593Smuzhiyun 	.shutdown = msm_shutdown,
1542*4882a593Smuzhiyun 	.set_termios = msm_set_termios,
1543*4882a593Smuzhiyun 	.type = msm_type,
1544*4882a593Smuzhiyun 	.release_port = msm_release_port,
1545*4882a593Smuzhiyun 	.request_port = msm_request_port,
1546*4882a593Smuzhiyun 	.config_port = msm_config_port,
1547*4882a593Smuzhiyun 	.verify_port = msm_verify_port,
1548*4882a593Smuzhiyun 	.pm = msm_power,
1549*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
1550*4882a593Smuzhiyun 	.poll_get_char	= msm_poll_get_char,
1551*4882a593Smuzhiyun 	.poll_put_char	= msm_poll_put_char,
1552*4882a593Smuzhiyun #endif
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun static struct msm_port msm_uart_ports[] = {
1556*4882a593Smuzhiyun 	{
1557*4882a593Smuzhiyun 		.uart = {
1558*4882a593Smuzhiyun 			.iotype = UPIO_MEM,
1559*4882a593Smuzhiyun 			.ops = &msm_uart_pops,
1560*4882a593Smuzhiyun 			.flags = UPF_BOOT_AUTOCONF,
1561*4882a593Smuzhiyun 			.fifosize = 64,
1562*4882a593Smuzhiyun 			.line = 0,
1563*4882a593Smuzhiyun 		},
1564*4882a593Smuzhiyun 	},
1565*4882a593Smuzhiyun 	{
1566*4882a593Smuzhiyun 		.uart = {
1567*4882a593Smuzhiyun 			.iotype = UPIO_MEM,
1568*4882a593Smuzhiyun 			.ops = &msm_uart_pops,
1569*4882a593Smuzhiyun 			.flags = UPF_BOOT_AUTOCONF,
1570*4882a593Smuzhiyun 			.fifosize = 64,
1571*4882a593Smuzhiyun 			.line = 1,
1572*4882a593Smuzhiyun 		},
1573*4882a593Smuzhiyun 	},
1574*4882a593Smuzhiyun 	{
1575*4882a593Smuzhiyun 		.uart = {
1576*4882a593Smuzhiyun 			.iotype = UPIO_MEM,
1577*4882a593Smuzhiyun 			.ops = &msm_uart_pops,
1578*4882a593Smuzhiyun 			.flags = UPF_BOOT_AUTOCONF,
1579*4882a593Smuzhiyun 			.fifosize = 64,
1580*4882a593Smuzhiyun 			.line = 2,
1581*4882a593Smuzhiyun 		},
1582*4882a593Smuzhiyun 	},
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun #define UART_NR	ARRAY_SIZE(msm_uart_ports)
1586*4882a593Smuzhiyun 
msm_get_port_from_line(unsigned int line)1587*4882a593Smuzhiyun static inline struct uart_port *msm_get_port_from_line(unsigned int line)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	return &msm_uart_ports[line].uart;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_MSM_CONSOLE
__msm_console_write(struct uart_port * port,const char * s,unsigned int count,bool is_uartdm)1593*4882a593Smuzhiyun static void __msm_console_write(struct uart_port *port, const char *s,
1594*4882a593Smuzhiyun 				unsigned int count, bool is_uartdm)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun 	unsigned long flags;
1597*4882a593Smuzhiyun 	int i;
1598*4882a593Smuzhiyun 	int num_newlines = 0;
1599*4882a593Smuzhiyun 	bool replaced = false;
1600*4882a593Smuzhiyun 	void __iomem *tf;
1601*4882a593Smuzhiyun 	int locked = 1;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	if (is_uartdm)
1604*4882a593Smuzhiyun 		tf = port->membase + UARTDM_TF;
1605*4882a593Smuzhiyun 	else
1606*4882a593Smuzhiyun 		tf = port->membase + UART_TF;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/* Account for newlines that will get a carriage return added */
1609*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
1610*4882a593Smuzhiyun 		if (s[i] == '\n')
1611*4882a593Smuzhiyun 			num_newlines++;
1612*4882a593Smuzhiyun 	count += num_newlines;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	local_irq_save(flags);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if (port->sysrq)
1617*4882a593Smuzhiyun 		locked = 0;
1618*4882a593Smuzhiyun 	else if (oops_in_progress)
1619*4882a593Smuzhiyun 		locked = spin_trylock(&port->lock);
1620*4882a593Smuzhiyun 	else
1621*4882a593Smuzhiyun 		spin_lock(&port->lock);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	if (is_uartdm)
1624*4882a593Smuzhiyun 		msm_reset_dm_count(port, count);
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	i = 0;
1627*4882a593Smuzhiyun 	while (i < count) {
1628*4882a593Smuzhiyun 		int j;
1629*4882a593Smuzhiyun 		unsigned int num_chars;
1630*4882a593Smuzhiyun 		char buf[4] = { 0 };
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 		if (is_uartdm)
1633*4882a593Smuzhiyun 			num_chars = min(count - i, (unsigned int)sizeof(buf));
1634*4882a593Smuzhiyun 		else
1635*4882a593Smuzhiyun 			num_chars = 1;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		for (j = 0; j < num_chars; j++) {
1638*4882a593Smuzhiyun 			char c = *s;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 			if (c == '\n' && !replaced) {
1641*4882a593Smuzhiyun 				buf[j] = '\r';
1642*4882a593Smuzhiyun 				j++;
1643*4882a593Smuzhiyun 				replaced = true;
1644*4882a593Smuzhiyun 			}
1645*4882a593Smuzhiyun 			if (j < num_chars) {
1646*4882a593Smuzhiyun 				buf[j] = c;
1647*4882a593Smuzhiyun 				s++;
1648*4882a593Smuzhiyun 				replaced = false;
1649*4882a593Smuzhiyun 			}
1650*4882a593Smuzhiyun 		}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 		while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1653*4882a593Smuzhiyun 			cpu_relax();
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 		iowrite32_rep(tf, buf, 1);
1656*4882a593Smuzhiyun 		i += num_chars;
1657*4882a593Smuzhiyun 	}
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	if (locked)
1660*4882a593Smuzhiyun 		spin_unlock(&port->lock);
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	local_irq_restore(flags);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
msm_console_write(struct console * co,const char * s,unsigned int count)1665*4882a593Smuzhiyun static void msm_console_write(struct console *co, const char *s,
1666*4882a593Smuzhiyun 			      unsigned int count)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	struct uart_port *port;
1669*4882a593Smuzhiyun 	struct msm_port *msm_port;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	BUG_ON(co->index < 0 || co->index >= UART_NR);
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	port = msm_get_port_from_line(co->index);
1674*4882a593Smuzhiyun 	msm_port = UART_TO_MSM(port);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	__msm_console_write(port, s, count, msm_port->is_uartdm);
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun 
msm_console_setup(struct console * co,char * options)1679*4882a593Smuzhiyun static int msm_console_setup(struct console *co, char *options)
1680*4882a593Smuzhiyun {
1681*4882a593Smuzhiyun 	struct uart_port *port;
1682*4882a593Smuzhiyun 	int baud = 115200;
1683*4882a593Smuzhiyun 	int bits = 8;
1684*4882a593Smuzhiyun 	int parity = 'n';
1685*4882a593Smuzhiyun 	int flow = 'n';
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	if (unlikely(co->index >= UART_NR || co->index < 0))
1688*4882a593Smuzhiyun 		return -ENXIO;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	port = msm_get_port_from_line(co->index);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	if (unlikely(!port->membase))
1693*4882a593Smuzhiyun 		return -ENXIO;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	msm_init_clock(port);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	if (options)
1698*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	pr_info("msm_serial: console setup on port #%d\n", port->line);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun static void
msm_serial_early_write(struct console * con,const char * s,unsigned n)1706*4882a593Smuzhiyun msm_serial_early_write(struct console *con, const char *s, unsigned n)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun 	struct earlycon_device *dev = con->data;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	__msm_console_write(&dev->port, s, n, false);
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun static int __init
msm_serial_early_console_setup(struct earlycon_device * device,const char * opt)1714*4882a593Smuzhiyun msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun 	if (!device->port.membase)
1717*4882a593Smuzhiyun 		return -ENODEV;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	device->con->write = msm_serial_early_write;
1720*4882a593Smuzhiyun 	return 0;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1723*4882a593Smuzhiyun 		    msm_serial_early_console_setup);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun static void
msm_serial_early_write_dm(struct console * con,const char * s,unsigned n)1726*4882a593Smuzhiyun msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun 	struct earlycon_device *dev = con->data;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	__msm_console_write(&dev->port, s, n, true);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun static int __init
msm_serial_early_console_setup_dm(struct earlycon_device * device,const char * opt)1734*4882a593Smuzhiyun msm_serial_early_console_setup_dm(struct earlycon_device *device,
1735*4882a593Smuzhiyun 				  const char *opt)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun 	if (!device->port.membase)
1738*4882a593Smuzhiyun 		return -ENODEV;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	device->con->write = msm_serial_early_write_dm;
1741*4882a593Smuzhiyun 	return 0;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1744*4882a593Smuzhiyun 		    msm_serial_early_console_setup_dm);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun static struct uart_driver msm_uart_driver;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun static struct console msm_console = {
1749*4882a593Smuzhiyun 	.name = "ttyMSM",
1750*4882a593Smuzhiyun 	.write = msm_console_write,
1751*4882a593Smuzhiyun 	.device = uart_console_device,
1752*4882a593Smuzhiyun 	.setup = msm_console_setup,
1753*4882a593Smuzhiyun 	.flags = CON_PRINTBUFFER,
1754*4882a593Smuzhiyun 	.index = -1,
1755*4882a593Smuzhiyun 	.data = &msm_uart_driver,
1756*4882a593Smuzhiyun };
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun #define MSM_CONSOLE	(&msm_console)
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun #else
1761*4882a593Smuzhiyun #define MSM_CONSOLE	NULL
1762*4882a593Smuzhiyun #endif
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun static struct uart_driver msm_uart_driver = {
1765*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1766*4882a593Smuzhiyun 	.driver_name = "msm_serial",
1767*4882a593Smuzhiyun 	.dev_name = "ttyMSM",
1768*4882a593Smuzhiyun 	.nr = UART_NR,
1769*4882a593Smuzhiyun 	.cons = MSM_CONSOLE,
1770*4882a593Smuzhiyun };
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun static const struct of_device_id msm_uartdm_table[] = {
1775*4882a593Smuzhiyun 	{ .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1776*4882a593Smuzhiyun 	{ .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1777*4882a593Smuzhiyun 	{ .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1778*4882a593Smuzhiyun 	{ .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
1779*4882a593Smuzhiyun 	{ }
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
msm_serial_probe(struct platform_device * pdev)1782*4882a593Smuzhiyun static int msm_serial_probe(struct platform_device *pdev)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun 	struct msm_port *msm_port;
1785*4882a593Smuzhiyun 	struct resource *resource;
1786*4882a593Smuzhiyun 	struct uart_port *port;
1787*4882a593Smuzhiyun 	const struct of_device_id *id;
1788*4882a593Smuzhiyun 	int irq, line;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	if (pdev->dev.of_node)
1791*4882a593Smuzhiyun 		line = of_alias_get_id(pdev->dev.of_node, "serial");
1792*4882a593Smuzhiyun 	else
1793*4882a593Smuzhiyun 		line = pdev->id;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	if (line < 0)
1796*4882a593Smuzhiyun 		line = atomic_inc_return(&msm_uart_next_id) - 1;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	if (unlikely(line < 0 || line >= UART_NR))
1799*4882a593Smuzhiyun 		return -ENXIO;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	port = msm_get_port_from_line(line);
1804*4882a593Smuzhiyun 	port->dev = &pdev->dev;
1805*4882a593Smuzhiyun 	msm_port = UART_TO_MSM(port);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	id = of_match_device(msm_uartdm_table, &pdev->dev);
1808*4882a593Smuzhiyun 	if (id)
1809*4882a593Smuzhiyun 		msm_port->is_uartdm = (unsigned long)id->data;
1810*4882a593Smuzhiyun 	else
1811*4882a593Smuzhiyun 		msm_port->is_uartdm = 0;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	msm_port->clk = devm_clk_get(&pdev->dev, "core");
1814*4882a593Smuzhiyun 	if (IS_ERR(msm_port->clk))
1815*4882a593Smuzhiyun 		return PTR_ERR(msm_port->clk);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	if (msm_port->is_uartdm) {
1818*4882a593Smuzhiyun 		msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
1819*4882a593Smuzhiyun 		if (IS_ERR(msm_port->pclk))
1820*4882a593Smuzhiyun 			return PTR_ERR(msm_port->pclk);
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	port->uartclk = clk_get_rate(msm_port->clk);
1824*4882a593Smuzhiyun 	dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1827*4882a593Smuzhiyun 	if (unlikely(!resource))
1828*4882a593Smuzhiyun 		return -ENXIO;
1829*4882a593Smuzhiyun 	port->mapbase = resource->start;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1832*4882a593Smuzhiyun 	if (unlikely(irq < 0))
1833*4882a593Smuzhiyun 		return -ENXIO;
1834*4882a593Smuzhiyun 	port->irq = irq;
1835*4882a593Smuzhiyun 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MSM_CONSOLE);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	platform_set_drvdata(pdev, port);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	return uart_add_one_port(&msm_uart_driver, port);
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
msm_serial_remove(struct platform_device * pdev)1842*4882a593Smuzhiyun static int msm_serial_remove(struct platform_device *pdev)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	struct uart_port *port = platform_get_drvdata(pdev);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	uart_remove_one_port(&msm_uart_driver, port);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	return 0;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun static const struct of_device_id msm_match_table[] = {
1852*4882a593Smuzhiyun 	{ .compatible = "qcom,msm-uart" },
1853*4882a593Smuzhiyun 	{ .compatible = "qcom,msm-uartdm" },
1854*4882a593Smuzhiyun 	{}
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, msm_match_table);
1857*4882a593Smuzhiyun 
msm_serial_suspend(struct device * dev)1858*4882a593Smuzhiyun static int __maybe_unused msm_serial_suspend(struct device *dev)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	struct msm_port *port = dev_get_drvdata(dev);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	uart_suspend_port(&msm_uart_driver, &port->uart);
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	return 0;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun 
msm_serial_resume(struct device * dev)1867*4882a593Smuzhiyun static int __maybe_unused msm_serial_resume(struct device *dev)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	struct msm_port *port = dev_get_drvdata(dev);
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	uart_resume_port(&msm_uart_driver, &port->uart);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	return 0;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun static const struct dev_pm_ops msm_serial_dev_pm_ops = {
1877*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(msm_serial_suspend, msm_serial_resume)
1878*4882a593Smuzhiyun };
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun static struct platform_driver msm_platform_driver = {
1881*4882a593Smuzhiyun 	.remove = msm_serial_remove,
1882*4882a593Smuzhiyun 	.probe = msm_serial_probe,
1883*4882a593Smuzhiyun 	.driver = {
1884*4882a593Smuzhiyun 		.name = "msm_serial",
1885*4882a593Smuzhiyun 		.pm = &msm_serial_dev_pm_ops,
1886*4882a593Smuzhiyun 		.of_match_table = msm_match_table,
1887*4882a593Smuzhiyun 	},
1888*4882a593Smuzhiyun };
1889*4882a593Smuzhiyun 
msm_serial_init(void)1890*4882a593Smuzhiyun static int __init msm_serial_init(void)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun 	int ret;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	ret = uart_register_driver(&msm_uart_driver);
1895*4882a593Smuzhiyun 	if (unlikely(ret))
1896*4882a593Smuzhiyun 		return ret;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	ret = platform_driver_register(&msm_platform_driver);
1899*4882a593Smuzhiyun 	if (unlikely(ret))
1900*4882a593Smuzhiyun 		uart_unregister_driver(&msm_uart_driver);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	pr_info("msm_serial: driver initialized\n");
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	return ret;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun 
msm_serial_exit(void)1907*4882a593Smuzhiyun static void __exit msm_serial_exit(void)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun 	platform_driver_unregister(&msm_platform_driver);
1910*4882a593Smuzhiyun 	uart_unregister_driver(&msm_uart_driver);
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun module_init(msm_serial_init);
1914*4882a593Smuzhiyun module_exit(msm_serial_exit);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun MODULE_AUTHOR("Robert Love <rlove@google.com>");
1917*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for msm7x serial device");
1918*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1919