xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/mpc52xx_uart.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for the PSC of the Freescale MPC52xx PSCs configured as UARTs.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * FIXME According to the usermanual the status bits in the status register
6*4882a593Smuzhiyun  * are only updated when the peripherals access the FIFO and not when the
7*4882a593Smuzhiyun  * CPU access them. So since we use this bits to know when we stop writing
8*4882a593Smuzhiyun  * and reading, they may not be updated in-time and a race condition may
9*4882a593Smuzhiyun  * exists. But I haven't be able to prove this and I don't care. But if
10*4882a593Smuzhiyun  * any problem arises, it might worth checking. The TX/RX FIFO Stats
11*4882a593Smuzhiyun  * registers should be used in addition.
12*4882a593Smuzhiyun  * Update: Actually, they seem updated ... At least the bits we use.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * Maintainer : Sylvain Munaut <tnt@246tNt.com>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Some of the code has been inspired/copied from the 2.4 code written
18*4882a593Smuzhiyun  * by Dale Farnsworth <dfarnsworth@mvista.com>.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Copyright (C) 2008 Freescale Semiconductor Inc.
21*4882a593Smuzhiyun  *                    John Rigby <jrigby@gmail.com>
22*4882a593Smuzhiyun  * Added support for MPC5121
23*4882a593Smuzhiyun  * Copyright (C) 2006 Secret Lab Technologies Ltd.
24*4882a593Smuzhiyun  *                    Grant Likely <grant.likely@secretlab.ca>
25*4882a593Smuzhiyun  * Copyright (C) 2004-2006 Sylvain Munaut <tnt@246tNt.com>
26*4882a593Smuzhiyun  * Copyright (C) 2003 MontaVista, Software, Inc.
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #undef DEBUG
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <linux/device.h>
32*4882a593Smuzhiyun #include <linux/module.h>
33*4882a593Smuzhiyun #include <linux/tty.h>
34*4882a593Smuzhiyun #include <linux/tty_flip.h>
35*4882a593Smuzhiyun #include <linux/serial.h>
36*4882a593Smuzhiyun #include <linux/sysrq.h>
37*4882a593Smuzhiyun #include <linux/console.h>
38*4882a593Smuzhiyun #include <linux/delay.h>
39*4882a593Smuzhiyun #include <linux/io.h>
40*4882a593Smuzhiyun #include <linux/of.h>
41*4882a593Smuzhiyun #include <linux/of_platform.h>
42*4882a593Smuzhiyun #include <linux/clk.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #include <asm/mpc52xx.h>
45*4882a593Smuzhiyun #include <asm/mpc52xx_psc.h>
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include <linux/serial_core.h>
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* We've been assigned a range on the "Low-density serial ports" major */
51*4882a593Smuzhiyun #define SERIAL_PSC_MAJOR	204
52*4882a593Smuzhiyun #define SERIAL_PSC_MINOR	148
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define ISR_PASS_LIMIT 256	/* Max number of iteration in the interrupt */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct uart_port mpc52xx_uart_ports[MPC52xx_PSC_MAXNUM];
59*4882a593Smuzhiyun 	/* Rem: - We use the read_status_mask as a shadow of
60*4882a593Smuzhiyun 	 *        psc->mpc52xx_psc_imr
61*4882a593Smuzhiyun 	 *      - It's important that is array is all zero on start as we
62*4882a593Smuzhiyun 	 *        use it to know if it's initialized or not ! If it's not sure
63*4882a593Smuzhiyun 	 *        it's cleared, then a memset(...,0,...) should be added to
64*4882a593Smuzhiyun 	 *        the console_init
65*4882a593Smuzhiyun 	 */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* lookup table for matching device nodes to index numbers */
68*4882a593Smuzhiyun static struct device_node *mpc52xx_uart_nodes[MPC52xx_PSC_MAXNUM];
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static void mpc52xx_uart_of_enumerate(void);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define PSC(port) ((struct mpc52xx_psc __iomem *)((port)->membase))
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Forward declaration of the interruption handling routine */
77*4882a593Smuzhiyun static irqreturn_t mpc52xx_uart_int(int irq, void *dev_id);
78*4882a593Smuzhiyun static irqreturn_t mpc5xxx_uart_process_int(struct uart_port *port);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* ======================================================================== */
81*4882a593Smuzhiyun /* PSC fifo operations for isolating differences between 52xx and 512x      */
82*4882a593Smuzhiyun /* ======================================================================== */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct psc_ops {
85*4882a593Smuzhiyun 	void		(*fifo_init)(struct uart_port *port);
86*4882a593Smuzhiyun 	int		(*raw_rx_rdy)(struct uart_port *port);
87*4882a593Smuzhiyun 	int		(*raw_tx_rdy)(struct uart_port *port);
88*4882a593Smuzhiyun 	int		(*rx_rdy)(struct uart_port *port);
89*4882a593Smuzhiyun 	int		(*tx_rdy)(struct uart_port *port);
90*4882a593Smuzhiyun 	int		(*tx_empty)(struct uart_port *port);
91*4882a593Smuzhiyun 	void		(*stop_rx)(struct uart_port *port);
92*4882a593Smuzhiyun 	void		(*start_tx)(struct uart_port *port);
93*4882a593Smuzhiyun 	void		(*stop_tx)(struct uart_port *port);
94*4882a593Smuzhiyun 	void		(*rx_clr_irq)(struct uart_port *port);
95*4882a593Smuzhiyun 	void		(*tx_clr_irq)(struct uart_port *port);
96*4882a593Smuzhiyun 	void		(*write_char)(struct uart_port *port, unsigned char c);
97*4882a593Smuzhiyun 	unsigned char	(*read_char)(struct uart_port *port);
98*4882a593Smuzhiyun 	void		(*cw_disable_ints)(struct uart_port *port);
99*4882a593Smuzhiyun 	void		(*cw_restore_ints)(struct uart_port *port);
100*4882a593Smuzhiyun 	unsigned int	(*set_baudrate)(struct uart_port *port,
101*4882a593Smuzhiyun 					struct ktermios *new,
102*4882a593Smuzhiyun 					struct ktermios *old);
103*4882a593Smuzhiyun 	int		(*clock_alloc)(struct uart_port *port);
104*4882a593Smuzhiyun 	void		(*clock_relse)(struct uart_port *port);
105*4882a593Smuzhiyun 	int		(*clock)(struct uart_port *port, int enable);
106*4882a593Smuzhiyun 	int		(*fifoc_init)(void);
107*4882a593Smuzhiyun 	void		(*fifoc_uninit)(void);
108*4882a593Smuzhiyun 	void		(*get_irq)(struct uart_port *, struct device_node *);
109*4882a593Smuzhiyun 	irqreturn_t	(*handle_irq)(struct uart_port *port);
110*4882a593Smuzhiyun 	u16		(*get_status)(struct uart_port *port);
111*4882a593Smuzhiyun 	u8		(*get_ipcr)(struct uart_port *port);
112*4882a593Smuzhiyun 	void		(*command)(struct uart_port *port, u8 cmd);
113*4882a593Smuzhiyun 	void		(*set_mode)(struct uart_port *port, u8 mr1, u8 mr2);
114*4882a593Smuzhiyun 	void		(*set_rts)(struct uart_port *port, int state);
115*4882a593Smuzhiyun 	void		(*enable_ms)(struct uart_port *port);
116*4882a593Smuzhiyun 	void		(*set_sicr)(struct uart_port *port, u32 val);
117*4882a593Smuzhiyun 	void		(*set_imr)(struct uart_port *port, u16 val);
118*4882a593Smuzhiyun 	u8		(*get_mr1)(struct uart_port *port);
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* setting the prescaler and divisor reg is common for all chips */
mpc52xx_set_divisor(struct mpc52xx_psc __iomem * psc,u16 prescaler,unsigned int divisor)122*4882a593Smuzhiyun static inline void mpc52xx_set_divisor(struct mpc52xx_psc __iomem *psc,
123*4882a593Smuzhiyun 				       u16 prescaler, unsigned int divisor)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	/* select prescaler */
126*4882a593Smuzhiyun 	out_be16(&psc->mpc52xx_psc_clock_select, prescaler);
127*4882a593Smuzhiyun 	out_8(&psc->ctur, divisor >> 8);
128*4882a593Smuzhiyun 	out_8(&psc->ctlr, divisor & 0xff);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
mpc52xx_psc_get_status(struct uart_port * port)131*4882a593Smuzhiyun static u16 mpc52xx_psc_get_status(struct uart_port *port)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	return in_be16(&PSC(port)->mpc52xx_psc_status);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
mpc52xx_psc_get_ipcr(struct uart_port * port)136*4882a593Smuzhiyun static u8 mpc52xx_psc_get_ipcr(struct uart_port *port)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	return in_8(&PSC(port)->mpc52xx_psc_ipcr);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
mpc52xx_psc_command(struct uart_port * port,u8 cmd)141*4882a593Smuzhiyun static void mpc52xx_psc_command(struct uart_port *port, u8 cmd)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	out_8(&PSC(port)->command, cmd);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
mpc52xx_psc_set_mode(struct uart_port * port,u8 mr1,u8 mr2)146*4882a593Smuzhiyun static void mpc52xx_psc_set_mode(struct uart_port *port, u8 mr1, u8 mr2)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	out_8(&PSC(port)->command, MPC52xx_PSC_SEL_MODE_REG_1);
149*4882a593Smuzhiyun 	out_8(&PSC(port)->mode, mr1);
150*4882a593Smuzhiyun 	out_8(&PSC(port)->mode, mr2);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
mpc52xx_psc_set_rts(struct uart_port * port,int state)153*4882a593Smuzhiyun static void mpc52xx_psc_set_rts(struct uart_port *port, int state)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	if (state)
156*4882a593Smuzhiyun 		out_8(&PSC(port)->op1, MPC52xx_PSC_OP_RTS);
157*4882a593Smuzhiyun 	else
158*4882a593Smuzhiyun 		out_8(&PSC(port)->op0, MPC52xx_PSC_OP_RTS);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
mpc52xx_psc_enable_ms(struct uart_port * port)161*4882a593Smuzhiyun static void mpc52xx_psc_enable_ms(struct uart_port *port)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc = PSC(port);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* clear D_*-bits by reading them */
166*4882a593Smuzhiyun 	in_8(&psc->mpc52xx_psc_ipcr);
167*4882a593Smuzhiyun 	/* enable CTS and DCD as IPC interrupts */
168*4882a593Smuzhiyun 	out_8(&psc->mpc52xx_psc_acr, MPC52xx_PSC_IEC_CTS | MPC52xx_PSC_IEC_DCD);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	port->read_status_mask |= MPC52xx_PSC_IMR_IPC;
171*4882a593Smuzhiyun 	out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
mpc52xx_psc_set_sicr(struct uart_port * port,u32 val)174*4882a593Smuzhiyun static void mpc52xx_psc_set_sicr(struct uart_port *port, u32 val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	out_be32(&PSC(port)->sicr, val);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
mpc52xx_psc_set_imr(struct uart_port * port,u16 val)179*4882a593Smuzhiyun static void mpc52xx_psc_set_imr(struct uart_port *port, u16 val)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_imr, val);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
mpc52xx_psc_get_mr1(struct uart_port * port)184*4882a593Smuzhiyun static u8 mpc52xx_psc_get_mr1(struct uart_port *port)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	out_8(&PSC(port)->command, MPC52xx_PSC_SEL_MODE_REG_1);
187*4882a593Smuzhiyun 	return in_8(&PSC(port)->mode);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC52xx
191*4882a593Smuzhiyun #define FIFO_52xx(port) ((struct mpc52xx_psc_fifo __iomem *)(PSC(port)+1))
mpc52xx_psc_fifo_init(struct uart_port * port)192*4882a593Smuzhiyun static void mpc52xx_psc_fifo_init(struct uart_port *port)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc = PSC(port);
195*4882a593Smuzhiyun 	struct mpc52xx_psc_fifo __iomem *fifo = FIFO_52xx(port);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	out_8(&fifo->rfcntl, 0x00);
198*4882a593Smuzhiyun 	out_be16(&fifo->rfalarm, 0x1ff);
199*4882a593Smuzhiyun 	out_8(&fifo->tfcntl, 0x07);
200*4882a593Smuzhiyun 	out_be16(&fifo->tfalarm, 0x80);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	port->read_status_mask |= MPC52xx_PSC_IMR_RXRDY | MPC52xx_PSC_IMR_TXRDY;
203*4882a593Smuzhiyun 	out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
mpc52xx_psc_raw_rx_rdy(struct uart_port * port)206*4882a593Smuzhiyun static int mpc52xx_psc_raw_rx_rdy(struct uart_port *port)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	return in_be16(&PSC(port)->mpc52xx_psc_status)
209*4882a593Smuzhiyun 	    & MPC52xx_PSC_SR_RXRDY;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
mpc52xx_psc_raw_tx_rdy(struct uart_port * port)212*4882a593Smuzhiyun static int mpc52xx_psc_raw_tx_rdy(struct uart_port *port)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	return in_be16(&PSC(port)->mpc52xx_psc_status)
215*4882a593Smuzhiyun 	    & MPC52xx_PSC_SR_TXRDY;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 
mpc52xx_psc_rx_rdy(struct uart_port * port)219*4882a593Smuzhiyun static int mpc52xx_psc_rx_rdy(struct uart_port *port)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	return in_be16(&PSC(port)->mpc52xx_psc_isr)
222*4882a593Smuzhiyun 	    & port->read_status_mask
223*4882a593Smuzhiyun 	    & MPC52xx_PSC_IMR_RXRDY;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
mpc52xx_psc_tx_rdy(struct uart_port * port)226*4882a593Smuzhiyun static int mpc52xx_psc_tx_rdy(struct uart_port *port)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	return in_be16(&PSC(port)->mpc52xx_psc_isr)
229*4882a593Smuzhiyun 	    & port->read_status_mask
230*4882a593Smuzhiyun 	    & MPC52xx_PSC_IMR_TXRDY;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
mpc52xx_psc_tx_empty(struct uart_port * port)233*4882a593Smuzhiyun static int mpc52xx_psc_tx_empty(struct uart_port *port)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	u16 sts = in_be16(&PSC(port)->mpc52xx_psc_status);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return (sts & MPC52xx_PSC_SR_TXEMP) ? TIOCSER_TEMT : 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
mpc52xx_psc_start_tx(struct uart_port * port)240*4882a593Smuzhiyun static void mpc52xx_psc_start_tx(struct uart_port *port)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	port->read_status_mask |= MPC52xx_PSC_IMR_TXRDY;
243*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
mpc52xx_psc_stop_tx(struct uart_port * port)246*4882a593Smuzhiyun static void mpc52xx_psc_stop_tx(struct uart_port *port)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	port->read_status_mask &= ~MPC52xx_PSC_IMR_TXRDY;
249*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
mpc52xx_psc_stop_rx(struct uart_port * port)252*4882a593Smuzhiyun static void mpc52xx_psc_stop_rx(struct uart_port *port)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	port->read_status_mask &= ~MPC52xx_PSC_IMR_RXRDY;
255*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mpc52xx_psc_rx_clr_irq(struct uart_port * port)258*4882a593Smuzhiyun static void mpc52xx_psc_rx_clr_irq(struct uart_port *port)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
mpc52xx_psc_tx_clr_irq(struct uart_port * port)262*4882a593Smuzhiyun static void mpc52xx_psc_tx_clr_irq(struct uart_port *port)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
mpc52xx_psc_write_char(struct uart_port * port,unsigned char c)266*4882a593Smuzhiyun static void mpc52xx_psc_write_char(struct uart_port *port, unsigned char c)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	out_8(&PSC(port)->mpc52xx_psc_buffer_8, c);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mpc52xx_psc_read_char(struct uart_port * port)271*4882a593Smuzhiyun static unsigned char mpc52xx_psc_read_char(struct uart_port *port)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	return in_8(&PSC(port)->mpc52xx_psc_buffer_8);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
mpc52xx_psc_cw_disable_ints(struct uart_port * port)276*4882a593Smuzhiyun static void mpc52xx_psc_cw_disable_ints(struct uart_port *port)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_imr, 0);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
mpc52xx_psc_cw_restore_ints(struct uart_port * port)281*4882a593Smuzhiyun static void mpc52xx_psc_cw_restore_ints(struct uart_port *port)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
mpc5200_psc_set_baudrate(struct uart_port * port,struct ktermios * new,struct ktermios * old)286*4882a593Smuzhiyun static unsigned int mpc5200_psc_set_baudrate(struct uart_port *port,
287*4882a593Smuzhiyun 					     struct ktermios *new,
288*4882a593Smuzhiyun 					     struct ktermios *old)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	unsigned int baud;
291*4882a593Smuzhiyun 	unsigned int divisor;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* The 5200 has a fixed /32 prescaler, uartclk contains the ipb freq */
294*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old,
295*4882a593Smuzhiyun 				  port->uartclk / (32 * 0xffff) + 1,
296*4882a593Smuzhiyun 				  port->uartclk / 32);
297*4882a593Smuzhiyun 	divisor = (port->uartclk + 16 * baud) / (32 * baud);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* enable the /32 prescaler and set the divisor */
300*4882a593Smuzhiyun 	mpc52xx_set_divisor(PSC(port), 0xdd00, divisor);
301*4882a593Smuzhiyun 	return baud;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
mpc5200b_psc_set_baudrate(struct uart_port * port,struct ktermios * new,struct ktermios * old)304*4882a593Smuzhiyun static unsigned int mpc5200b_psc_set_baudrate(struct uart_port *port,
305*4882a593Smuzhiyun 					      struct ktermios *new,
306*4882a593Smuzhiyun 					      struct ktermios *old)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	unsigned int baud;
309*4882a593Smuzhiyun 	unsigned int divisor;
310*4882a593Smuzhiyun 	u16 prescaler;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* The 5200B has a selectable /4 or /32 prescaler, uartclk contains the
313*4882a593Smuzhiyun 	 * ipb freq */
314*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old,
315*4882a593Smuzhiyun 				  port->uartclk / (32 * 0xffff) + 1,
316*4882a593Smuzhiyun 				  port->uartclk / 4);
317*4882a593Smuzhiyun 	divisor = (port->uartclk + 2 * baud) / (4 * baud);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* select the proper prescaler and set the divisor
320*4882a593Smuzhiyun 	 * prefer high prescaler for more tolerance on low baudrates */
321*4882a593Smuzhiyun 	if (divisor > 0xffff || baud <= 115200) {
322*4882a593Smuzhiyun 		divisor = (divisor + 4) / 8;
323*4882a593Smuzhiyun 		prescaler = 0xdd00; /* /32 */
324*4882a593Smuzhiyun 	} else
325*4882a593Smuzhiyun 		prescaler = 0xff00; /* /4 */
326*4882a593Smuzhiyun 	mpc52xx_set_divisor(PSC(port), prescaler, divisor);
327*4882a593Smuzhiyun 	return baud;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
mpc52xx_psc_get_irq(struct uart_port * port,struct device_node * np)330*4882a593Smuzhiyun static void mpc52xx_psc_get_irq(struct uart_port *port, struct device_node *np)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	port->irqflags = 0;
333*4882a593Smuzhiyun 	port->irq = irq_of_parse_and_map(np, 0);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* 52xx specific interrupt handler. The caller holds the port lock */
mpc52xx_psc_handle_irq(struct uart_port * port)337*4882a593Smuzhiyun static irqreturn_t mpc52xx_psc_handle_irq(struct uart_port *port)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	return mpc5xxx_uart_process_int(port);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct psc_ops mpc52xx_psc_ops = {
343*4882a593Smuzhiyun 	.fifo_init = mpc52xx_psc_fifo_init,
344*4882a593Smuzhiyun 	.raw_rx_rdy = mpc52xx_psc_raw_rx_rdy,
345*4882a593Smuzhiyun 	.raw_tx_rdy = mpc52xx_psc_raw_tx_rdy,
346*4882a593Smuzhiyun 	.rx_rdy = mpc52xx_psc_rx_rdy,
347*4882a593Smuzhiyun 	.tx_rdy = mpc52xx_psc_tx_rdy,
348*4882a593Smuzhiyun 	.tx_empty = mpc52xx_psc_tx_empty,
349*4882a593Smuzhiyun 	.stop_rx = mpc52xx_psc_stop_rx,
350*4882a593Smuzhiyun 	.start_tx = mpc52xx_psc_start_tx,
351*4882a593Smuzhiyun 	.stop_tx = mpc52xx_psc_stop_tx,
352*4882a593Smuzhiyun 	.rx_clr_irq = mpc52xx_psc_rx_clr_irq,
353*4882a593Smuzhiyun 	.tx_clr_irq = mpc52xx_psc_tx_clr_irq,
354*4882a593Smuzhiyun 	.write_char = mpc52xx_psc_write_char,
355*4882a593Smuzhiyun 	.read_char = mpc52xx_psc_read_char,
356*4882a593Smuzhiyun 	.cw_disable_ints = mpc52xx_psc_cw_disable_ints,
357*4882a593Smuzhiyun 	.cw_restore_ints = mpc52xx_psc_cw_restore_ints,
358*4882a593Smuzhiyun 	.set_baudrate = mpc5200_psc_set_baudrate,
359*4882a593Smuzhiyun 	.get_irq = mpc52xx_psc_get_irq,
360*4882a593Smuzhiyun 	.handle_irq = mpc52xx_psc_handle_irq,
361*4882a593Smuzhiyun 	.get_status = mpc52xx_psc_get_status,
362*4882a593Smuzhiyun 	.get_ipcr = mpc52xx_psc_get_ipcr,
363*4882a593Smuzhiyun 	.command = mpc52xx_psc_command,
364*4882a593Smuzhiyun 	.set_mode = mpc52xx_psc_set_mode,
365*4882a593Smuzhiyun 	.set_rts = mpc52xx_psc_set_rts,
366*4882a593Smuzhiyun 	.enable_ms = mpc52xx_psc_enable_ms,
367*4882a593Smuzhiyun 	.set_sicr = mpc52xx_psc_set_sicr,
368*4882a593Smuzhiyun 	.set_imr = mpc52xx_psc_set_imr,
369*4882a593Smuzhiyun 	.get_mr1 = mpc52xx_psc_get_mr1,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const struct psc_ops mpc5200b_psc_ops = {
373*4882a593Smuzhiyun 	.fifo_init = mpc52xx_psc_fifo_init,
374*4882a593Smuzhiyun 	.raw_rx_rdy = mpc52xx_psc_raw_rx_rdy,
375*4882a593Smuzhiyun 	.raw_tx_rdy = mpc52xx_psc_raw_tx_rdy,
376*4882a593Smuzhiyun 	.rx_rdy = mpc52xx_psc_rx_rdy,
377*4882a593Smuzhiyun 	.tx_rdy = mpc52xx_psc_tx_rdy,
378*4882a593Smuzhiyun 	.tx_empty = mpc52xx_psc_tx_empty,
379*4882a593Smuzhiyun 	.stop_rx = mpc52xx_psc_stop_rx,
380*4882a593Smuzhiyun 	.start_tx = mpc52xx_psc_start_tx,
381*4882a593Smuzhiyun 	.stop_tx = mpc52xx_psc_stop_tx,
382*4882a593Smuzhiyun 	.rx_clr_irq = mpc52xx_psc_rx_clr_irq,
383*4882a593Smuzhiyun 	.tx_clr_irq = mpc52xx_psc_tx_clr_irq,
384*4882a593Smuzhiyun 	.write_char = mpc52xx_psc_write_char,
385*4882a593Smuzhiyun 	.read_char = mpc52xx_psc_read_char,
386*4882a593Smuzhiyun 	.cw_disable_ints = mpc52xx_psc_cw_disable_ints,
387*4882a593Smuzhiyun 	.cw_restore_ints = mpc52xx_psc_cw_restore_ints,
388*4882a593Smuzhiyun 	.set_baudrate = mpc5200b_psc_set_baudrate,
389*4882a593Smuzhiyun 	.get_irq = mpc52xx_psc_get_irq,
390*4882a593Smuzhiyun 	.handle_irq = mpc52xx_psc_handle_irq,
391*4882a593Smuzhiyun 	.get_status = mpc52xx_psc_get_status,
392*4882a593Smuzhiyun 	.get_ipcr = mpc52xx_psc_get_ipcr,
393*4882a593Smuzhiyun 	.command = mpc52xx_psc_command,
394*4882a593Smuzhiyun 	.set_mode = mpc52xx_psc_set_mode,
395*4882a593Smuzhiyun 	.set_rts = mpc52xx_psc_set_rts,
396*4882a593Smuzhiyun 	.enable_ms = mpc52xx_psc_enable_ms,
397*4882a593Smuzhiyun 	.set_sicr = mpc52xx_psc_set_sicr,
398*4882a593Smuzhiyun 	.set_imr = mpc52xx_psc_set_imr,
399*4882a593Smuzhiyun 	.get_mr1 = mpc52xx_psc_get_mr1,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #endif /* CONFIG_PPC_MPC52xx */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC512x
405*4882a593Smuzhiyun #define FIFO_512x(port) ((struct mpc512x_psc_fifo __iomem *)(PSC(port)+1))
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* PSC FIFO Controller for mpc512x */
408*4882a593Smuzhiyun struct psc_fifoc {
409*4882a593Smuzhiyun 	u32 fifoc_cmd;
410*4882a593Smuzhiyun 	u32 fifoc_int;
411*4882a593Smuzhiyun 	u32 fifoc_dma;
412*4882a593Smuzhiyun 	u32 fifoc_axe;
413*4882a593Smuzhiyun 	u32 fifoc_debug;
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static struct psc_fifoc __iomem *psc_fifoc;
417*4882a593Smuzhiyun static unsigned int psc_fifoc_irq;
418*4882a593Smuzhiyun static struct clk *psc_fifoc_clk;
419*4882a593Smuzhiyun 
mpc512x_psc_fifo_init(struct uart_port * port)420*4882a593Smuzhiyun static void mpc512x_psc_fifo_init(struct uart_port *port)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	/* /32 prescaler */
423*4882a593Smuzhiyun 	out_be16(&PSC(port)->mpc52xx_psc_clock_select, 0xdd00);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->txcmd, MPC512x_PSC_FIFO_RESET_SLICE);
426*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->txcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
427*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->txalarm, 1);
428*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->tximr, 0);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rxcmd, MPC512x_PSC_FIFO_RESET_SLICE);
431*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rxcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
432*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rxalarm, 1);
433*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rximr, 0);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->tximr, MPC512x_PSC_FIFO_ALARM);
436*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rximr, MPC512x_PSC_FIFO_ALARM);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
mpc512x_psc_raw_rx_rdy(struct uart_port * port)439*4882a593Smuzhiyun static int mpc512x_psc_raw_rx_rdy(struct uart_port *port)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	return !(in_be32(&FIFO_512x(port)->rxsr) & MPC512x_PSC_FIFO_EMPTY);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
mpc512x_psc_raw_tx_rdy(struct uart_port * port)444*4882a593Smuzhiyun static int mpc512x_psc_raw_tx_rdy(struct uart_port *port)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	return !(in_be32(&FIFO_512x(port)->txsr) & MPC512x_PSC_FIFO_FULL);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
mpc512x_psc_rx_rdy(struct uart_port * port)449*4882a593Smuzhiyun static int mpc512x_psc_rx_rdy(struct uart_port *port)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	return in_be32(&FIFO_512x(port)->rxsr)
452*4882a593Smuzhiyun 	    & in_be32(&FIFO_512x(port)->rximr)
453*4882a593Smuzhiyun 	    & MPC512x_PSC_FIFO_ALARM;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
mpc512x_psc_tx_rdy(struct uart_port * port)456*4882a593Smuzhiyun static int mpc512x_psc_tx_rdy(struct uart_port *port)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	return in_be32(&FIFO_512x(port)->txsr)
459*4882a593Smuzhiyun 	    & in_be32(&FIFO_512x(port)->tximr)
460*4882a593Smuzhiyun 	    & MPC512x_PSC_FIFO_ALARM;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
mpc512x_psc_tx_empty(struct uart_port * port)463*4882a593Smuzhiyun static int mpc512x_psc_tx_empty(struct uart_port *port)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	return in_be32(&FIFO_512x(port)->txsr)
466*4882a593Smuzhiyun 	    & MPC512x_PSC_FIFO_EMPTY;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
mpc512x_psc_stop_rx(struct uart_port * port)469*4882a593Smuzhiyun static void mpc512x_psc_stop_rx(struct uart_port *port)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	unsigned long rx_fifo_imr;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	rx_fifo_imr = in_be32(&FIFO_512x(port)->rximr);
474*4882a593Smuzhiyun 	rx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
475*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rximr, rx_fifo_imr);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
mpc512x_psc_start_tx(struct uart_port * port)478*4882a593Smuzhiyun static void mpc512x_psc_start_tx(struct uart_port *port)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	unsigned long tx_fifo_imr;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	tx_fifo_imr = in_be32(&FIFO_512x(port)->tximr);
483*4882a593Smuzhiyun 	tx_fifo_imr |= MPC512x_PSC_FIFO_ALARM;
484*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->tximr, tx_fifo_imr);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
mpc512x_psc_stop_tx(struct uart_port * port)487*4882a593Smuzhiyun static void mpc512x_psc_stop_tx(struct uart_port *port)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	unsigned long tx_fifo_imr;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	tx_fifo_imr = in_be32(&FIFO_512x(port)->tximr);
492*4882a593Smuzhiyun 	tx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
493*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->tximr, tx_fifo_imr);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
mpc512x_psc_rx_clr_irq(struct uart_port * port)496*4882a593Smuzhiyun static void mpc512x_psc_rx_clr_irq(struct uart_port *port)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rxisr, in_be32(&FIFO_512x(port)->rxisr));
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
mpc512x_psc_tx_clr_irq(struct uart_port * port)501*4882a593Smuzhiyun static void mpc512x_psc_tx_clr_irq(struct uart_port *port)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->txisr, in_be32(&FIFO_512x(port)->txisr));
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
mpc512x_psc_write_char(struct uart_port * port,unsigned char c)506*4882a593Smuzhiyun static void mpc512x_psc_write_char(struct uart_port *port, unsigned char c)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	out_8(&FIFO_512x(port)->txdata_8, c);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
mpc512x_psc_read_char(struct uart_port * port)511*4882a593Smuzhiyun static unsigned char mpc512x_psc_read_char(struct uart_port *port)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	return in_8(&FIFO_512x(port)->rxdata_8);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
mpc512x_psc_cw_disable_ints(struct uart_port * port)516*4882a593Smuzhiyun static void mpc512x_psc_cw_disable_ints(struct uart_port *port)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	port->read_status_mask =
519*4882a593Smuzhiyun 		in_be32(&FIFO_512x(port)->tximr) << 16 |
520*4882a593Smuzhiyun 		in_be32(&FIFO_512x(port)->rximr);
521*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->tximr, 0);
522*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rximr, 0);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
mpc512x_psc_cw_restore_ints(struct uart_port * port)525*4882a593Smuzhiyun static void mpc512x_psc_cw_restore_ints(struct uart_port *port)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->tximr,
528*4882a593Smuzhiyun 		(port->read_status_mask >> 16) & 0x7f);
529*4882a593Smuzhiyun 	out_be32(&FIFO_512x(port)->rximr, port->read_status_mask & 0x7f);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
mpc512x_psc_set_baudrate(struct uart_port * port,struct ktermios * new,struct ktermios * old)532*4882a593Smuzhiyun static unsigned int mpc512x_psc_set_baudrate(struct uart_port *port,
533*4882a593Smuzhiyun 					     struct ktermios *new,
534*4882a593Smuzhiyun 					     struct ktermios *old)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	unsigned int baud;
537*4882a593Smuzhiyun 	unsigned int divisor;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/*
540*4882a593Smuzhiyun 	 * The "MPC5121e Microcontroller Reference Manual, Rev. 3" says on
541*4882a593Smuzhiyun 	 * pg. 30-10 that the chip supports a /32 and a /10 prescaler.
542*4882a593Smuzhiyun 	 * Furthermore, it states that "After reset, the prescaler by 10
543*4882a593Smuzhiyun 	 * for the UART mode is selected", but the reset register value is
544*4882a593Smuzhiyun 	 * 0x0000 which means a /32 prescaler. This is wrong.
545*4882a593Smuzhiyun 	 *
546*4882a593Smuzhiyun 	 * In reality using /32 prescaler doesn't work, as it is not supported!
547*4882a593Smuzhiyun 	 * Use /16 or /10 prescaler, see "MPC5121e Hardware Design Guide",
548*4882a593Smuzhiyun 	 * Chapter 4.1 PSC in UART Mode.
549*4882a593Smuzhiyun 	 * Calculate with a /16 prescaler here.
550*4882a593Smuzhiyun 	 */
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* uartclk contains the ips freq */
553*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old,
554*4882a593Smuzhiyun 				  port->uartclk / (16 * 0xffff) + 1,
555*4882a593Smuzhiyun 				  port->uartclk / 16);
556*4882a593Smuzhiyun 	divisor = (port->uartclk + 8 * baud) / (16 * baud);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* enable the /16 prescaler and set the divisor */
559*4882a593Smuzhiyun 	mpc52xx_set_divisor(PSC(port), 0xdd00, divisor);
560*4882a593Smuzhiyun 	return baud;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /* Init PSC FIFO Controller */
mpc512x_psc_fifoc_init(void)564*4882a593Smuzhiyun static int __init mpc512x_psc_fifoc_init(void)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	int err;
567*4882a593Smuzhiyun 	struct device_node *np;
568*4882a593Smuzhiyun 	struct clk *clk;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* default error code, potentially overwritten by clock calls */
571*4882a593Smuzhiyun 	err = -ENODEV;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL,
574*4882a593Smuzhiyun 				     "fsl,mpc5121-psc-fifo");
575*4882a593Smuzhiyun 	if (!np) {
576*4882a593Smuzhiyun 		pr_err("%s: Can't find FIFOC node\n", __func__);
577*4882a593Smuzhiyun 		goto out_err;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	clk = of_clk_get(np, 0);
581*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
582*4882a593Smuzhiyun 		/* backwards compat with device trees that lack clock specs */
583*4882a593Smuzhiyun 		clk = clk_get_sys(np->name, "ipg");
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
586*4882a593Smuzhiyun 		pr_err("%s: Can't lookup FIFO clock\n", __func__);
587*4882a593Smuzhiyun 		err = PTR_ERR(clk);
588*4882a593Smuzhiyun 		goto out_ofnode_put;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 	if (clk_prepare_enable(clk)) {
591*4882a593Smuzhiyun 		pr_err("%s: Can't enable FIFO clock\n", __func__);
592*4882a593Smuzhiyun 		clk_put(clk);
593*4882a593Smuzhiyun 		goto out_ofnode_put;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 	psc_fifoc_clk = clk;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	psc_fifoc = of_iomap(np, 0);
598*4882a593Smuzhiyun 	if (!psc_fifoc) {
599*4882a593Smuzhiyun 		pr_err("%s: Can't map FIFOC\n", __func__);
600*4882a593Smuzhiyun 		goto out_clk_disable;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	psc_fifoc_irq = irq_of_parse_and_map(np, 0);
604*4882a593Smuzhiyun 	if (psc_fifoc_irq == 0) {
605*4882a593Smuzhiyun 		pr_err("%s: Can't get FIFOC irq\n", __func__);
606*4882a593Smuzhiyun 		goto out_unmap;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	of_node_put(np);
610*4882a593Smuzhiyun 	return 0;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun out_unmap:
613*4882a593Smuzhiyun 	iounmap(psc_fifoc);
614*4882a593Smuzhiyun out_clk_disable:
615*4882a593Smuzhiyun 	clk_disable_unprepare(psc_fifoc_clk);
616*4882a593Smuzhiyun 	clk_put(psc_fifoc_clk);
617*4882a593Smuzhiyun out_ofnode_put:
618*4882a593Smuzhiyun 	of_node_put(np);
619*4882a593Smuzhiyun out_err:
620*4882a593Smuzhiyun 	return err;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
mpc512x_psc_fifoc_uninit(void)623*4882a593Smuzhiyun static void __exit mpc512x_psc_fifoc_uninit(void)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	iounmap(psc_fifoc);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* disable the clock, errors are not fatal */
628*4882a593Smuzhiyun 	if (psc_fifoc_clk) {
629*4882a593Smuzhiyun 		clk_disable_unprepare(psc_fifoc_clk);
630*4882a593Smuzhiyun 		clk_put(psc_fifoc_clk);
631*4882a593Smuzhiyun 		psc_fifoc_clk = NULL;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* 512x specific interrupt handler. The caller holds the port lock */
mpc512x_psc_handle_irq(struct uart_port * port)636*4882a593Smuzhiyun static irqreturn_t mpc512x_psc_handle_irq(struct uart_port *port)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	unsigned long fifoc_int;
639*4882a593Smuzhiyun 	int psc_num;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Read pending PSC FIFOC interrupts */
642*4882a593Smuzhiyun 	fifoc_int = in_be32(&psc_fifoc->fifoc_int);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/* Check if it is an interrupt for this port */
645*4882a593Smuzhiyun 	psc_num = (port->mapbase & 0xf00) >> 8;
646*4882a593Smuzhiyun 	if (test_bit(psc_num, &fifoc_int) ||
647*4882a593Smuzhiyun 	    test_bit(psc_num + 16, &fifoc_int))
648*4882a593Smuzhiyun 		return mpc5xxx_uart_process_int(port);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	return IRQ_NONE;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static struct clk *psc_mclk_clk[MPC52xx_PSC_MAXNUM];
654*4882a593Smuzhiyun static struct clk *psc_ipg_clk[MPC52xx_PSC_MAXNUM];
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun /* called from within the .request_port() callback (allocation) */
mpc512x_psc_alloc_clock(struct uart_port * port)657*4882a593Smuzhiyun static int mpc512x_psc_alloc_clock(struct uart_port *port)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	int psc_num;
660*4882a593Smuzhiyun 	struct clk *clk;
661*4882a593Smuzhiyun 	int err;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	psc_num = (port->mapbase & 0xf00) >> 8;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	clk = devm_clk_get(port->dev, "mclk");
666*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
667*4882a593Smuzhiyun 		dev_err(port->dev, "Failed to get MCLK!\n");
668*4882a593Smuzhiyun 		err = PTR_ERR(clk);
669*4882a593Smuzhiyun 		goto out_err;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 	err = clk_prepare_enable(clk);
672*4882a593Smuzhiyun 	if (err) {
673*4882a593Smuzhiyun 		dev_err(port->dev, "Failed to enable MCLK!\n");
674*4882a593Smuzhiyun 		goto out_err;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 	psc_mclk_clk[psc_num] = clk;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	clk = devm_clk_get(port->dev, "ipg");
679*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
680*4882a593Smuzhiyun 		dev_err(port->dev, "Failed to get IPG clock!\n");
681*4882a593Smuzhiyun 		err = PTR_ERR(clk);
682*4882a593Smuzhiyun 		goto out_err;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 	err = clk_prepare_enable(clk);
685*4882a593Smuzhiyun 	if (err) {
686*4882a593Smuzhiyun 		dev_err(port->dev, "Failed to enable IPG clock!\n");
687*4882a593Smuzhiyun 		goto out_err;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 	psc_ipg_clk[psc_num] = clk;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return 0;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun out_err:
694*4882a593Smuzhiyun 	if (psc_mclk_clk[psc_num]) {
695*4882a593Smuzhiyun 		clk_disable_unprepare(psc_mclk_clk[psc_num]);
696*4882a593Smuzhiyun 		psc_mclk_clk[psc_num] = NULL;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 	if (psc_ipg_clk[psc_num]) {
699*4882a593Smuzhiyun 		clk_disable_unprepare(psc_ipg_clk[psc_num]);
700*4882a593Smuzhiyun 		psc_ipg_clk[psc_num] = NULL;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 	return err;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /* called from within the .release_port() callback (release) */
mpc512x_psc_relse_clock(struct uart_port * port)706*4882a593Smuzhiyun static void mpc512x_psc_relse_clock(struct uart_port *port)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	int psc_num;
709*4882a593Smuzhiyun 	struct clk *clk;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	psc_num = (port->mapbase & 0xf00) >> 8;
712*4882a593Smuzhiyun 	clk = psc_mclk_clk[psc_num];
713*4882a593Smuzhiyun 	if (clk) {
714*4882a593Smuzhiyun 		clk_disable_unprepare(clk);
715*4882a593Smuzhiyun 		psc_mclk_clk[psc_num] = NULL;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 	if (psc_ipg_clk[psc_num]) {
718*4882a593Smuzhiyun 		clk_disable_unprepare(psc_ipg_clk[psc_num]);
719*4882a593Smuzhiyun 		psc_ipg_clk[psc_num] = NULL;
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /* implementation of the .clock() callback (enable/disable) */
mpc512x_psc_endis_clock(struct uart_port * port,int enable)724*4882a593Smuzhiyun static int mpc512x_psc_endis_clock(struct uart_port *port, int enable)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	int psc_num;
727*4882a593Smuzhiyun 	struct clk *psc_clk;
728*4882a593Smuzhiyun 	int ret;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (uart_console(port))
731*4882a593Smuzhiyun 		return 0;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	psc_num = (port->mapbase & 0xf00) >> 8;
734*4882a593Smuzhiyun 	psc_clk = psc_mclk_clk[psc_num];
735*4882a593Smuzhiyun 	if (!psc_clk) {
736*4882a593Smuzhiyun 		dev_err(port->dev, "Failed to get PSC clock entry!\n");
737*4882a593Smuzhiyun 		return -ENODEV;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	dev_dbg(port->dev, "mclk %sable\n", enable ? "en" : "dis");
741*4882a593Smuzhiyun 	if (enable) {
742*4882a593Smuzhiyun 		ret = clk_enable(psc_clk);
743*4882a593Smuzhiyun 		if (ret)
744*4882a593Smuzhiyun 			dev_err(port->dev, "Failed to enable MCLK!\n");
745*4882a593Smuzhiyun 		return ret;
746*4882a593Smuzhiyun 	} else {
747*4882a593Smuzhiyun 		clk_disable(psc_clk);
748*4882a593Smuzhiyun 		return 0;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
mpc512x_psc_get_irq(struct uart_port * port,struct device_node * np)752*4882a593Smuzhiyun static void mpc512x_psc_get_irq(struct uart_port *port, struct device_node *np)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	port->irqflags = IRQF_SHARED;
755*4882a593Smuzhiyun 	port->irq = psc_fifoc_irq;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun #endif
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC512x
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #define PSC_5125(port) ((struct mpc5125_psc __iomem *)((port)->membase))
762*4882a593Smuzhiyun #define FIFO_5125(port) ((struct mpc512x_psc_fifo __iomem *)(PSC_5125(port)+1))
763*4882a593Smuzhiyun 
mpc5125_psc_fifo_init(struct uart_port * port)764*4882a593Smuzhiyun static void mpc5125_psc_fifo_init(struct uart_port *port)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	/* /32 prescaler */
767*4882a593Smuzhiyun 	out_8(&PSC_5125(port)->mpc52xx_psc_clock_select, 0xdd);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->txcmd, MPC512x_PSC_FIFO_RESET_SLICE);
770*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->txcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
771*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->txalarm, 1);
772*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->tximr, 0);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rxcmd, MPC512x_PSC_FIFO_RESET_SLICE);
775*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rxcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
776*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rxalarm, 1);
777*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rximr, 0);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->tximr, MPC512x_PSC_FIFO_ALARM);
780*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rximr, MPC512x_PSC_FIFO_ALARM);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
mpc5125_psc_raw_rx_rdy(struct uart_port * port)783*4882a593Smuzhiyun static int mpc5125_psc_raw_rx_rdy(struct uart_port *port)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	return !(in_be32(&FIFO_5125(port)->rxsr) & MPC512x_PSC_FIFO_EMPTY);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
mpc5125_psc_raw_tx_rdy(struct uart_port * port)788*4882a593Smuzhiyun static int mpc5125_psc_raw_tx_rdy(struct uart_port *port)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	return !(in_be32(&FIFO_5125(port)->txsr) & MPC512x_PSC_FIFO_FULL);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
mpc5125_psc_rx_rdy(struct uart_port * port)793*4882a593Smuzhiyun static int mpc5125_psc_rx_rdy(struct uart_port *port)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	return in_be32(&FIFO_5125(port)->rxsr) &
796*4882a593Smuzhiyun 	       in_be32(&FIFO_5125(port)->rximr) & MPC512x_PSC_FIFO_ALARM;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
mpc5125_psc_tx_rdy(struct uart_port * port)799*4882a593Smuzhiyun static int mpc5125_psc_tx_rdy(struct uart_port *port)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	return in_be32(&FIFO_5125(port)->txsr) &
802*4882a593Smuzhiyun 	       in_be32(&FIFO_5125(port)->tximr) & MPC512x_PSC_FIFO_ALARM;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
mpc5125_psc_tx_empty(struct uart_port * port)805*4882a593Smuzhiyun static int mpc5125_psc_tx_empty(struct uart_port *port)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	return in_be32(&FIFO_5125(port)->txsr) & MPC512x_PSC_FIFO_EMPTY;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
mpc5125_psc_stop_rx(struct uart_port * port)810*4882a593Smuzhiyun static void mpc5125_psc_stop_rx(struct uart_port *port)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	unsigned long rx_fifo_imr;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	rx_fifo_imr = in_be32(&FIFO_5125(port)->rximr);
815*4882a593Smuzhiyun 	rx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
816*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rximr, rx_fifo_imr);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
mpc5125_psc_start_tx(struct uart_port * port)819*4882a593Smuzhiyun static void mpc5125_psc_start_tx(struct uart_port *port)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	unsigned long tx_fifo_imr;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	tx_fifo_imr = in_be32(&FIFO_5125(port)->tximr);
824*4882a593Smuzhiyun 	tx_fifo_imr |= MPC512x_PSC_FIFO_ALARM;
825*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->tximr, tx_fifo_imr);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
mpc5125_psc_stop_tx(struct uart_port * port)828*4882a593Smuzhiyun static void mpc5125_psc_stop_tx(struct uart_port *port)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	unsigned long tx_fifo_imr;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	tx_fifo_imr = in_be32(&FIFO_5125(port)->tximr);
833*4882a593Smuzhiyun 	tx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
834*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->tximr, tx_fifo_imr);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
mpc5125_psc_rx_clr_irq(struct uart_port * port)837*4882a593Smuzhiyun static void mpc5125_psc_rx_clr_irq(struct uart_port *port)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rxisr, in_be32(&FIFO_5125(port)->rxisr));
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
mpc5125_psc_tx_clr_irq(struct uart_port * port)842*4882a593Smuzhiyun static void mpc5125_psc_tx_clr_irq(struct uart_port *port)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->txisr, in_be32(&FIFO_5125(port)->txisr));
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
mpc5125_psc_write_char(struct uart_port * port,unsigned char c)847*4882a593Smuzhiyun static void mpc5125_psc_write_char(struct uart_port *port, unsigned char c)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	out_8(&FIFO_5125(port)->txdata_8, c);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun 
mpc5125_psc_read_char(struct uart_port * port)852*4882a593Smuzhiyun static unsigned char mpc5125_psc_read_char(struct uart_port *port)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	return in_8(&FIFO_5125(port)->rxdata_8);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
mpc5125_psc_cw_disable_ints(struct uart_port * port)857*4882a593Smuzhiyun static void mpc5125_psc_cw_disable_ints(struct uart_port *port)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	port->read_status_mask =
860*4882a593Smuzhiyun 		in_be32(&FIFO_5125(port)->tximr) << 16 |
861*4882a593Smuzhiyun 		in_be32(&FIFO_5125(port)->rximr);
862*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->tximr, 0);
863*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rximr, 0);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
mpc5125_psc_cw_restore_ints(struct uart_port * port)866*4882a593Smuzhiyun static void mpc5125_psc_cw_restore_ints(struct uart_port *port)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->tximr,
869*4882a593Smuzhiyun 		(port->read_status_mask >> 16) & 0x7f);
870*4882a593Smuzhiyun 	out_be32(&FIFO_5125(port)->rximr, port->read_status_mask & 0x7f);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
mpc5125_set_divisor(struct mpc5125_psc __iomem * psc,u8 prescaler,unsigned int divisor)873*4882a593Smuzhiyun static inline void mpc5125_set_divisor(struct mpc5125_psc __iomem *psc,
874*4882a593Smuzhiyun 		u8 prescaler, unsigned int divisor)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	/* select prescaler */
877*4882a593Smuzhiyun 	out_8(&psc->mpc52xx_psc_clock_select, prescaler);
878*4882a593Smuzhiyun 	out_8(&psc->ctur, divisor >> 8);
879*4882a593Smuzhiyun 	out_8(&psc->ctlr, divisor & 0xff);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
mpc5125_psc_set_baudrate(struct uart_port * port,struct ktermios * new,struct ktermios * old)882*4882a593Smuzhiyun static unsigned int mpc5125_psc_set_baudrate(struct uart_port *port,
883*4882a593Smuzhiyun 					     struct ktermios *new,
884*4882a593Smuzhiyun 					     struct ktermios *old)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	unsigned int baud;
887*4882a593Smuzhiyun 	unsigned int divisor;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/*
890*4882a593Smuzhiyun 	 * Calculate with a /16 prescaler here.
891*4882a593Smuzhiyun 	 */
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/* uartclk contains the ips freq */
894*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old,
895*4882a593Smuzhiyun 				  port->uartclk / (16 * 0xffff) + 1,
896*4882a593Smuzhiyun 				  port->uartclk / 16);
897*4882a593Smuzhiyun 	divisor = (port->uartclk + 8 * baud) / (16 * baud);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* enable the /16 prescaler and set the divisor */
900*4882a593Smuzhiyun 	mpc5125_set_divisor(PSC_5125(port), 0xdd, divisor);
901*4882a593Smuzhiyun 	return baud;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun /*
905*4882a593Smuzhiyun  * MPC5125 have compatible PSC FIFO Controller.
906*4882a593Smuzhiyun  * Special init not needed.
907*4882a593Smuzhiyun  */
mpc5125_psc_get_status(struct uart_port * port)908*4882a593Smuzhiyun static u16 mpc5125_psc_get_status(struct uart_port *port)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	return in_be16(&PSC_5125(port)->mpc52xx_psc_status);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
mpc5125_psc_get_ipcr(struct uart_port * port)913*4882a593Smuzhiyun static u8 mpc5125_psc_get_ipcr(struct uart_port *port)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	return in_8(&PSC_5125(port)->mpc52xx_psc_ipcr);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
mpc5125_psc_command(struct uart_port * port,u8 cmd)918*4882a593Smuzhiyun static void mpc5125_psc_command(struct uart_port *port, u8 cmd)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	out_8(&PSC_5125(port)->command, cmd);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
mpc5125_psc_set_mode(struct uart_port * port,u8 mr1,u8 mr2)923*4882a593Smuzhiyun static void mpc5125_psc_set_mode(struct uart_port *port, u8 mr1, u8 mr2)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	out_8(&PSC_5125(port)->mr1, mr1);
926*4882a593Smuzhiyun 	out_8(&PSC_5125(port)->mr2, mr2);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
mpc5125_psc_set_rts(struct uart_port * port,int state)929*4882a593Smuzhiyun static void mpc5125_psc_set_rts(struct uart_port *port, int state)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	if (state & TIOCM_RTS)
932*4882a593Smuzhiyun 		out_8(&PSC_5125(port)->op1, MPC52xx_PSC_OP_RTS);
933*4882a593Smuzhiyun 	else
934*4882a593Smuzhiyun 		out_8(&PSC_5125(port)->op0, MPC52xx_PSC_OP_RTS);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
mpc5125_psc_enable_ms(struct uart_port * port)937*4882a593Smuzhiyun static void mpc5125_psc_enable_ms(struct uart_port *port)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct mpc5125_psc __iomem *psc = PSC_5125(port);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* clear D_*-bits by reading them */
942*4882a593Smuzhiyun 	in_8(&psc->mpc52xx_psc_ipcr);
943*4882a593Smuzhiyun 	/* enable CTS and DCD as IPC interrupts */
944*4882a593Smuzhiyun 	out_8(&psc->mpc52xx_psc_acr, MPC52xx_PSC_IEC_CTS | MPC52xx_PSC_IEC_DCD);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	port->read_status_mask |= MPC52xx_PSC_IMR_IPC;
947*4882a593Smuzhiyun 	out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
mpc5125_psc_set_sicr(struct uart_port * port,u32 val)950*4882a593Smuzhiyun static void mpc5125_psc_set_sicr(struct uart_port *port, u32 val)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	out_be32(&PSC_5125(port)->sicr, val);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
mpc5125_psc_set_imr(struct uart_port * port,u16 val)955*4882a593Smuzhiyun static void mpc5125_psc_set_imr(struct uart_port *port, u16 val)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	out_be16(&PSC_5125(port)->mpc52xx_psc_imr, val);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
mpc5125_psc_get_mr1(struct uart_port * port)960*4882a593Smuzhiyun static u8 mpc5125_psc_get_mr1(struct uart_port *port)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	return in_8(&PSC_5125(port)->mr1);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun static const struct psc_ops mpc5125_psc_ops = {
966*4882a593Smuzhiyun 	.fifo_init = mpc5125_psc_fifo_init,
967*4882a593Smuzhiyun 	.raw_rx_rdy = mpc5125_psc_raw_rx_rdy,
968*4882a593Smuzhiyun 	.raw_tx_rdy = mpc5125_psc_raw_tx_rdy,
969*4882a593Smuzhiyun 	.rx_rdy = mpc5125_psc_rx_rdy,
970*4882a593Smuzhiyun 	.tx_rdy = mpc5125_psc_tx_rdy,
971*4882a593Smuzhiyun 	.tx_empty = mpc5125_psc_tx_empty,
972*4882a593Smuzhiyun 	.stop_rx = mpc5125_psc_stop_rx,
973*4882a593Smuzhiyun 	.start_tx = mpc5125_psc_start_tx,
974*4882a593Smuzhiyun 	.stop_tx = mpc5125_psc_stop_tx,
975*4882a593Smuzhiyun 	.rx_clr_irq = mpc5125_psc_rx_clr_irq,
976*4882a593Smuzhiyun 	.tx_clr_irq = mpc5125_psc_tx_clr_irq,
977*4882a593Smuzhiyun 	.write_char = mpc5125_psc_write_char,
978*4882a593Smuzhiyun 	.read_char = mpc5125_psc_read_char,
979*4882a593Smuzhiyun 	.cw_disable_ints = mpc5125_psc_cw_disable_ints,
980*4882a593Smuzhiyun 	.cw_restore_ints = mpc5125_psc_cw_restore_ints,
981*4882a593Smuzhiyun 	.set_baudrate = mpc5125_psc_set_baudrate,
982*4882a593Smuzhiyun 	.clock_alloc = mpc512x_psc_alloc_clock,
983*4882a593Smuzhiyun 	.clock_relse = mpc512x_psc_relse_clock,
984*4882a593Smuzhiyun 	.clock = mpc512x_psc_endis_clock,
985*4882a593Smuzhiyun 	.fifoc_init = mpc512x_psc_fifoc_init,
986*4882a593Smuzhiyun 	.fifoc_uninit = mpc512x_psc_fifoc_uninit,
987*4882a593Smuzhiyun 	.get_irq = mpc512x_psc_get_irq,
988*4882a593Smuzhiyun 	.handle_irq = mpc512x_psc_handle_irq,
989*4882a593Smuzhiyun 	.get_status = mpc5125_psc_get_status,
990*4882a593Smuzhiyun 	.get_ipcr = mpc5125_psc_get_ipcr,
991*4882a593Smuzhiyun 	.command = mpc5125_psc_command,
992*4882a593Smuzhiyun 	.set_mode = mpc5125_psc_set_mode,
993*4882a593Smuzhiyun 	.set_rts = mpc5125_psc_set_rts,
994*4882a593Smuzhiyun 	.enable_ms = mpc5125_psc_enable_ms,
995*4882a593Smuzhiyun 	.set_sicr = mpc5125_psc_set_sicr,
996*4882a593Smuzhiyun 	.set_imr = mpc5125_psc_set_imr,
997*4882a593Smuzhiyun 	.get_mr1 = mpc5125_psc_get_mr1,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static const struct psc_ops mpc512x_psc_ops = {
1001*4882a593Smuzhiyun 	.fifo_init = mpc512x_psc_fifo_init,
1002*4882a593Smuzhiyun 	.raw_rx_rdy = mpc512x_psc_raw_rx_rdy,
1003*4882a593Smuzhiyun 	.raw_tx_rdy = mpc512x_psc_raw_tx_rdy,
1004*4882a593Smuzhiyun 	.rx_rdy = mpc512x_psc_rx_rdy,
1005*4882a593Smuzhiyun 	.tx_rdy = mpc512x_psc_tx_rdy,
1006*4882a593Smuzhiyun 	.tx_empty = mpc512x_psc_tx_empty,
1007*4882a593Smuzhiyun 	.stop_rx = mpc512x_psc_stop_rx,
1008*4882a593Smuzhiyun 	.start_tx = mpc512x_psc_start_tx,
1009*4882a593Smuzhiyun 	.stop_tx = mpc512x_psc_stop_tx,
1010*4882a593Smuzhiyun 	.rx_clr_irq = mpc512x_psc_rx_clr_irq,
1011*4882a593Smuzhiyun 	.tx_clr_irq = mpc512x_psc_tx_clr_irq,
1012*4882a593Smuzhiyun 	.write_char = mpc512x_psc_write_char,
1013*4882a593Smuzhiyun 	.read_char = mpc512x_psc_read_char,
1014*4882a593Smuzhiyun 	.cw_disable_ints = mpc512x_psc_cw_disable_ints,
1015*4882a593Smuzhiyun 	.cw_restore_ints = mpc512x_psc_cw_restore_ints,
1016*4882a593Smuzhiyun 	.set_baudrate = mpc512x_psc_set_baudrate,
1017*4882a593Smuzhiyun 	.clock_alloc = mpc512x_psc_alloc_clock,
1018*4882a593Smuzhiyun 	.clock_relse = mpc512x_psc_relse_clock,
1019*4882a593Smuzhiyun 	.clock = mpc512x_psc_endis_clock,
1020*4882a593Smuzhiyun 	.fifoc_init = mpc512x_psc_fifoc_init,
1021*4882a593Smuzhiyun 	.fifoc_uninit = mpc512x_psc_fifoc_uninit,
1022*4882a593Smuzhiyun 	.get_irq = mpc512x_psc_get_irq,
1023*4882a593Smuzhiyun 	.handle_irq = mpc512x_psc_handle_irq,
1024*4882a593Smuzhiyun 	.get_status = mpc52xx_psc_get_status,
1025*4882a593Smuzhiyun 	.get_ipcr = mpc52xx_psc_get_ipcr,
1026*4882a593Smuzhiyun 	.command = mpc52xx_psc_command,
1027*4882a593Smuzhiyun 	.set_mode = mpc52xx_psc_set_mode,
1028*4882a593Smuzhiyun 	.set_rts = mpc52xx_psc_set_rts,
1029*4882a593Smuzhiyun 	.enable_ms = mpc52xx_psc_enable_ms,
1030*4882a593Smuzhiyun 	.set_sicr = mpc52xx_psc_set_sicr,
1031*4882a593Smuzhiyun 	.set_imr = mpc52xx_psc_set_imr,
1032*4882a593Smuzhiyun 	.get_mr1 = mpc52xx_psc_get_mr1,
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun #endif /* CONFIG_PPC_MPC512x */
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun static const struct psc_ops *psc_ops;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun /* ======================================================================== */
1040*4882a593Smuzhiyun /* UART operations                                                          */
1041*4882a593Smuzhiyun /* ======================================================================== */
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun static unsigned int
mpc52xx_uart_tx_empty(struct uart_port * port)1044*4882a593Smuzhiyun mpc52xx_uart_tx_empty(struct uart_port *port)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	return psc_ops->tx_empty(port) ? TIOCSER_TEMT : 0;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun static void
mpc52xx_uart_set_mctrl(struct uart_port * port,unsigned int mctrl)1050*4882a593Smuzhiyun mpc52xx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	psc_ops->set_rts(port, mctrl & TIOCM_RTS);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun static unsigned int
mpc52xx_uart_get_mctrl(struct uart_port * port)1056*4882a593Smuzhiyun mpc52xx_uart_get_mctrl(struct uart_port *port)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	unsigned int ret = TIOCM_DSR;
1059*4882a593Smuzhiyun 	u8 status = psc_ops->get_ipcr(port);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (!(status & MPC52xx_PSC_CTS))
1062*4882a593Smuzhiyun 		ret |= TIOCM_CTS;
1063*4882a593Smuzhiyun 	if (!(status & MPC52xx_PSC_DCD))
1064*4882a593Smuzhiyun 		ret |= TIOCM_CAR;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return ret;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static void
mpc52xx_uart_stop_tx(struct uart_port * port)1070*4882a593Smuzhiyun mpc52xx_uart_stop_tx(struct uart_port *port)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	/* port->lock taken by caller */
1073*4882a593Smuzhiyun 	psc_ops->stop_tx(port);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun static void
mpc52xx_uart_start_tx(struct uart_port * port)1077*4882a593Smuzhiyun mpc52xx_uart_start_tx(struct uart_port *port)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	/* port->lock taken by caller */
1080*4882a593Smuzhiyun 	psc_ops->start_tx(port);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static void
mpc52xx_uart_stop_rx(struct uart_port * port)1084*4882a593Smuzhiyun mpc52xx_uart_stop_rx(struct uart_port *port)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	/* port->lock taken by caller */
1087*4882a593Smuzhiyun 	psc_ops->stop_rx(port);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun static void
mpc52xx_uart_enable_ms(struct uart_port * port)1091*4882a593Smuzhiyun mpc52xx_uart_enable_ms(struct uart_port *port)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	psc_ops->enable_ms(port);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static void
mpc52xx_uart_break_ctl(struct uart_port * port,int ctl)1097*4882a593Smuzhiyun mpc52xx_uart_break_ctl(struct uart_port *port, int ctl)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	unsigned long flags;
1100*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	if (ctl == -1)
1103*4882a593Smuzhiyun 		psc_ops->command(port, MPC52xx_PSC_START_BRK);
1104*4882a593Smuzhiyun 	else
1105*4882a593Smuzhiyun 		psc_ops->command(port, MPC52xx_PSC_STOP_BRK);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun static int
mpc52xx_uart_startup(struct uart_port * port)1111*4882a593Smuzhiyun mpc52xx_uart_startup(struct uart_port *port)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	int ret;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (psc_ops->clock) {
1116*4882a593Smuzhiyun 		ret = psc_ops->clock(port, 1);
1117*4882a593Smuzhiyun 		if (ret)
1118*4882a593Smuzhiyun 			return ret;
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* Request IRQ */
1122*4882a593Smuzhiyun 	ret = request_irq(port->irq, mpc52xx_uart_int,
1123*4882a593Smuzhiyun 			  port->irqflags, "mpc52xx_psc_uart", port);
1124*4882a593Smuzhiyun 	if (ret)
1125*4882a593Smuzhiyun 		return ret;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	/* Reset/activate the port, clear and enable interrupts */
1128*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RST_RX);
1129*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RST_TX);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/*
1132*4882a593Smuzhiyun 	 * According to Freescale's support the RST_TX command can produce a
1133*4882a593Smuzhiyun 	 * spike on the TX pin. So they recommend to delay "for one character".
1134*4882a593Smuzhiyun 	 * One millisecond should be enough for everyone.
1135*4882a593Smuzhiyun 	 */
1136*4882a593Smuzhiyun 	msleep(1);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	psc_ops->set_sicr(port, 0);	/* UART mode DCD ignored */
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	psc_ops->fifo_init(port);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_TX_ENABLE);
1143*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RX_ENABLE);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun static void
mpc52xx_uart_shutdown(struct uart_port * port)1149*4882a593Smuzhiyun mpc52xx_uart_shutdown(struct uart_port *port)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun 	/* Shut down the port.  Leave TX active if on a console port */
1152*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RST_RX);
1153*4882a593Smuzhiyun 	if (!uart_console(port))
1154*4882a593Smuzhiyun 		psc_ops->command(port, MPC52xx_PSC_RST_TX);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	port->read_status_mask = 0;
1157*4882a593Smuzhiyun 	psc_ops->set_imr(port, port->read_status_mask);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	if (psc_ops->clock)
1160*4882a593Smuzhiyun 		psc_ops->clock(port, 0);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* Disable interrupt */
1163*4882a593Smuzhiyun 	psc_ops->cw_disable_ints(port);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/* Release interrupt */
1166*4882a593Smuzhiyun 	free_irq(port->irq, port);
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun static void
mpc52xx_uart_set_termios(struct uart_port * port,struct ktermios * new,struct ktermios * old)1170*4882a593Smuzhiyun mpc52xx_uart_set_termios(struct uart_port *port, struct ktermios *new,
1171*4882a593Smuzhiyun 			 struct ktermios *old)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	unsigned long flags;
1174*4882a593Smuzhiyun 	unsigned char mr1, mr2;
1175*4882a593Smuzhiyun 	unsigned int j;
1176*4882a593Smuzhiyun 	unsigned int baud;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* Prepare what we're gonna write */
1179*4882a593Smuzhiyun 	mr1 = 0;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	switch (new->c_cflag & CSIZE) {
1182*4882a593Smuzhiyun 	case CS5:	mr1 |= MPC52xx_PSC_MODE_5_BITS;
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 	case CS6:	mr1 |= MPC52xx_PSC_MODE_6_BITS;
1185*4882a593Smuzhiyun 		break;
1186*4882a593Smuzhiyun 	case CS7:	mr1 |= MPC52xx_PSC_MODE_7_BITS;
1187*4882a593Smuzhiyun 		break;
1188*4882a593Smuzhiyun 	case CS8:
1189*4882a593Smuzhiyun 	default:	mr1 |= MPC52xx_PSC_MODE_8_BITS;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (new->c_cflag & PARENB) {
1193*4882a593Smuzhiyun 		if (new->c_cflag & CMSPAR)
1194*4882a593Smuzhiyun 			mr1 |= MPC52xx_PSC_MODE_PARFORCE;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		/* With CMSPAR, PARODD also means high parity (same as termios) */
1197*4882a593Smuzhiyun 		mr1 |= (new->c_cflag & PARODD) ?
1198*4882a593Smuzhiyun 			MPC52xx_PSC_MODE_PARODD : MPC52xx_PSC_MODE_PAREVEN;
1199*4882a593Smuzhiyun 	} else {
1200*4882a593Smuzhiyun 		mr1 |= MPC52xx_PSC_MODE_PARNONE;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	mr2 = 0;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	if (new->c_cflag & CSTOPB)
1206*4882a593Smuzhiyun 		mr2 |= MPC52xx_PSC_MODE_TWO_STOP;
1207*4882a593Smuzhiyun 	else
1208*4882a593Smuzhiyun 		mr2 |= ((new->c_cflag & CSIZE) == CS5) ?
1209*4882a593Smuzhiyun 			MPC52xx_PSC_MODE_ONE_STOP_5_BITS :
1210*4882a593Smuzhiyun 			MPC52xx_PSC_MODE_ONE_STOP;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	if (new->c_cflag & CRTSCTS) {
1213*4882a593Smuzhiyun 		mr1 |= MPC52xx_PSC_MODE_RXRTS;
1214*4882a593Smuzhiyun 		mr2 |= MPC52xx_PSC_MODE_TXCTS;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/* Get the lock */
1218*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Do our best to flush TX & RX, so we don't lose anything */
1221*4882a593Smuzhiyun 	/* But we don't wait indefinitely ! */
1222*4882a593Smuzhiyun 	j = 5000000;	/* Maximum wait */
1223*4882a593Smuzhiyun 	/* FIXME Can't receive chars since set_termios might be called at early
1224*4882a593Smuzhiyun 	 * boot for the console, all stuff is not yet ready to receive at that
1225*4882a593Smuzhiyun 	 * time and that just makes the kernel oops */
1226*4882a593Smuzhiyun 	/* while (j-- && mpc52xx_uart_int_rx_chars(port)); */
1227*4882a593Smuzhiyun 	while (!mpc52xx_uart_tx_empty(port) && --j)
1228*4882a593Smuzhiyun 		udelay(1);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	if (!j)
1231*4882a593Smuzhiyun 		printk(KERN_ERR "mpc52xx_uart.c: "
1232*4882a593Smuzhiyun 			"Unable to flush RX & TX fifos in-time in set_termios."
1233*4882a593Smuzhiyun 			"Some chars may have been lost.\n");
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	/* Reset the TX & RX */
1236*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RST_RX);
1237*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RST_TX);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	/* Send new mode settings */
1240*4882a593Smuzhiyun 	psc_ops->set_mode(port, mr1, mr2);
1241*4882a593Smuzhiyun 	baud = psc_ops->set_baudrate(port, new, old);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	/* Update the per-port timeout */
1244*4882a593Smuzhiyun 	uart_update_timeout(port, new->c_cflag, baud);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	if (UART_ENABLE_MS(port, new->c_cflag))
1247*4882a593Smuzhiyun 		mpc52xx_uart_enable_ms(port);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* Reenable TX & RX */
1250*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_TX_ENABLE);
1251*4882a593Smuzhiyun 	psc_ops->command(port, MPC52xx_PSC_RX_ENABLE);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	/* We're all set, release the lock */
1254*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun static const char *
mpc52xx_uart_type(struct uart_port * port)1258*4882a593Smuzhiyun mpc52xx_uart_type(struct uart_port *port)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	/*
1261*4882a593Smuzhiyun 	 * We keep using PORT_MPC52xx for historic reasons although it applies
1262*4882a593Smuzhiyun 	 * for MPC512x, too, but print "MPC5xxx" to not irritate users
1263*4882a593Smuzhiyun 	 */
1264*4882a593Smuzhiyun 	return port->type == PORT_MPC52xx ? "MPC5xxx PSC" : NULL;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun static void
mpc52xx_uart_release_port(struct uart_port * port)1268*4882a593Smuzhiyun mpc52xx_uart_release_port(struct uart_port *port)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	if (psc_ops->clock_relse)
1271*4882a593Smuzhiyun 		psc_ops->clock_relse(port);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* remapped by us ? */
1274*4882a593Smuzhiyun 	if (port->flags & UPF_IOREMAP) {
1275*4882a593Smuzhiyun 		iounmap(port->membase);
1276*4882a593Smuzhiyun 		port->membase = NULL;
1277*4882a593Smuzhiyun 	}
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	release_mem_region(port->mapbase, sizeof(struct mpc52xx_psc));
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun static int
mpc52xx_uart_request_port(struct uart_port * port)1283*4882a593Smuzhiyun mpc52xx_uart_request_port(struct uart_port *port)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun 	int err;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	if (port->flags & UPF_IOREMAP) /* Need to remap ? */
1288*4882a593Smuzhiyun 		port->membase = ioremap(port->mapbase,
1289*4882a593Smuzhiyun 					sizeof(struct mpc52xx_psc));
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	if (!port->membase)
1292*4882a593Smuzhiyun 		return -EINVAL;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	err = request_mem_region(port->mapbase, sizeof(struct mpc52xx_psc),
1295*4882a593Smuzhiyun 			"mpc52xx_psc_uart") != NULL ? 0 : -EBUSY;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	if (err)
1298*4882a593Smuzhiyun 		goto out_membase;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	if (psc_ops->clock_alloc) {
1301*4882a593Smuzhiyun 		err = psc_ops->clock_alloc(port);
1302*4882a593Smuzhiyun 		if (err)
1303*4882a593Smuzhiyun 			goto out_mapregion;
1304*4882a593Smuzhiyun 	}
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	return 0;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun out_mapregion:
1309*4882a593Smuzhiyun 	release_mem_region(port->mapbase, sizeof(struct mpc52xx_psc));
1310*4882a593Smuzhiyun out_membase:
1311*4882a593Smuzhiyun 	if (port->flags & UPF_IOREMAP) {
1312*4882a593Smuzhiyun 		iounmap(port->membase);
1313*4882a593Smuzhiyun 		port->membase = NULL;
1314*4882a593Smuzhiyun 	}
1315*4882a593Smuzhiyun 	return err;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun static void
mpc52xx_uart_config_port(struct uart_port * port,int flags)1319*4882a593Smuzhiyun mpc52xx_uart_config_port(struct uart_port *port, int flags)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun 	if ((flags & UART_CONFIG_TYPE)
1322*4882a593Smuzhiyun 		&& (mpc52xx_uart_request_port(port) == 0))
1323*4882a593Smuzhiyun 		port->type = PORT_MPC52xx;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun static int
mpc52xx_uart_verify_port(struct uart_port * port,struct serial_struct * ser)1327*4882a593Smuzhiyun mpc52xx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPC52xx)
1330*4882a593Smuzhiyun 		return -EINVAL;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	if ((ser->irq != port->irq) ||
1333*4882a593Smuzhiyun 	    (ser->io_type != UPIO_MEM) ||
1334*4882a593Smuzhiyun 	    (ser->baud_base != port->uartclk)  ||
1335*4882a593Smuzhiyun 	    (ser->iomem_base != (void *)port->mapbase) ||
1336*4882a593Smuzhiyun 	    (ser->hub6 != 0))
1337*4882a593Smuzhiyun 		return -EINVAL;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	return 0;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static const struct uart_ops mpc52xx_uart_ops = {
1344*4882a593Smuzhiyun 	.tx_empty	= mpc52xx_uart_tx_empty,
1345*4882a593Smuzhiyun 	.set_mctrl	= mpc52xx_uart_set_mctrl,
1346*4882a593Smuzhiyun 	.get_mctrl	= mpc52xx_uart_get_mctrl,
1347*4882a593Smuzhiyun 	.stop_tx	= mpc52xx_uart_stop_tx,
1348*4882a593Smuzhiyun 	.start_tx	= mpc52xx_uart_start_tx,
1349*4882a593Smuzhiyun 	.stop_rx	= mpc52xx_uart_stop_rx,
1350*4882a593Smuzhiyun 	.enable_ms	= mpc52xx_uart_enable_ms,
1351*4882a593Smuzhiyun 	.break_ctl	= mpc52xx_uart_break_ctl,
1352*4882a593Smuzhiyun 	.startup	= mpc52xx_uart_startup,
1353*4882a593Smuzhiyun 	.shutdown	= mpc52xx_uart_shutdown,
1354*4882a593Smuzhiyun 	.set_termios	= mpc52xx_uart_set_termios,
1355*4882a593Smuzhiyun /*	.pm		= mpc52xx_uart_pm,		Not supported yet */
1356*4882a593Smuzhiyun 	.type		= mpc52xx_uart_type,
1357*4882a593Smuzhiyun 	.release_port	= mpc52xx_uart_release_port,
1358*4882a593Smuzhiyun 	.request_port	= mpc52xx_uart_request_port,
1359*4882a593Smuzhiyun 	.config_port	= mpc52xx_uart_config_port,
1360*4882a593Smuzhiyun 	.verify_port	= mpc52xx_uart_verify_port
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun /* ======================================================================== */
1365*4882a593Smuzhiyun /* Interrupt handling                                                       */
1366*4882a593Smuzhiyun /* ======================================================================== */
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun static inline int
mpc52xx_uart_int_rx_chars(struct uart_port * port)1369*4882a593Smuzhiyun mpc52xx_uart_int_rx_chars(struct uart_port *port)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun 	struct tty_port *tport = &port->state->port;
1372*4882a593Smuzhiyun 	unsigned char ch, flag;
1373*4882a593Smuzhiyun 	unsigned short status;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* While we can read, do so ! */
1376*4882a593Smuzhiyun 	while (psc_ops->raw_rx_rdy(port)) {
1377*4882a593Smuzhiyun 		/* Get the char */
1378*4882a593Smuzhiyun 		ch = psc_ops->read_char(port);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 		/* Handle sysreq char */
1381*4882a593Smuzhiyun 		if (uart_handle_sysrq_char(port, ch))
1382*4882a593Smuzhiyun 			continue;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 		/* Store it */
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 		flag = TTY_NORMAL;
1387*4882a593Smuzhiyun 		port->icount.rx++;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		status = psc_ops->get_status(port);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 		if (status & (MPC52xx_PSC_SR_PE |
1392*4882a593Smuzhiyun 			      MPC52xx_PSC_SR_FE |
1393*4882a593Smuzhiyun 			      MPC52xx_PSC_SR_RB)) {
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 			if (status & MPC52xx_PSC_SR_RB) {
1396*4882a593Smuzhiyun 				flag = TTY_BREAK;
1397*4882a593Smuzhiyun 				uart_handle_break(port);
1398*4882a593Smuzhiyun 				port->icount.brk++;
1399*4882a593Smuzhiyun 			} else if (status & MPC52xx_PSC_SR_PE) {
1400*4882a593Smuzhiyun 				flag = TTY_PARITY;
1401*4882a593Smuzhiyun 				port->icount.parity++;
1402*4882a593Smuzhiyun 			}
1403*4882a593Smuzhiyun 			else if (status & MPC52xx_PSC_SR_FE) {
1404*4882a593Smuzhiyun 				flag = TTY_FRAME;
1405*4882a593Smuzhiyun 				port->icount.frame++;
1406*4882a593Smuzhiyun 			}
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 			/* Clear error condition */
1409*4882a593Smuzhiyun 			psc_ops->command(port, MPC52xx_PSC_RST_ERR_STAT);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		}
1412*4882a593Smuzhiyun 		tty_insert_flip_char(tport, ch, flag);
1413*4882a593Smuzhiyun 		if (status & MPC52xx_PSC_SR_OE) {
1414*4882a593Smuzhiyun 			/*
1415*4882a593Smuzhiyun 			 * Overrun is special, since it's
1416*4882a593Smuzhiyun 			 * reported immediately, and doesn't
1417*4882a593Smuzhiyun 			 * affect the current character
1418*4882a593Smuzhiyun 			 */
1419*4882a593Smuzhiyun 			tty_insert_flip_char(tport, 0, TTY_OVERRUN);
1420*4882a593Smuzhiyun 			port->icount.overrun++;
1421*4882a593Smuzhiyun 		}
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	spin_unlock(&port->lock);
1425*4882a593Smuzhiyun 	tty_flip_buffer_push(tport);
1426*4882a593Smuzhiyun 	spin_lock(&port->lock);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	return psc_ops->raw_rx_rdy(port);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun static inline int
mpc52xx_uart_int_tx_chars(struct uart_port * port)1432*4882a593Smuzhiyun mpc52xx_uart_int_tx_chars(struct uart_port *port)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	/* Process out of band chars */
1437*4882a593Smuzhiyun 	if (port->x_char) {
1438*4882a593Smuzhiyun 		psc_ops->write_char(port, port->x_char);
1439*4882a593Smuzhiyun 		port->icount.tx++;
1440*4882a593Smuzhiyun 		port->x_char = 0;
1441*4882a593Smuzhiyun 		return 1;
1442*4882a593Smuzhiyun 	}
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	/* Nothing to do ? */
1445*4882a593Smuzhiyun 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
1446*4882a593Smuzhiyun 		mpc52xx_uart_stop_tx(port);
1447*4882a593Smuzhiyun 		return 0;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	/* Send chars */
1451*4882a593Smuzhiyun 	while (psc_ops->raw_tx_rdy(port)) {
1452*4882a593Smuzhiyun 		psc_ops->write_char(port, xmit->buf[xmit->tail]);
1453*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1454*4882a593Smuzhiyun 		port->icount.tx++;
1455*4882a593Smuzhiyun 		if (uart_circ_empty(xmit))
1456*4882a593Smuzhiyun 			break;
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	/* Wake up */
1460*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1461*4882a593Smuzhiyun 		uart_write_wakeup(port);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Maybe we're done after all */
1464*4882a593Smuzhiyun 	if (uart_circ_empty(xmit)) {
1465*4882a593Smuzhiyun 		mpc52xx_uart_stop_tx(port);
1466*4882a593Smuzhiyun 		return 0;
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	return 1;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun static irqreturn_t
mpc5xxx_uart_process_int(struct uart_port * port)1473*4882a593Smuzhiyun mpc5xxx_uart_process_int(struct uart_port *port)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun 	unsigned long pass = ISR_PASS_LIMIT;
1476*4882a593Smuzhiyun 	unsigned int keepgoing;
1477*4882a593Smuzhiyun 	u8 status;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	/* While we have stuff to do, we continue */
1480*4882a593Smuzhiyun 	do {
1481*4882a593Smuzhiyun 		/* If we don't find anything to do, we stop */
1482*4882a593Smuzhiyun 		keepgoing = 0;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 		psc_ops->rx_clr_irq(port);
1485*4882a593Smuzhiyun 		if (psc_ops->rx_rdy(port))
1486*4882a593Smuzhiyun 			keepgoing |= mpc52xx_uart_int_rx_chars(port);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 		psc_ops->tx_clr_irq(port);
1489*4882a593Smuzhiyun 		if (psc_ops->tx_rdy(port))
1490*4882a593Smuzhiyun 			keepgoing |= mpc52xx_uart_int_tx_chars(port);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 		status = psc_ops->get_ipcr(port);
1493*4882a593Smuzhiyun 		if (status & MPC52xx_PSC_D_DCD)
1494*4882a593Smuzhiyun 			uart_handle_dcd_change(port, !(status & MPC52xx_PSC_DCD));
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 		if (status & MPC52xx_PSC_D_CTS)
1497*4882a593Smuzhiyun 			uart_handle_cts_change(port, !(status & MPC52xx_PSC_CTS));
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		/* Limit number of iteration */
1500*4882a593Smuzhiyun 		if (!(--pass))
1501*4882a593Smuzhiyun 			keepgoing = 0;
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	} while (keepgoing);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	return IRQ_HANDLED;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun static irqreturn_t
mpc52xx_uart_int(int irq,void * dev_id)1509*4882a593Smuzhiyun mpc52xx_uart_int(int irq, void *dev_id)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
1512*4882a593Smuzhiyun 	irqreturn_t ret;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	spin_lock(&port->lock);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	ret = psc_ops->handle_irq(port);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	spin_unlock(&port->lock);
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	return ret;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun /* ======================================================================== */
1524*4882a593Smuzhiyun /* Console ( if applicable )                                                */
1525*4882a593Smuzhiyun /* ======================================================================== */
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_MPC52xx_CONSOLE
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun static void __init
mpc52xx_console_get_options(struct uart_port * port,int * baud,int * parity,int * bits,int * flow)1530*4882a593Smuzhiyun mpc52xx_console_get_options(struct uart_port *port,
1531*4882a593Smuzhiyun 			    int *baud, int *parity, int *bits, int *flow)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	unsigned char mr1;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	pr_debug("mpc52xx_console_get_options(port=%p)\n", port);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	/* Read the mode registers */
1538*4882a593Smuzhiyun 	mr1 = psc_ops->get_mr1(port);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	/* CT{U,L}R are write-only ! */
1541*4882a593Smuzhiyun 	*baud = CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	/* Parse them */
1544*4882a593Smuzhiyun 	switch (mr1 & MPC52xx_PSC_MODE_BITS_MASK) {
1545*4882a593Smuzhiyun 	case MPC52xx_PSC_MODE_5_BITS:
1546*4882a593Smuzhiyun 		*bits = 5;
1547*4882a593Smuzhiyun 		break;
1548*4882a593Smuzhiyun 	case MPC52xx_PSC_MODE_6_BITS:
1549*4882a593Smuzhiyun 		*bits = 6;
1550*4882a593Smuzhiyun 		break;
1551*4882a593Smuzhiyun 	case MPC52xx_PSC_MODE_7_BITS:
1552*4882a593Smuzhiyun 		*bits = 7;
1553*4882a593Smuzhiyun 		break;
1554*4882a593Smuzhiyun 	case MPC52xx_PSC_MODE_8_BITS:
1555*4882a593Smuzhiyun 	default:
1556*4882a593Smuzhiyun 		*bits = 8;
1557*4882a593Smuzhiyun 	}
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	if (mr1 & MPC52xx_PSC_MODE_PARNONE)
1560*4882a593Smuzhiyun 		*parity = 'n';
1561*4882a593Smuzhiyun 	else
1562*4882a593Smuzhiyun 		*parity = mr1 & MPC52xx_PSC_MODE_PARODD ? 'o' : 'e';
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static void
mpc52xx_console_write(struct console * co,const char * s,unsigned int count)1566*4882a593Smuzhiyun mpc52xx_console_write(struct console *co, const char *s, unsigned int count)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	struct uart_port *port = &mpc52xx_uart_ports[co->index];
1569*4882a593Smuzhiyun 	unsigned int i, j;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	/* Disable interrupts */
1572*4882a593Smuzhiyun 	psc_ops->cw_disable_ints(port);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	/* Wait the TX buffer to be empty */
1575*4882a593Smuzhiyun 	j = 5000000;	/* Maximum wait */
1576*4882a593Smuzhiyun 	while (!mpc52xx_uart_tx_empty(port) && --j)
1577*4882a593Smuzhiyun 		udelay(1);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	/* Write all the chars */
1580*4882a593Smuzhiyun 	for (i = 0; i < count; i++, s++) {
1581*4882a593Smuzhiyun 		/* Line return handling */
1582*4882a593Smuzhiyun 		if (*s == '\n')
1583*4882a593Smuzhiyun 			psc_ops->write_char(port, '\r');
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 		/* Send the char */
1586*4882a593Smuzhiyun 		psc_ops->write_char(port, *s);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 		/* Wait the TX buffer to be empty */
1589*4882a593Smuzhiyun 		j = 20000;	/* Maximum wait */
1590*4882a593Smuzhiyun 		while (!mpc52xx_uart_tx_empty(port) && --j)
1591*4882a593Smuzhiyun 			udelay(1);
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	/* Restore interrupt state */
1595*4882a593Smuzhiyun 	psc_ops->cw_restore_ints(port);
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun static int __init
mpc52xx_console_setup(struct console * co,char * options)1600*4882a593Smuzhiyun mpc52xx_console_setup(struct console *co, char *options)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun 	struct uart_port *port = &mpc52xx_uart_ports[co->index];
1603*4882a593Smuzhiyun 	struct device_node *np = mpc52xx_uart_nodes[co->index];
1604*4882a593Smuzhiyun 	unsigned int uartclk;
1605*4882a593Smuzhiyun 	struct resource res;
1606*4882a593Smuzhiyun 	int ret;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	int baud = CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD;
1609*4882a593Smuzhiyun 	int bits = 8;
1610*4882a593Smuzhiyun 	int parity = 'n';
1611*4882a593Smuzhiyun 	int flow = 'n';
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	pr_debug("mpc52xx_console_setup co=%p, co->index=%i, options=%s\n",
1614*4882a593Smuzhiyun 		 co, co->index, options);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if ((co->index < 0) || (co->index >= MPC52xx_PSC_MAXNUM)) {
1617*4882a593Smuzhiyun 		pr_debug("PSC%x out of range\n", co->index);
1618*4882a593Smuzhiyun 		return -EINVAL;
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	if (!np) {
1622*4882a593Smuzhiyun 		pr_debug("PSC%x not found in device tree\n", co->index);
1623*4882a593Smuzhiyun 		return -EINVAL;
1624*4882a593Smuzhiyun 	}
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	pr_debug("Console on ttyPSC%x is %pOF\n",
1627*4882a593Smuzhiyun 		 co->index, mpc52xx_uart_nodes[co->index]);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	/* Fetch register locations */
1630*4882a593Smuzhiyun 	ret = of_address_to_resource(np, 0, &res);
1631*4882a593Smuzhiyun 	if (ret) {
1632*4882a593Smuzhiyun 		pr_debug("Could not get resources for PSC%x\n", co->index);
1633*4882a593Smuzhiyun 		return ret;
1634*4882a593Smuzhiyun 	}
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	uartclk = mpc5xxx_get_bus_frequency(np);
1637*4882a593Smuzhiyun 	if (uartclk == 0) {
1638*4882a593Smuzhiyun 		pr_debug("Could not find uart clock frequency!\n");
1639*4882a593Smuzhiyun 		return -EINVAL;
1640*4882a593Smuzhiyun 	}
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	/* Basic port init. Needed since we use some uart_??? func before
1643*4882a593Smuzhiyun 	 * real init for early access */
1644*4882a593Smuzhiyun 	spin_lock_init(&port->lock);
1645*4882a593Smuzhiyun 	port->uartclk = uartclk;
1646*4882a593Smuzhiyun 	port->ops	= &mpc52xx_uart_ops;
1647*4882a593Smuzhiyun 	port->mapbase = res.start;
1648*4882a593Smuzhiyun 	port->membase = ioremap(res.start, sizeof(struct mpc52xx_psc));
1649*4882a593Smuzhiyun 	port->irq = irq_of_parse_and_map(np, 0);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	if (port->membase == NULL)
1652*4882a593Smuzhiyun 		return -EINVAL;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	pr_debug("mpc52xx-psc uart at %p, mapped to %p, irq=%x, freq=%i\n",
1655*4882a593Smuzhiyun 		 (void *)port->mapbase, port->membase,
1656*4882a593Smuzhiyun 		 port->irq, port->uartclk);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	/* Setup the port parameters accoding to options */
1659*4882a593Smuzhiyun 	if (options)
1660*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1661*4882a593Smuzhiyun 	else
1662*4882a593Smuzhiyun 		mpc52xx_console_get_options(port, &baud, &parity, &bits, &flow);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	pr_debug("Setting console parameters: %i %i%c1 flow=%c\n",
1665*4882a593Smuzhiyun 		 baud, bits, parity, flow);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun static struct uart_driver mpc52xx_uart_driver;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun static struct console mpc52xx_console = {
1674*4882a593Smuzhiyun 	.name	= "ttyPSC",
1675*4882a593Smuzhiyun 	.write	= mpc52xx_console_write,
1676*4882a593Smuzhiyun 	.device	= uart_console_device,
1677*4882a593Smuzhiyun 	.setup	= mpc52xx_console_setup,
1678*4882a593Smuzhiyun 	.flags	= CON_PRINTBUFFER,
1679*4882a593Smuzhiyun 	.index	= -1,	/* Specified on the cmdline (e.g. console=ttyPSC0) */
1680*4882a593Smuzhiyun 	.data	= &mpc52xx_uart_driver,
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun static int __init
mpc52xx_console_init(void)1685*4882a593Smuzhiyun mpc52xx_console_init(void)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun 	mpc52xx_uart_of_enumerate();
1688*4882a593Smuzhiyun 	register_console(&mpc52xx_console);
1689*4882a593Smuzhiyun 	return 0;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun console_initcall(mpc52xx_console_init);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun #define MPC52xx_PSC_CONSOLE &mpc52xx_console
1695*4882a593Smuzhiyun #else
1696*4882a593Smuzhiyun #define MPC52xx_PSC_CONSOLE NULL
1697*4882a593Smuzhiyun #endif
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun /* ======================================================================== */
1701*4882a593Smuzhiyun /* UART Driver                                                              */
1702*4882a593Smuzhiyun /* ======================================================================== */
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun static struct uart_driver mpc52xx_uart_driver = {
1705*4882a593Smuzhiyun 	.driver_name	= "mpc52xx_psc_uart",
1706*4882a593Smuzhiyun 	.dev_name	= "ttyPSC",
1707*4882a593Smuzhiyun 	.major		= SERIAL_PSC_MAJOR,
1708*4882a593Smuzhiyun 	.minor		= SERIAL_PSC_MINOR,
1709*4882a593Smuzhiyun 	.nr		= MPC52xx_PSC_MAXNUM,
1710*4882a593Smuzhiyun 	.cons		= MPC52xx_PSC_CONSOLE,
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun /* ======================================================================== */
1714*4882a593Smuzhiyun /* OF Platform Driver                                                       */
1715*4882a593Smuzhiyun /* ======================================================================== */
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun static const struct of_device_id mpc52xx_uart_of_match[] = {
1718*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC52xx
1719*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200b-psc-uart", .data = &mpc5200b_psc_ops, },
1720*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-psc-uart", .data = &mpc52xx_psc_ops, },
1721*4882a593Smuzhiyun 	/* binding used by old lite5200 device trees: */
1722*4882a593Smuzhiyun 	{ .compatible = "mpc5200-psc-uart", .data = &mpc52xx_psc_ops, },
1723*4882a593Smuzhiyun 	/* binding used by efika: */
1724*4882a593Smuzhiyun 	{ .compatible = "mpc5200-serial", .data = &mpc52xx_psc_ops, },
1725*4882a593Smuzhiyun #endif
1726*4882a593Smuzhiyun #ifdef CONFIG_PPC_MPC512x
1727*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5121-psc-uart", .data = &mpc512x_psc_ops, },
1728*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5125-psc-uart", .data = &mpc5125_psc_ops, },
1729*4882a593Smuzhiyun #endif
1730*4882a593Smuzhiyun 	{},
1731*4882a593Smuzhiyun };
1732*4882a593Smuzhiyun 
mpc52xx_uart_of_probe(struct platform_device * op)1733*4882a593Smuzhiyun static int mpc52xx_uart_of_probe(struct platform_device *op)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	int idx = -1;
1736*4882a593Smuzhiyun 	unsigned int uartclk;
1737*4882a593Smuzhiyun 	struct uart_port *port = NULL;
1738*4882a593Smuzhiyun 	struct resource res;
1739*4882a593Smuzhiyun 	int ret;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	/* Check validity & presence */
1742*4882a593Smuzhiyun 	for (idx = 0; idx < MPC52xx_PSC_MAXNUM; idx++)
1743*4882a593Smuzhiyun 		if (mpc52xx_uart_nodes[idx] == op->dev.of_node)
1744*4882a593Smuzhiyun 			break;
1745*4882a593Smuzhiyun 	if (idx >= MPC52xx_PSC_MAXNUM)
1746*4882a593Smuzhiyun 		return -EINVAL;
1747*4882a593Smuzhiyun 	pr_debug("Found %pOF assigned to ttyPSC%x\n",
1748*4882a593Smuzhiyun 		 mpc52xx_uart_nodes[idx], idx);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	/* set the uart clock to the input clock of the psc, the different
1751*4882a593Smuzhiyun 	 * prescalers are taken into account in the set_baudrate() methods
1752*4882a593Smuzhiyun 	 * of the respective chip */
1753*4882a593Smuzhiyun 	uartclk = mpc5xxx_get_bus_frequency(op->dev.of_node);
1754*4882a593Smuzhiyun 	if (uartclk == 0) {
1755*4882a593Smuzhiyun 		dev_dbg(&op->dev, "Could not find uart clock frequency!\n");
1756*4882a593Smuzhiyun 		return -EINVAL;
1757*4882a593Smuzhiyun 	}
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	/* Init the port structure */
1760*4882a593Smuzhiyun 	port = &mpc52xx_uart_ports[idx];
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	spin_lock_init(&port->lock);
1763*4882a593Smuzhiyun 	port->uartclk = uartclk;
1764*4882a593Smuzhiyun 	port->fifosize	= 512;
1765*4882a593Smuzhiyun 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MPC52xx_CONSOLE);
1766*4882a593Smuzhiyun 	port->iotype	= UPIO_MEM;
1767*4882a593Smuzhiyun 	port->flags	= UPF_BOOT_AUTOCONF |
1768*4882a593Smuzhiyun 			  (uart_console(port) ? 0 : UPF_IOREMAP);
1769*4882a593Smuzhiyun 	port->line	= idx;
1770*4882a593Smuzhiyun 	port->ops	= &mpc52xx_uart_ops;
1771*4882a593Smuzhiyun 	port->dev	= &op->dev;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	/* Search for IRQ and mapbase */
1774*4882a593Smuzhiyun 	ret = of_address_to_resource(op->dev.of_node, 0, &res);
1775*4882a593Smuzhiyun 	if (ret)
1776*4882a593Smuzhiyun 		return ret;
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	port->mapbase = res.start;
1779*4882a593Smuzhiyun 	if (!port->mapbase) {
1780*4882a593Smuzhiyun 		dev_dbg(&op->dev, "Could not allocate resources for PSC\n");
1781*4882a593Smuzhiyun 		return -EINVAL;
1782*4882a593Smuzhiyun 	}
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	psc_ops->get_irq(port, op->dev.of_node);
1785*4882a593Smuzhiyun 	if (port->irq == 0) {
1786*4882a593Smuzhiyun 		dev_dbg(&op->dev, "Could not get irq\n");
1787*4882a593Smuzhiyun 		return -EINVAL;
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	dev_dbg(&op->dev, "mpc52xx-psc uart at %p, irq=%x, freq=%i\n",
1791*4882a593Smuzhiyun 		(void *)port->mapbase, port->irq, port->uartclk);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	/* Add the port to the uart sub-system */
1794*4882a593Smuzhiyun 	ret = uart_add_one_port(&mpc52xx_uart_driver, port);
1795*4882a593Smuzhiyun 	if (ret)
1796*4882a593Smuzhiyun 		return ret;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	platform_set_drvdata(op, (void *)port);
1799*4882a593Smuzhiyun 	return 0;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun static int
mpc52xx_uart_of_remove(struct platform_device * op)1803*4882a593Smuzhiyun mpc52xx_uart_of_remove(struct platform_device *op)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun 	struct uart_port *port = platform_get_drvdata(op);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	if (port)
1808*4882a593Smuzhiyun 		uart_remove_one_port(&mpc52xx_uart_driver, port);
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	return 0;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun #ifdef CONFIG_PM
1814*4882a593Smuzhiyun static int
mpc52xx_uart_of_suspend(struct platform_device * op,pm_message_t state)1815*4882a593Smuzhiyun mpc52xx_uart_of_suspend(struct platform_device *op, pm_message_t state)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun 	struct uart_port *port = platform_get_drvdata(op);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	if (port)
1820*4882a593Smuzhiyun 		uart_suspend_port(&mpc52xx_uart_driver, port);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	return 0;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun static int
mpc52xx_uart_of_resume(struct platform_device * op)1826*4882a593Smuzhiyun mpc52xx_uart_of_resume(struct platform_device *op)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun 	struct uart_port *port = platform_get_drvdata(op);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	if (port)
1831*4882a593Smuzhiyun 		uart_resume_port(&mpc52xx_uart_driver, port);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	return 0;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun #endif
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun static void
mpc52xx_uart_of_assign(struct device_node * np)1838*4882a593Smuzhiyun mpc52xx_uart_of_assign(struct device_node *np)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	int i;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	/* Find the first free PSC number */
1843*4882a593Smuzhiyun 	for (i = 0; i < MPC52xx_PSC_MAXNUM; i++) {
1844*4882a593Smuzhiyun 		if (mpc52xx_uart_nodes[i] == NULL) {
1845*4882a593Smuzhiyun 			of_node_get(np);
1846*4882a593Smuzhiyun 			mpc52xx_uart_nodes[i] = np;
1847*4882a593Smuzhiyun 			return;
1848*4882a593Smuzhiyun 		}
1849*4882a593Smuzhiyun 	}
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun static void
mpc52xx_uart_of_enumerate(void)1853*4882a593Smuzhiyun mpc52xx_uart_of_enumerate(void)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	static int enum_done;
1856*4882a593Smuzhiyun 	struct device_node *np;
1857*4882a593Smuzhiyun 	const struct  of_device_id *match;
1858*4882a593Smuzhiyun 	int i;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	if (enum_done)
1861*4882a593Smuzhiyun 		return;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	/* Assign index to each PSC in device tree */
1864*4882a593Smuzhiyun 	for_each_matching_node(np, mpc52xx_uart_of_match) {
1865*4882a593Smuzhiyun 		match = of_match_node(mpc52xx_uart_of_match, np);
1866*4882a593Smuzhiyun 		psc_ops = match->data;
1867*4882a593Smuzhiyun 		mpc52xx_uart_of_assign(np);
1868*4882a593Smuzhiyun 	}
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	enum_done = 1;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	for (i = 0; i < MPC52xx_PSC_MAXNUM; i++) {
1873*4882a593Smuzhiyun 		if (mpc52xx_uart_nodes[i])
1874*4882a593Smuzhiyun 			pr_debug("%pOF assigned to ttyPSC%x\n",
1875*4882a593Smuzhiyun 				 mpc52xx_uart_nodes[i], i);
1876*4882a593Smuzhiyun 	}
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mpc52xx_uart_of_match);
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun static struct platform_driver mpc52xx_uart_of_driver = {
1882*4882a593Smuzhiyun 	.probe		= mpc52xx_uart_of_probe,
1883*4882a593Smuzhiyun 	.remove		= mpc52xx_uart_of_remove,
1884*4882a593Smuzhiyun #ifdef CONFIG_PM
1885*4882a593Smuzhiyun 	.suspend	= mpc52xx_uart_of_suspend,
1886*4882a593Smuzhiyun 	.resume		= mpc52xx_uart_of_resume,
1887*4882a593Smuzhiyun #endif
1888*4882a593Smuzhiyun 	.driver = {
1889*4882a593Smuzhiyun 		.name = "mpc52xx-psc-uart",
1890*4882a593Smuzhiyun 		.of_match_table = mpc52xx_uart_of_match,
1891*4882a593Smuzhiyun 	},
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun /* ======================================================================== */
1896*4882a593Smuzhiyun /* Module                                                                   */
1897*4882a593Smuzhiyun /* ======================================================================== */
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun static int __init
mpc52xx_uart_init(void)1900*4882a593Smuzhiyun mpc52xx_uart_init(void)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun 	int ret;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	printk(KERN_INFO "Serial: MPC52xx PSC UART driver\n");
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	ret = uart_register_driver(&mpc52xx_uart_driver);
1907*4882a593Smuzhiyun 	if (ret) {
1908*4882a593Smuzhiyun 		printk(KERN_ERR "%s: uart_register_driver failed (%i)\n",
1909*4882a593Smuzhiyun 		       __FILE__, ret);
1910*4882a593Smuzhiyun 		return ret;
1911*4882a593Smuzhiyun 	}
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	mpc52xx_uart_of_enumerate();
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	/*
1916*4882a593Smuzhiyun 	 * Map the PSC FIFO Controller and init if on MPC512x.
1917*4882a593Smuzhiyun 	 */
1918*4882a593Smuzhiyun 	if (psc_ops && psc_ops->fifoc_init) {
1919*4882a593Smuzhiyun 		ret = psc_ops->fifoc_init();
1920*4882a593Smuzhiyun 		if (ret)
1921*4882a593Smuzhiyun 			goto err_init;
1922*4882a593Smuzhiyun 	}
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	ret = platform_driver_register(&mpc52xx_uart_of_driver);
1925*4882a593Smuzhiyun 	if (ret) {
1926*4882a593Smuzhiyun 		printk(KERN_ERR "%s: platform_driver_register failed (%i)\n",
1927*4882a593Smuzhiyun 		       __FILE__, ret);
1928*4882a593Smuzhiyun 		goto err_reg;
1929*4882a593Smuzhiyun 	}
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	return 0;
1932*4882a593Smuzhiyun err_reg:
1933*4882a593Smuzhiyun 	if (psc_ops && psc_ops->fifoc_uninit)
1934*4882a593Smuzhiyun 		psc_ops->fifoc_uninit();
1935*4882a593Smuzhiyun err_init:
1936*4882a593Smuzhiyun 	uart_unregister_driver(&mpc52xx_uart_driver);
1937*4882a593Smuzhiyun 	return ret;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun static void __exit
mpc52xx_uart_exit(void)1941*4882a593Smuzhiyun mpc52xx_uart_exit(void)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun 	if (psc_ops->fifoc_uninit)
1944*4882a593Smuzhiyun 		psc_ops->fifoc_uninit();
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	platform_driver_unregister(&mpc52xx_uart_of_driver);
1947*4882a593Smuzhiyun 	uart_unregister_driver(&mpc52xx_uart_driver);
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun module_init(mpc52xx_uart_init);
1952*4882a593Smuzhiyun module_exit(mpc52xx_uart_exit);
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
1955*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MPC52xx PSC UART");
1956*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1957