xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/milbeaut_usio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Socionext Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/console.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_irq.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/serial_core.h>
12*4882a593Smuzhiyun #include <linux/tty.h>
13*4882a593Smuzhiyun #include <linux/tty_flip.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define USIO_NAME		"mlb-usio-uart"
16*4882a593Smuzhiyun #define USIO_UART_DEV_NAME	"ttyUSI"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static struct uart_port mlb_usio_ports[CONFIG_SERIAL_MILBEAUT_USIO_PORTS];
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define RX	0
21*4882a593Smuzhiyun #define TX	1
22*4882a593Smuzhiyun static int mlb_usio_irq[CONFIG_SERIAL_MILBEAUT_USIO_PORTS][2];
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MLB_USIO_REG_SMR		0
25*4882a593Smuzhiyun #define MLB_USIO_REG_SCR		1
26*4882a593Smuzhiyun #define MLB_USIO_REG_ESCR		2
27*4882a593Smuzhiyun #define MLB_USIO_REG_SSR		3
28*4882a593Smuzhiyun #define MLB_USIO_REG_DR			4
29*4882a593Smuzhiyun #define MLB_USIO_REG_BGR		6
30*4882a593Smuzhiyun #define MLB_USIO_REG_FCR		12
31*4882a593Smuzhiyun #define MLB_USIO_REG_FBYTE		14
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MLB_USIO_SMR_SOE		BIT(0)
34*4882a593Smuzhiyun #define MLB_USIO_SMR_SBL		BIT(3)
35*4882a593Smuzhiyun #define MLB_USIO_SCR_TXE		BIT(0)
36*4882a593Smuzhiyun #define MLB_USIO_SCR_RXE		BIT(1)
37*4882a593Smuzhiyun #define MLB_USIO_SCR_TBIE		BIT(2)
38*4882a593Smuzhiyun #define MLB_USIO_SCR_TIE		BIT(3)
39*4882a593Smuzhiyun #define MLB_USIO_SCR_RIE		BIT(4)
40*4882a593Smuzhiyun #define MLB_USIO_SCR_UPCL		BIT(7)
41*4882a593Smuzhiyun #define MLB_USIO_ESCR_L_8BIT		0
42*4882a593Smuzhiyun #define MLB_USIO_ESCR_L_5BIT		1
43*4882a593Smuzhiyun #define MLB_USIO_ESCR_L_6BIT		2
44*4882a593Smuzhiyun #define MLB_USIO_ESCR_L_7BIT		3
45*4882a593Smuzhiyun #define MLB_USIO_ESCR_P			BIT(3)
46*4882a593Smuzhiyun #define MLB_USIO_ESCR_PEN		BIT(4)
47*4882a593Smuzhiyun #define MLB_USIO_ESCR_FLWEN		BIT(7)
48*4882a593Smuzhiyun #define MLB_USIO_SSR_TBI		BIT(0)
49*4882a593Smuzhiyun #define MLB_USIO_SSR_TDRE		BIT(1)
50*4882a593Smuzhiyun #define MLB_USIO_SSR_RDRF		BIT(2)
51*4882a593Smuzhiyun #define MLB_USIO_SSR_ORE		BIT(3)
52*4882a593Smuzhiyun #define MLB_USIO_SSR_FRE		BIT(4)
53*4882a593Smuzhiyun #define MLB_USIO_SSR_PE			BIT(5)
54*4882a593Smuzhiyun #define MLB_USIO_SSR_REC		BIT(7)
55*4882a593Smuzhiyun #define MLB_USIO_SSR_BRK		BIT(8)
56*4882a593Smuzhiyun #define MLB_USIO_FCR_FE1		BIT(0)
57*4882a593Smuzhiyun #define MLB_USIO_FCR_FE2		BIT(1)
58*4882a593Smuzhiyun #define MLB_USIO_FCR_FCL1		BIT(2)
59*4882a593Smuzhiyun #define MLB_USIO_FCR_FCL2		BIT(3)
60*4882a593Smuzhiyun #define MLB_USIO_FCR_FSET		BIT(4)
61*4882a593Smuzhiyun #define MLB_USIO_FCR_FTIE		BIT(9)
62*4882a593Smuzhiyun #define MLB_USIO_FCR_FDRQ		BIT(10)
63*4882a593Smuzhiyun #define MLB_USIO_FCR_FRIIE		BIT(11)
64*4882a593Smuzhiyun 
mlb_usio_stop_tx(struct uart_port * port)65*4882a593Smuzhiyun static void mlb_usio_stop_tx(struct uart_port *port)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	writew(readw(port->membase + MLB_USIO_REG_FCR) & ~MLB_USIO_FCR_FTIE,
68*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_FCR);
69*4882a593Smuzhiyun 	writeb(readb(port->membase + MLB_USIO_REG_SCR) & ~MLB_USIO_SCR_TBIE,
70*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_SCR);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
mlb_usio_tx_chars(struct uart_port * port)73*4882a593Smuzhiyun static void mlb_usio_tx_chars(struct uart_port *port)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
76*4882a593Smuzhiyun 	int count;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	writew(readw(port->membase + MLB_USIO_REG_FCR) & ~MLB_USIO_FCR_FTIE,
79*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_FCR);
80*4882a593Smuzhiyun 	writeb(readb(port->membase + MLB_USIO_REG_SCR) &
81*4882a593Smuzhiyun 	       ~(MLB_USIO_SCR_TIE | MLB_USIO_SCR_TBIE),
82*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_SCR);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (port->x_char) {
85*4882a593Smuzhiyun 		writew(port->x_char, port->membase + MLB_USIO_REG_DR);
86*4882a593Smuzhiyun 		port->icount.tx++;
87*4882a593Smuzhiyun 		port->x_char = 0;
88*4882a593Smuzhiyun 		return;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
91*4882a593Smuzhiyun 		mlb_usio_stop_tx(port);
92*4882a593Smuzhiyun 		return;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	count = port->fifosize -
96*4882a593Smuzhiyun 		(readw(port->membase + MLB_USIO_REG_FBYTE) & 0xff);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	do {
99*4882a593Smuzhiyun 		writew(xmit->buf[xmit->tail], port->membase + MLB_USIO_REG_DR);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
102*4882a593Smuzhiyun 		port->icount.tx++;
103*4882a593Smuzhiyun 		if (uart_circ_empty(xmit))
104*4882a593Smuzhiyun 			break;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	} while (--count > 0);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	writew(readw(port->membase + MLB_USIO_REG_FCR) & ~MLB_USIO_FCR_FDRQ,
109*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_FCR);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	writeb(readb(port->membase + MLB_USIO_REG_SCR) | MLB_USIO_SCR_TBIE,
112*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_SCR);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
115*4882a593Smuzhiyun 		uart_write_wakeup(port);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (uart_circ_empty(xmit))
118*4882a593Smuzhiyun 		mlb_usio_stop_tx(port);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
mlb_usio_start_tx(struct uart_port * port)121*4882a593Smuzhiyun static void mlb_usio_start_tx(struct uart_port *port)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	u16 fcr = readw(port->membase + MLB_USIO_REG_FCR);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	writew(fcr | MLB_USIO_FCR_FTIE, port->membase + MLB_USIO_REG_FCR);
126*4882a593Smuzhiyun 	if (!(fcr & MLB_USIO_FCR_FDRQ))
127*4882a593Smuzhiyun 		return;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	writeb(readb(port->membase + MLB_USIO_REG_SCR) | MLB_USIO_SCR_TBIE,
130*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_SCR);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TBI)
133*4882a593Smuzhiyun 		mlb_usio_tx_chars(port);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
mlb_usio_stop_rx(struct uart_port * port)136*4882a593Smuzhiyun static void mlb_usio_stop_rx(struct uart_port *port)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	writeb(readb(port->membase + MLB_USIO_REG_SCR) & ~MLB_USIO_SCR_RIE,
139*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_SCR);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
mlb_usio_enable_ms(struct uart_port * port)142*4882a593Smuzhiyun static void mlb_usio_enable_ms(struct uart_port *port)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	writeb(readb(port->membase + MLB_USIO_REG_SCR) |
145*4882a593Smuzhiyun 	       MLB_USIO_SCR_RIE | MLB_USIO_SCR_RXE,
146*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_SCR);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
mlb_usio_rx_chars(struct uart_port * port)149*4882a593Smuzhiyun static void mlb_usio_rx_chars(struct uart_port *port)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct tty_port *ttyport = &port->state->port;
152*4882a593Smuzhiyun 	unsigned long flag = 0;
153*4882a593Smuzhiyun 	char ch = 0;
154*4882a593Smuzhiyun 	u8 status;
155*4882a593Smuzhiyun 	int max_count = 2;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	while (max_count--) {
158*4882a593Smuzhiyun 		status = readb(port->membase + MLB_USIO_REG_SSR);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		if (!(status & MLB_USIO_SSR_RDRF))
161*4882a593Smuzhiyun 			break;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		if (!(status & (MLB_USIO_SSR_ORE | MLB_USIO_SSR_FRE |
164*4882a593Smuzhiyun 				MLB_USIO_SSR_PE))) {
165*4882a593Smuzhiyun 			ch = readw(port->membase + MLB_USIO_REG_DR);
166*4882a593Smuzhiyun 			flag = TTY_NORMAL;
167*4882a593Smuzhiyun 			port->icount.rx++;
168*4882a593Smuzhiyun 			if (uart_handle_sysrq_char(port, ch))
169*4882a593Smuzhiyun 				continue;
170*4882a593Smuzhiyun 			uart_insert_char(port, status, MLB_USIO_SSR_ORE,
171*4882a593Smuzhiyun 					 ch, flag);
172*4882a593Smuzhiyun 			continue;
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 		if (status & MLB_USIO_SSR_PE)
175*4882a593Smuzhiyun 			port->icount.parity++;
176*4882a593Smuzhiyun 		if (status & MLB_USIO_SSR_ORE)
177*4882a593Smuzhiyun 			port->icount.overrun++;
178*4882a593Smuzhiyun 		status &= port->read_status_mask;
179*4882a593Smuzhiyun 		if (status & MLB_USIO_SSR_BRK) {
180*4882a593Smuzhiyun 			flag = TTY_BREAK;
181*4882a593Smuzhiyun 			ch = 0;
182*4882a593Smuzhiyun 		} else
183*4882a593Smuzhiyun 			if (status & MLB_USIO_SSR_PE) {
184*4882a593Smuzhiyun 				flag = TTY_PARITY;
185*4882a593Smuzhiyun 				ch = 0;
186*4882a593Smuzhiyun 			} else
187*4882a593Smuzhiyun 				if (status & MLB_USIO_SSR_FRE) {
188*4882a593Smuzhiyun 					flag = TTY_FRAME;
189*4882a593Smuzhiyun 					ch = 0;
190*4882a593Smuzhiyun 				}
191*4882a593Smuzhiyun 		if (flag)
192*4882a593Smuzhiyun 			uart_insert_char(port, status, MLB_USIO_SSR_ORE,
193*4882a593Smuzhiyun 					 ch, flag);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		writeb(readb(port->membase + MLB_USIO_REG_SSR) |
196*4882a593Smuzhiyun 				MLB_USIO_SSR_REC,
197*4882a593Smuzhiyun 				port->membase + MLB_USIO_REG_SSR);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		max_count = readw(port->membase + MLB_USIO_REG_FBYTE) >> 8;
200*4882a593Smuzhiyun 		writew(readw(port->membase + MLB_USIO_REG_FCR) |
201*4882a593Smuzhiyun 		       MLB_USIO_FCR_FE2 | MLB_USIO_FCR_FRIIE,
202*4882a593Smuzhiyun 		port->membase + MLB_USIO_REG_FCR);
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	tty_flip_buffer_push(ttyport);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
mlb_usio_rx_irq(int irq,void * dev_id)208*4882a593Smuzhiyun static irqreturn_t mlb_usio_rx_irq(int irq, void *dev_id)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	spin_lock(&port->lock);
213*4882a593Smuzhiyun 	mlb_usio_rx_chars(port);
214*4882a593Smuzhiyun 	spin_unlock(&port->lock);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return IRQ_HANDLED;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
mlb_usio_tx_irq(int irq,void * dev_id)219*4882a593Smuzhiyun static irqreturn_t mlb_usio_tx_irq(int irq, void *dev_id)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	spin_lock(&port->lock);
224*4882a593Smuzhiyun 	if (readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TBI)
225*4882a593Smuzhiyun 		mlb_usio_tx_chars(port);
226*4882a593Smuzhiyun 	spin_unlock(&port->lock);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return IRQ_HANDLED;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
mlb_usio_tx_empty(struct uart_port * port)231*4882a593Smuzhiyun static unsigned int mlb_usio_tx_empty(struct uart_port *port)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	return (readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TBI) ?
234*4882a593Smuzhiyun 		TIOCSER_TEMT : 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
mlb_usio_set_mctrl(struct uart_port * port,unsigned int mctrl)237*4882a593Smuzhiyun static void mlb_usio_set_mctrl(struct uart_port *port, unsigned int mctrl)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
mlb_usio_get_mctrl(struct uart_port * port)241*4882a593Smuzhiyun static unsigned int mlb_usio_get_mctrl(struct uart_port *port)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
mlb_usio_break_ctl(struct uart_port * port,int break_state)247*4882a593Smuzhiyun static void mlb_usio_break_ctl(struct uart_port *port, int break_state)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
mlb_usio_startup(struct uart_port * port)251*4882a593Smuzhiyun static int mlb_usio_startup(struct uart_port *port)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	const char *portname = to_platform_device(port->dev)->name;
254*4882a593Smuzhiyun 	unsigned long flags;
255*4882a593Smuzhiyun 	int ret, index = port->line;
256*4882a593Smuzhiyun 	unsigned char  escr;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ret = request_irq(mlb_usio_irq[index][RX], mlb_usio_rx_irq,
259*4882a593Smuzhiyun 				0, portname, port);
260*4882a593Smuzhiyun 	if (ret)
261*4882a593Smuzhiyun 		return ret;
262*4882a593Smuzhiyun 	ret = request_irq(mlb_usio_irq[index][TX], mlb_usio_tx_irq,
263*4882a593Smuzhiyun 				0, portname, port);
264*4882a593Smuzhiyun 	if (ret) {
265*4882a593Smuzhiyun 		free_irq(mlb_usio_irq[index][RX], port);
266*4882a593Smuzhiyun 		return ret;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	escr = readb(port->membase + MLB_USIO_REG_ESCR);
270*4882a593Smuzhiyun 	if (of_property_read_bool(port->dev->of_node, "auto-flow-control"))
271*4882a593Smuzhiyun 		escr |= MLB_USIO_ESCR_FLWEN;
272*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
273*4882a593Smuzhiyun 	writeb(0, port->membase + MLB_USIO_REG_SCR);
274*4882a593Smuzhiyun 	writeb(escr, port->membase + MLB_USIO_REG_ESCR);
275*4882a593Smuzhiyun 	writeb(MLB_USIO_SCR_UPCL, port->membase + MLB_USIO_REG_SCR);
276*4882a593Smuzhiyun 	writeb(MLB_USIO_SSR_REC, port->membase + MLB_USIO_REG_SSR);
277*4882a593Smuzhiyun 	writew(0, port->membase + MLB_USIO_REG_FCR);
278*4882a593Smuzhiyun 	writew(MLB_USIO_FCR_FCL1 | MLB_USIO_FCR_FCL2,
279*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_FCR);
280*4882a593Smuzhiyun 	writew(MLB_USIO_FCR_FE1 | MLB_USIO_FCR_FE2 | MLB_USIO_FCR_FRIIE,
281*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_FCR);
282*4882a593Smuzhiyun 	writew(0, port->membase + MLB_USIO_REG_FBYTE);
283*4882a593Smuzhiyun 	writew(BIT(12), port->membase + MLB_USIO_REG_FBYTE);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	writeb(MLB_USIO_SCR_TXE  | MLB_USIO_SCR_RIE | MLB_USIO_SCR_TBIE |
286*4882a593Smuzhiyun 	       MLB_USIO_SCR_RXE, port->membase + MLB_USIO_REG_SCR);
287*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
mlb_usio_shutdown(struct uart_port * port)292*4882a593Smuzhiyun static void mlb_usio_shutdown(struct uart_port *port)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	int index = port->line;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	free_irq(mlb_usio_irq[index][RX], port);
297*4882a593Smuzhiyun 	free_irq(mlb_usio_irq[index][TX], port);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
mlb_usio_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)300*4882a593Smuzhiyun static void mlb_usio_set_termios(struct uart_port *port,
301*4882a593Smuzhiyun 			struct ktermios *termios, struct ktermios *old)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	unsigned int escr, smr = MLB_USIO_SMR_SOE;
304*4882a593Smuzhiyun 	unsigned long flags, baud, quot;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	switch (termios->c_cflag & CSIZE) {
307*4882a593Smuzhiyun 	case CS5:
308*4882a593Smuzhiyun 		escr = MLB_USIO_ESCR_L_5BIT;
309*4882a593Smuzhiyun 		break;
310*4882a593Smuzhiyun 	case CS6:
311*4882a593Smuzhiyun 		escr = MLB_USIO_ESCR_L_6BIT;
312*4882a593Smuzhiyun 		break;
313*4882a593Smuzhiyun 	case CS7:
314*4882a593Smuzhiyun 		escr = MLB_USIO_ESCR_L_7BIT;
315*4882a593Smuzhiyun 		break;
316*4882a593Smuzhiyun 	case CS8:
317*4882a593Smuzhiyun 	default:
318*4882a593Smuzhiyun 		escr = MLB_USIO_ESCR_L_8BIT;
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (termios->c_cflag & CSTOPB)
323*4882a593Smuzhiyun 		smr |= MLB_USIO_SMR_SBL;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (termios->c_cflag & PARENB) {
326*4882a593Smuzhiyun 		escr |= MLB_USIO_ESCR_PEN;
327*4882a593Smuzhiyun 		if (termios->c_cflag & PARODD)
328*4882a593Smuzhiyun 			escr |= MLB_USIO_ESCR_P;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 	/* Set hard flow control */
331*4882a593Smuzhiyun 	if (of_property_read_bool(port->dev->of_node, "auto-flow-control") ||
332*4882a593Smuzhiyun 			(termios->c_cflag & CRTSCTS))
333*4882a593Smuzhiyun 		escr |= MLB_USIO_ESCR_FLWEN;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk);
336*4882a593Smuzhiyun 	if (baud > 1)
337*4882a593Smuzhiyun 		quot = port->uartclk / baud - 1;
338*4882a593Smuzhiyun 	else
339*4882a593Smuzhiyun 		quot = 0;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
342*4882a593Smuzhiyun 	uart_update_timeout(port, termios->c_cflag, baud);
343*4882a593Smuzhiyun 	port->read_status_mask = MLB_USIO_SSR_ORE | MLB_USIO_SSR_RDRF |
344*4882a593Smuzhiyun 				 MLB_USIO_SSR_TDRE;
345*4882a593Smuzhiyun 	if (termios->c_iflag & INPCK)
346*4882a593Smuzhiyun 		port->read_status_mask |= MLB_USIO_SSR_FRE | MLB_USIO_SSR_PE;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	port->ignore_status_mask = 0;
349*4882a593Smuzhiyun 	if (termios->c_iflag & IGNPAR)
350*4882a593Smuzhiyun 		port->ignore_status_mask |= MLB_USIO_SSR_FRE | MLB_USIO_SSR_PE;
351*4882a593Smuzhiyun 	if ((termios->c_iflag & IGNBRK) && (termios->c_iflag & IGNPAR))
352*4882a593Smuzhiyun 		port->ignore_status_mask |= MLB_USIO_SSR_ORE;
353*4882a593Smuzhiyun 	if ((termios->c_cflag & CREAD) == 0)
354*4882a593Smuzhiyun 		port->ignore_status_mask |= MLB_USIO_SSR_RDRF;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	writeb(0, port->membase + MLB_USIO_REG_SCR);
357*4882a593Smuzhiyun 	writeb(MLB_USIO_SCR_UPCL, port->membase + MLB_USIO_REG_SCR);
358*4882a593Smuzhiyun 	writeb(MLB_USIO_SSR_REC, port->membase + MLB_USIO_REG_SSR);
359*4882a593Smuzhiyun 	writew(0, port->membase + MLB_USIO_REG_FCR);
360*4882a593Smuzhiyun 	writeb(smr, port->membase + MLB_USIO_REG_SMR);
361*4882a593Smuzhiyun 	writeb(escr, port->membase + MLB_USIO_REG_ESCR);
362*4882a593Smuzhiyun 	writew(quot, port->membase + MLB_USIO_REG_BGR);
363*4882a593Smuzhiyun 	writew(0, port->membase + MLB_USIO_REG_FCR);
364*4882a593Smuzhiyun 	writew(MLB_USIO_FCR_FCL1 | MLB_USIO_FCR_FCL2 | MLB_USIO_FCR_FE1 |
365*4882a593Smuzhiyun 	       MLB_USIO_FCR_FE2 | MLB_USIO_FCR_FRIIE,
366*4882a593Smuzhiyun 	       port->membase + MLB_USIO_REG_FCR);
367*4882a593Smuzhiyun 	writew(0, port->membase + MLB_USIO_REG_FBYTE);
368*4882a593Smuzhiyun 	writew(BIT(12), port->membase + MLB_USIO_REG_FBYTE);
369*4882a593Smuzhiyun 	writeb(MLB_USIO_SCR_RIE | MLB_USIO_SCR_RXE | MLB_USIO_SCR_TBIE |
370*4882a593Smuzhiyun 	       MLB_USIO_SCR_TXE, port->membase + MLB_USIO_REG_SCR);
371*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
mlb_usio_type(struct uart_port * port)374*4882a593Smuzhiyun static const char *mlb_usio_type(struct uart_port *port)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	return ((port->type == PORT_MLB_USIO) ? USIO_NAME : NULL);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
mlb_usio_config_port(struct uart_port * port,int flags)379*4882a593Smuzhiyun static void mlb_usio_config_port(struct uart_port *port, int flags)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	if (flags & UART_CONFIG_TYPE)
382*4882a593Smuzhiyun 		port->type = PORT_MLB_USIO;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static const struct uart_ops mlb_usio_ops = {
386*4882a593Smuzhiyun 	.tx_empty	= mlb_usio_tx_empty,
387*4882a593Smuzhiyun 	.set_mctrl	= mlb_usio_set_mctrl,
388*4882a593Smuzhiyun 	.get_mctrl	= mlb_usio_get_mctrl,
389*4882a593Smuzhiyun 	.stop_tx	= mlb_usio_stop_tx,
390*4882a593Smuzhiyun 	.start_tx	= mlb_usio_start_tx,
391*4882a593Smuzhiyun 	.stop_rx	= mlb_usio_stop_rx,
392*4882a593Smuzhiyun 	.enable_ms	= mlb_usio_enable_ms,
393*4882a593Smuzhiyun 	.break_ctl	= mlb_usio_break_ctl,
394*4882a593Smuzhiyun 	.startup	= mlb_usio_startup,
395*4882a593Smuzhiyun 	.shutdown	= mlb_usio_shutdown,
396*4882a593Smuzhiyun 	.set_termios	= mlb_usio_set_termios,
397*4882a593Smuzhiyun 	.type		= mlb_usio_type,
398*4882a593Smuzhiyun 	.config_port	= mlb_usio_config_port,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_MILBEAUT_USIO_CONSOLE
402*4882a593Smuzhiyun 
mlb_usio_console_putchar(struct uart_port * port,int c)403*4882a593Smuzhiyun static void mlb_usio_console_putchar(struct uart_port *port, int c)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	while (!(readb(port->membase + MLB_USIO_REG_SSR) & MLB_USIO_SSR_TDRE))
406*4882a593Smuzhiyun 		cpu_relax();
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	writew(c, port->membase + MLB_USIO_REG_DR);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
mlb_usio_console_write(struct console * co,const char * s,unsigned int count)411*4882a593Smuzhiyun static void mlb_usio_console_write(struct console *co, const char *s,
412*4882a593Smuzhiyun 			       unsigned int count)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct uart_port *port = &mlb_usio_ports[co->index];
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	uart_console_write(port, s, count, mlb_usio_console_putchar);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
mlb_usio_console_setup(struct console * co,char * options)419*4882a593Smuzhiyun static int __init mlb_usio_console_setup(struct console *co, char *options)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	struct uart_port *port;
422*4882a593Smuzhiyun 	int baud = 115200;
423*4882a593Smuzhiyun 	int parity = 'n';
424*4882a593Smuzhiyun 	int flow = 'n';
425*4882a593Smuzhiyun 	int bits = 8;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (co->index >= CONFIG_SERIAL_MILBEAUT_USIO_PORTS)
428*4882a593Smuzhiyun 		return -ENODEV;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	port = &mlb_usio_ports[co->index];
431*4882a593Smuzhiyun 	if (!port->membase)
432*4882a593Smuzhiyun 		return -ENODEV;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (options)
436*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (of_property_read_bool(port->dev->of_node, "auto-flow-control"))
439*4882a593Smuzhiyun 		flow = 'r';
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun static struct uart_driver mlb_usio_uart_driver;
446*4882a593Smuzhiyun static struct console mlb_usio_console = {
447*4882a593Smuzhiyun 	.name   = USIO_UART_DEV_NAME,
448*4882a593Smuzhiyun 	.write  = mlb_usio_console_write,
449*4882a593Smuzhiyun 	.device = uart_console_device,
450*4882a593Smuzhiyun 	.setup  = mlb_usio_console_setup,
451*4882a593Smuzhiyun 	.flags  = CON_PRINTBUFFER,
452*4882a593Smuzhiyun 	.index  = -1,
453*4882a593Smuzhiyun 	.data   = &mlb_usio_uart_driver,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
mlb_usio_console_init(void)456*4882a593Smuzhiyun static int __init mlb_usio_console_init(void)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	register_console(&mlb_usio_console);
459*4882a593Smuzhiyun 	return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun console_initcall(mlb_usio_console_init);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 
mlb_usio_early_console_write(struct console * co,const char * s,u_int count)464*4882a593Smuzhiyun static void mlb_usio_early_console_write(struct console *co, const char *s,
465*4882a593Smuzhiyun 					u_int count)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	struct earlycon_device *dev = co->data;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	uart_console_write(&dev->port, s, count, mlb_usio_console_putchar);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
mlb_usio_early_console_setup(struct earlycon_device * device,const char * opt)472*4882a593Smuzhiyun static int __init mlb_usio_early_console_setup(struct earlycon_device *device,
473*4882a593Smuzhiyun 						const char *opt)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	if (!device->port.membase)
476*4882a593Smuzhiyun 		return -ENODEV;
477*4882a593Smuzhiyun 	device->con->write = mlb_usio_early_console_write;
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun OF_EARLYCON_DECLARE(mlb_usio, "socionext,milbeaut-usio-uart",
482*4882a593Smuzhiyun 			mlb_usio_early_console_setup);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define USIO_CONSOLE	(&mlb_usio_console)
485*4882a593Smuzhiyun #else
486*4882a593Smuzhiyun #define USIO_CONSOLE	NULL
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static struct  uart_driver mlb_usio_uart_driver = {
490*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
491*4882a593Smuzhiyun 	.driver_name	= USIO_NAME,
492*4882a593Smuzhiyun 	.dev_name	= USIO_UART_DEV_NAME,
493*4882a593Smuzhiyun 	.cons           = USIO_CONSOLE,
494*4882a593Smuzhiyun 	.nr		= CONFIG_SERIAL_MILBEAUT_USIO_PORTS,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
mlb_usio_probe(struct platform_device * pdev)497*4882a593Smuzhiyun static int mlb_usio_probe(struct platform_device *pdev)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct clk *clk = devm_clk_get(&pdev->dev, NULL);
500*4882a593Smuzhiyun 	struct uart_port *port;
501*4882a593Smuzhiyun 	struct resource *res;
502*4882a593Smuzhiyun 	int index = 0;
503*4882a593Smuzhiyun 	int ret;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
506*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing clock\n");
507*4882a593Smuzhiyun 		return PTR_ERR(clk);
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 	ret = clk_prepare_enable(clk);
510*4882a593Smuzhiyun 	if (ret) {
511*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Clock enable failed: %d\n", ret);
512*4882a593Smuzhiyun 		return ret;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	of_property_read_u32(pdev->dev.of_node, "index", &index);
515*4882a593Smuzhiyun 	port = &mlb_usio_ports[index];
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	port->private_data = (void *)clk;
518*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
519*4882a593Smuzhiyun 	if (res == NULL) {
520*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing regs\n");
521*4882a593Smuzhiyun 		ret = -ENODEV;
522*4882a593Smuzhiyun 		goto failed;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 	port->membase = devm_ioremap(&pdev->dev, res->start,
525*4882a593Smuzhiyun 				resource_size(res));
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	ret = platform_get_irq_byname(pdev, "rx");
528*4882a593Smuzhiyun 	mlb_usio_irq[index][RX] = ret;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	ret = platform_get_irq_byname(pdev, "tx");
531*4882a593Smuzhiyun 	mlb_usio_irq[index][TX] = ret;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	port->irq = mlb_usio_irq[index][RX];
534*4882a593Smuzhiyun 	port->uartclk = clk_get_rate(clk);
535*4882a593Smuzhiyun 	port->fifosize = 128;
536*4882a593Smuzhiyun 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MILBEAUT_USIO_CONSOLE);
537*4882a593Smuzhiyun 	port->iotype = UPIO_MEM32;
538*4882a593Smuzhiyun 	port->flags = UPF_BOOT_AUTOCONF | UPF_SPD_VHI;
539*4882a593Smuzhiyun 	port->line = index;
540*4882a593Smuzhiyun 	port->ops = &mlb_usio_ops;
541*4882a593Smuzhiyun 	port->dev = &pdev->dev;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	ret = uart_add_one_port(&mlb_usio_uart_driver, port);
544*4882a593Smuzhiyun 	if (ret) {
545*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Adding port failed: %d\n", ret);
546*4882a593Smuzhiyun 		goto failed;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun failed:
551*4882a593Smuzhiyun 	clk_disable_unprepare(clk);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return ret;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
mlb_usio_remove(struct platform_device * pdev)556*4882a593Smuzhiyun static int mlb_usio_remove(struct platform_device *pdev)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct uart_port *port = &mlb_usio_ports[pdev->id];
559*4882a593Smuzhiyun 	struct clk *clk = port->private_data;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	uart_remove_one_port(&mlb_usio_uart_driver, port);
562*4882a593Smuzhiyun 	clk_disable_unprepare(clk);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static const struct of_device_id mlb_usio_dt_ids[] = {
568*4882a593Smuzhiyun 	{ .compatible = "socionext,milbeaut-usio-uart" },
569*4882a593Smuzhiyun 	{ /* sentinel */ }
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mlb_usio_dt_ids);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static struct platform_driver mlb_usio_driver = {
574*4882a593Smuzhiyun 	.probe          = mlb_usio_probe,
575*4882a593Smuzhiyun 	.remove         = mlb_usio_remove,
576*4882a593Smuzhiyun 	.driver         = {
577*4882a593Smuzhiyun 		.name   = USIO_NAME,
578*4882a593Smuzhiyun 		.of_match_table = mlb_usio_dt_ids,
579*4882a593Smuzhiyun 	},
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
mlb_usio_init(void)582*4882a593Smuzhiyun static int __init mlb_usio_init(void)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	int ret = uart_register_driver(&mlb_usio_uart_driver);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (ret) {
587*4882a593Smuzhiyun 		pr_err("%s: uart registration failed: %d\n", __func__, ret);
588*4882a593Smuzhiyun 		return ret;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 	ret = platform_driver_register(&mlb_usio_driver);
591*4882a593Smuzhiyun 	if (ret) {
592*4882a593Smuzhiyun 		uart_unregister_driver(&mlb_usio_uart_driver);
593*4882a593Smuzhiyun 		pr_err("%s: drv registration failed: %d\n", __func__, ret);
594*4882a593Smuzhiyun 		return ret;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
mlb_usio_exit(void)600*4882a593Smuzhiyun static void __exit mlb_usio_exit(void)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	platform_driver_unregister(&mlb_usio_driver);
603*4882a593Smuzhiyun 	uart_unregister_driver(&mlb_usio_uart_driver);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun module_init(mlb_usio_init);
607*4882a593Smuzhiyun module_exit(mlb_usio_exit);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun MODULE_AUTHOR("SOCIONEXT");
610*4882a593Smuzhiyun MODULE_DESCRIPTION("MILBEAUT_USIO/UART Driver");
611*4882a593Smuzhiyun MODULE_LICENSE("GPL");
612