xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/men_z135_uart.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MEN 16z135 High Speed UART
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 MEN Mikroelektronik GmbH (www.men.de)
6*4882a593Smuzhiyun  * Author: Johannes Thumshirn <johannes.thumshirn@men.de>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ":" fmt
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/serial_core.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/tty_flip.h>
17*4882a593Smuzhiyun #include <linux/bitops.h>
18*4882a593Smuzhiyun #include <linux/mcb.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MEN_Z135_MAX_PORTS		12
21*4882a593Smuzhiyun #define MEN_Z135_BASECLK		29491200
22*4882a593Smuzhiyun #define MEN_Z135_FIFO_SIZE		1024
23*4882a593Smuzhiyun #define MEN_Z135_FIFO_WATERMARK		1020
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MEN_Z135_STAT_REG		0x0
26*4882a593Smuzhiyun #define MEN_Z135_RX_RAM			0x4
27*4882a593Smuzhiyun #define MEN_Z135_TX_RAM			0x400
28*4882a593Smuzhiyun #define MEN_Z135_RX_CTRL		0x800
29*4882a593Smuzhiyun #define MEN_Z135_TX_CTRL		0x804
30*4882a593Smuzhiyun #define MEN_Z135_CONF_REG		0x808
31*4882a593Smuzhiyun #define MEN_Z135_UART_FREQ		0x80c
32*4882a593Smuzhiyun #define MEN_Z135_BAUD_REG		0x810
33*4882a593Smuzhiyun #define MEN_Z135_TIMEOUT		0x814
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define IRQ_ID(x) ((x) & 0x1f)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MEN_Z135_IER_RXCIEN BIT(0)		/* RX Space IRQ */
38*4882a593Smuzhiyun #define MEN_Z135_IER_TXCIEN BIT(1)		/* TX Space IRQ */
39*4882a593Smuzhiyun #define MEN_Z135_IER_RLSIEN BIT(2)		/* Receiver Line Status IRQ */
40*4882a593Smuzhiyun #define MEN_Z135_IER_MSIEN  BIT(3)		/* Modem Status IRQ */
41*4882a593Smuzhiyun #define MEN_Z135_ALL_IRQS (MEN_Z135_IER_RXCIEN		\
42*4882a593Smuzhiyun 				| MEN_Z135_IER_RLSIEN	\
43*4882a593Smuzhiyun 				| MEN_Z135_IER_MSIEN	\
44*4882a593Smuzhiyun 				| MEN_Z135_IER_TXCIEN)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define MEN_Z135_MCR_DTR	BIT(24)
47*4882a593Smuzhiyun #define MEN_Z135_MCR_RTS	BIT(25)
48*4882a593Smuzhiyun #define MEN_Z135_MCR_OUT1	BIT(26)
49*4882a593Smuzhiyun #define MEN_Z135_MCR_OUT2	BIT(27)
50*4882a593Smuzhiyun #define MEN_Z135_MCR_LOOP	BIT(28)
51*4882a593Smuzhiyun #define MEN_Z135_MCR_RCFC	BIT(29)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define MEN_Z135_MSR_DCTS	BIT(0)
54*4882a593Smuzhiyun #define MEN_Z135_MSR_DDSR	BIT(1)
55*4882a593Smuzhiyun #define MEN_Z135_MSR_DRI	BIT(2)
56*4882a593Smuzhiyun #define MEN_Z135_MSR_DDCD	BIT(3)
57*4882a593Smuzhiyun #define MEN_Z135_MSR_CTS	BIT(4)
58*4882a593Smuzhiyun #define MEN_Z135_MSR_DSR	BIT(5)
59*4882a593Smuzhiyun #define MEN_Z135_MSR_RI		BIT(6)
60*4882a593Smuzhiyun #define MEN_Z135_MSR_DCD	BIT(7)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MEN_Z135_LCR_SHIFT 8	/* LCR shift mask */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define MEN_Z135_WL5 0		/* CS5 */
65*4882a593Smuzhiyun #define MEN_Z135_WL6 1		/* CS6 */
66*4882a593Smuzhiyun #define MEN_Z135_WL7 2		/* CS7 */
67*4882a593Smuzhiyun #define MEN_Z135_WL8 3		/* CS8 */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define MEN_Z135_STB_SHIFT 2	/* Stopbits */
70*4882a593Smuzhiyun #define MEN_Z135_NSTB1 0
71*4882a593Smuzhiyun #define MEN_Z135_NSTB2 1
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MEN_Z135_PEN_SHIFT 3	/* Parity enable */
74*4882a593Smuzhiyun #define MEN_Z135_PAR_DIS 0
75*4882a593Smuzhiyun #define MEN_Z135_PAR_ENA 1
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MEN_Z135_PTY_SHIFT 4	/* Parity type */
78*4882a593Smuzhiyun #define MEN_Z135_PTY_ODD 0
79*4882a593Smuzhiyun #define MEN_Z135_PTY_EVN 1
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define MEN_Z135_LSR_DR BIT(0)
82*4882a593Smuzhiyun #define MEN_Z135_LSR_OE BIT(1)
83*4882a593Smuzhiyun #define MEN_Z135_LSR_PE BIT(2)
84*4882a593Smuzhiyun #define MEN_Z135_LSR_FE BIT(3)
85*4882a593Smuzhiyun #define MEN_Z135_LSR_BI BIT(4)
86*4882a593Smuzhiyun #define MEN_Z135_LSR_THEP BIT(5)
87*4882a593Smuzhiyun #define MEN_Z135_LSR_TEXP BIT(6)
88*4882a593Smuzhiyun #define MEN_Z135_LSR_RXFIFOERR BIT(7)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define MEN_Z135_IRQ_ID_RLS BIT(0)
91*4882a593Smuzhiyun #define MEN_Z135_IRQ_ID_RDA BIT(1)
92*4882a593Smuzhiyun #define MEN_Z135_IRQ_ID_CTI BIT(2)
93*4882a593Smuzhiyun #define MEN_Z135_IRQ_ID_TSA BIT(3)
94*4882a593Smuzhiyun #define MEN_Z135_IRQ_ID_MST BIT(4)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define LCR(x) (((x) >> MEN_Z135_LCR_SHIFT) & 0xff)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define BYTES_TO_ALIGN(x) ((x) & 0x3)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static int line;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static int txlvl = 5;
103*4882a593Smuzhiyun module_param(txlvl, int, S_IRUGO);
104*4882a593Smuzhiyun MODULE_PARM_DESC(txlvl, "TX IRQ trigger level 0-7, default 5 (128 byte)");
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static int rxlvl = 6;
107*4882a593Smuzhiyun module_param(rxlvl, int, S_IRUGO);
108*4882a593Smuzhiyun MODULE_PARM_DESC(rxlvl, "RX IRQ trigger level 0-7, default 6 (256 byte)");
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static int align;
111*4882a593Smuzhiyun module_param(align, int, S_IRUGO);
112*4882a593Smuzhiyun MODULE_PARM_DESC(align, "Keep hardware FIFO write pointer aligned, default 0");
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static uint rx_timeout;
115*4882a593Smuzhiyun module_param(rx_timeout, uint, S_IRUGO);
116*4882a593Smuzhiyun MODULE_PARM_DESC(rx_timeout, "RX timeout. "
117*4882a593Smuzhiyun 		"Timeout in seconds = (timeout_reg * baud_reg * 4) / freq_reg");
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun struct men_z135_port {
120*4882a593Smuzhiyun 	struct uart_port port;
121*4882a593Smuzhiyun 	struct mcb_device *mdev;
122*4882a593Smuzhiyun 	struct resource *mem;
123*4882a593Smuzhiyun 	unsigned char *rxbuf;
124*4882a593Smuzhiyun 	u32 stat_reg;
125*4882a593Smuzhiyun 	spinlock_t lock;
126*4882a593Smuzhiyun 	bool automode;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun #define to_men_z135(port) container_of((port), struct men_z135_port, port)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /**
131*4882a593Smuzhiyun  * men_z135_reg_set() - Set value in register
132*4882a593Smuzhiyun  * @uart: The UART port
133*4882a593Smuzhiyun  * @addr: Register address
134*4882a593Smuzhiyun  * @val: value to set
135*4882a593Smuzhiyun  */
men_z135_reg_set(struct men_z135_port * uart,u32 addr,u32 val)136*4882a593Smuzhiyun static inline void men_z135_reg_set(struct men_z135_port *uart,
137*4882a593Smuzhiyun 				u32 addr, u32 val)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
140*4882a593Smuzhiyun 	unsigned long flags;
141*4882a593Smuzhiyun 	u32 reg;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	spin_lock_irqsave(&uart->lock, flags);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	reg = ioread32(port->membase + addr);
146*4882a593Smuzhiyun 	reg |= val;
147*4882a593Smuzhiyun 	iowrite32(reg, port->membase + addr);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	spin_unlock_irqrestore(&uart->lock, flags);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /**
153*4882a593Smuzhiyun  * men_z135_reg_clr() - Unset value in register
154*4882a593Smuzhiyun  * @uart: The UART port
155*4882a593Smuzhiyun  * @addr: Register address
156*4882a593Smuzhiyun  * @val: value to clear
157*4882a593Smuzhiyun  */
men_z135_reg_clr(struct men_z135_port * uart,u32 addr,u32 val)158*4882a593Smuzhiyun static void men_z135_reg_clr(struct men_z135_port *uart,
159*4882a593Smuzhiyun 				u32 addr, u32 val)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
162*4882a593Smuzhiyun 	unsigned long flags;
163*4882a593Smuzhiyun 	u32 reg;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	spin_lock_irqsave(&uart->lock, flags);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	reg = ioread32(port->membase + addr);
168*4882a593Smuzhiyun 	reg &= ~val;
169*4882a593Smuzhiyun 	iowrite32(reg, port->membase + addr);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	spin_unlock_irqrestore(&uart->lock, flags);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun  * men_z135_handle_modem_status() - Handle change of modem status
176*4882a593Smuzhiyun  * @uart: The UART port
177*4882a593Smuzhiyun  *
178*4882a593Smuzhiyun  * Handle change of modem status register. This is done by reading the "delta"
179*4882a593Smuzhiyun  * versions of DCD (Data Carrier Detect) and CTS (Clear To Send).
180*4882a593Smuzhiyun  */
men_z135_handle_modem_status(struct men_z135_port * uart)181*4882a593Smuzhiyun static void men_z135_handle_modem_status(struct men_z135_port *uart)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	u8 msr;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	msr = (uart->stat_reg >> 8) & 0xff;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (msr & MEN_Z135_MSR_DDCD)
188*4882a593Smuzhiyun 		uart_handle_dcd_change(&uart->port,
189*4882a593Smuzhiyun 				msr & MEN_Z135_MSR_DCD);
190*4882a593Smuzhiyun 	if (msr & MEN_Z135_MSR_DCTS)
191*4882a593Smuzhiyun 		uart_handle_cts_change(&uart->port,
192*4882a593Smuzhiyun 				msr & MEN_Z135_MSR_CTS);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
men_z135_handle_lsr(struct men_z135_port * uart)195*4882a593Smuzhiyun static void men_z135_handle_lsr(struct men_z135_port *uart)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
198*4882a593Smuzhiyun 	u8 lsr;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	lsr = (uart->stat_reg >> 16) & 0xff;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (lsr & MEN_Z135_LSR_OE)
203*4882a593Smuzhiyun 		port->icount.overrun++;
204*4882a593Smuzhiyun 	if (lsr & MEN_Z135_LSR_PE)
205*4882a593Smuzhiyun 		port->icount.parity++;
206*4882a593Smuzhiyun 	if (lsr & MEN_Z135_LSR_FE)
207*4882a593Smuzhiyun 		port->icount.frame++;
208*4882a593Smuzhiyun 	if (lsr & MEN_Z135_LSR_BI) {
209*4882a593Smuzhiyun 		port->icount.brk++;
210*4882a593Smuzhiyun 		uart_handle_break(port);
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /**
215*4882a593Smuzhiyun  * get_rx_fifo_content() - Get the number of bytes in RX FIFO
216*4882a593Smuzhiyun  * @uart: The UART port
217*4882a593Smuzhiyun  *
218*4882a593Smuzhiyun  * Read RXC register from hardware and return current FIFO fill size.
219*4882a593Smuzhiyun  */
get_rx_fifo_content(struct men_z135_port * uart)220*4882a593Smuzhiyun static u16 get_rx_fifo_content(struct men_z135_port *uart)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
223*4882a593Smuzhiyun 	u32 stat_reg;
224*4882a593Smuzhiyun 	u16 rxc;
225*4882a593Smuzhiyun 	u8 rxc_lo;
226*4882a593Smuzhiyun 	u8 rxc_hi;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
229*4882a593Smuzhiyun 	rxc_lo = stat_reg >> 24;
230*4882a593Smuzhiyun 	rxc_hi = (stat_reg & 0xC0) >> 6;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	rxc = rxc_lo | (rxc_hi << 8);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return rxc;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /**
238*4882a593Smuzhiyun  * men_z135_handle_rx() - RX tasklet routine
239*4882a593Smuzhiyun  * @uart: Pointer to struct men_z135_port
240*4882a593Smuzhiyun  *
241*4882a593Smuzhiyun  * Copy from RX FIFO and acknowledge number of bytes copied.
242*4882a593Smuzhiyun  */
men_z135_handle_rx(struct men_z135_port * uart)243*4882a593Smuzhiyun static void men_z135_handle_rx(struct men_z135_port *uart)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
246*4882a593Smuzhiyun 	struct tty_port *tport = &port->state->port;
247*4882a593Smuzhiyun 	int copied;
248*4882a593Smuzhiyun 	u16 size;
249*4882a593Smuzhiyun 	int room;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	size = get_rx_fifo_content(uart);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (size == 0)
254*4882a593Smuzhiyun 		return;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Avoid accidently accessing TX FIFO instead of RX FIFO. Last
257*4882a593Smuzhiyun 	 * longword in RX FIFO cannot be read.(0x004-0x3FF)
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 	if (size > MEN_Z135_FIFO_WATERMARK)
260*4882a593Smuzhiyun 		size = MEN_Z135_FIFO_WATERMARK;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	room = tty_buffer_request_room(tport, size);
263*4882a593Smuzhiyun 	if (room != size)
264*4882a593Smuzhiyun 		dev_warn(&uart->mdev->dev,
265*4882a593Smuzhiyun 			"Not enough room in flip buffer, truncating to %d\n",
266*4882a593Smuzhiyun 			room);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (room == 0)
269*4882a593Smuzhiyun 		return;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	memcpy_fromio(uart->rxbuf, port->membase + MEN_Z135_RX_RAM, room);
272*4882a593Smuzhiyun 	/* Be sure to first copy all data and then acknowledge it */
273*4882a593Smuzhiyun 	mb();
274*4882a593Smuzhiyun 	iowrite32(room, port->membase +  MEN_Z135_RX_CTRL);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	copied = tty_insert_flip_string(tport, uart->rxbuf, room);
277*4882a593Smuzhiyun 	if (copied != room)
278*4882a593Smuzhiyun 		dev_warn(&uart->mdev->dev,
279*4882a593Smuzhiyun 			"Only copied %d instead of %d bytes\n",
280*4882a593Smuzhiyun 			copied, room);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	port->icount.rx += copied;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	tty_flip_buffer_push(tport);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /**
289*4882a593Smuzhiyun  * men_z135_handle_tx() - TX tasklet routine
290*4882a593Smuzhiyun  * @uart: Pointer to struct men_z135_port
291*4882a593Smuzhiyun  *
292*4882a593Smuzhiyun  */
men_z135_handle_tx(struct men_z135_port * uart)293*4882a593Smuzhiyun static void men_z135_handle_tx(struct men_z135_port *uart)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
296*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
297*4882a593Smuzhiyun 	u32 txc;
298*4882a593Smuzhiyun 	u32 wptr;
299*4882a593Smuzhiyun 	int qlen;
300*4882a593Smuzhiyun 	int n;
301*4882a593Smuzhiyun 	int txfree;
302*4882a593Smuzhiyun 	int head;
303*4882a593Smuzhiyun 	int tail;
304*4882a593Smuzhiyun 	int s;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (uart_circ_empty(xmit))
307*4882a593Smuzhiyun 		goto out;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (uart_tx_stopped(port))
310*4882a593Smuzhiyun 		goto out;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (port->x_char)
313*4882a593Smuzhiyun 		goto out;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* calculate bytes to copy */
316*4882a593Smuzhiyun 	qlen = uart_circ_chars_pending(xmit);
317*4882a593Smuzhiyun 	if (qlen <= 0)
318*4882a593Smuzhiyun 		goto out;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	wptr = ioread32(port->membase + MEN_Z135_TX_CTRL);
321*4882a593Smuzhiyun 	txc = (wptr >> 16) & 0x3ff;
322*4882a593Smuzhiyun 	wptr &= 0x3ff;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (txc > MEN_Z135_FIFO_WATERMARK)
325*4882a593Smuzhiyun 		txc = MEN_Z135_FIFO_WATERMARK;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	txfree = MEN_Z135_FIFO_WATERMARK - txc;
328*4882a593Smuzhiyun 	if (txfree <= 0) {
329*4882a593Smuzhiyun 		dev_err(&uart->mdev->dev,
330*4882a593Smuzhiyun 			"Not enough room in TX FIFO have %d, need %d\n",
331*4882a593Smuzhiyun 			txfree, qlen);
332*4882a593Smuzhiyun 		goto irq_en;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* if we're not aligned, it's better to copy only 1 or 2 bytes and
336*4882a593Smuzhiyun 	 * then the rest.
337*4882a593Smuzhiyun 	 */
338*4882a593Smuzhiyun 	if (align && qlen >= 3 && BYTES_TO_ALIGN(wptr))
339*4882a593Smuzhiyun 		n = 4 - BYTES_TO_ALIGN(wptr);
340*4882a593Smuzhiyun 	else if (qlen > txfree)
341*4882a593Smuzhiyun 		n = txfree;
342*4882a593Smuzhiyun 	else
343*4882a593Smuzhiyun 		n = qlen;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (n <= 0)
346*4882a593Smuzhiyun 		goto irq_en;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	head = xmit->head & (UART_XMIT_SIZE - 1);
349*4882a593Smuzhiyun 	tail = xmit->tail & (UART_XMIT_SIZE - 1);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	s = ((head >= tail) ? head : UART_XMIT_SIZE) - tail;
352*4882a593Smuzhiyun 	n = min(n, s);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	memcpy_toio(port->membase + MEN_Z135_TX_RAM, &xmit->buf[xmit->tail], n);
355*4882a593Smuzhiyun 	xmit->tail = (xmit->tail + n) & (UART_XMIT_SIZE - 1);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	iowrite32(n & 0x3ff, port->membase + MEN_Z135_TX_CTRL);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	port->icount.tx += n;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
362*4882a593Smuzhiyun 		uart_write_wakeup(port);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun irq_en:
365*4882a593Smuzhiyun 	if (!uart_circ_empty(xmit))
366*4882a593Smuzhiyun 		men_z135_reg_set(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
367*4882a593Smuzhiyun 	else
368*4882a593Smuzhiyun 		men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun out:
371*4882a593Smuzhiyun 	return;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun  * men_z135_intr() - Handle legacy IRQs
377*4882a593Smuzhiyun  * @irq: The IRQ number
378*4882a593Smuzhiyun  * @data: Pointer to UART port
379*4882a593Smuzhiyun  *
380*4882a593Smuzhiyun  * Check IIR register to find the cause of the interrupt and handle it.
381*4882a593Smuzhiyun  * It is possible that multiple interrupts reason bits are set and reading
382*4882a593Smuzhiyun  * the IIR is a destructive read, so we always need to check for all possible
383*4882a593Smuzhiyun  * interrupts and handle them.
384*4882a593Smuzhiyun  */
men_z135_intr(int irq,void * data)385*4882a593Smuzhiyun static irqreturn_t men_z135_intr(int irq, void *data)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct men_z135_port *uart = (struct men_z135_port *)data;
388*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
389*4882a593Smuzhiyun 	bool handled = false;
390*4882a593Smuzhiyun 	int irq_id;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	uart->stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
393*4882a593Smuzhiyun 	irq_id = IRQ_ID(uart->stat_reg);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (!irq_id)
396*4882a593Smuzhiyun 		goto out;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	spin_lock(&port->lock);
399*4882a593Smuzhiyun 	/* It's save to write to IIR[7:6] RXC[9:8] */
400*4882a593Smuzhiyun 	iowrite8(irq_id, port->membase + MEN_Z135_STAT_REG);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (irq_id & MEN_Z135_IRQ_ID_RLS) {
403*4882a593Smuzhiyun 		men_z135_handle_lsr(uart);
404*4882a593Smuzhiyun 		handled = true;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (irq_id & (MEN_Z135_IRQ_ID_RDA | MEN_Z135_IRQ_ID_CTI)) {
408*4882a593Smuzhiyun 		if (irq_id & MEN_Z135_IRQ_ID_CTI)
409*4882a593Smuzhiyun 			dev_dbg(&uart->mdev->dev, "Character Timeout Indication\n");
410*4882a593Smuzhiyun 		men_z135_handle_rx(uart);
411*4882a593Smuzhiyun 		handled = true;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (irq_id & MEN_Z135_IRQ_ID_TSA) {
415*4882a593Smuzhiyun 		men_z135_handle_tx(uart);
416*4882a593Smuzhiyun 		handled = true;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (irq_id & MEN_Z135_IRQ_ID_MST) {
420*4882a593Smuzhiyun 		men_z135_handle_modem_status(uart);
421*4882a593Smuzhiyun 		handled = true;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	spin_unlock(&port->lock);
425*4882a593Smuzhiyun out:
426*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun  * men_z135_request_irq() - Request IRQ for 16z135 core
431*4882a593Smuzhiyun  * @uart: z135 private uart port structure
432*4882a593Smuzhiyun  *
433*4882a593Smuzhiyun  * Request an IRQ for 16z135 to use. First try using MSI, if it fails
434*4882a593Smuzhiyun  * fall back to using legacy interrupts.
435*4882a593Smuzhiyun  */
men_z135_request_irq(struct men_z135_port * uart)436*4882a593Smuzhiyun static int men_z135_request_irq(struct men_z135_port *uart)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct device *dev = &uart->mdev->dev;
439*4882a593Smuzhiyun 	struct uart_port *port = &uart->port;
440*4882a593Smuzhiyun 	int err = 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	err = request_irq(port->irq, men_z135_intr, IRQF_SHARED,
443*4882a593Smuzhiyun 			"men_z135_intr", uart);
444*4882a593Smuzhiyun 	if (err)
445*4882a593Smuzhiyun 		dev_err(dev, "Error %d getting interrupt\n", err);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return err;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /**
451*4882a593Smuzhiyun  * men_z135_tx_empty() - Handle tx_empty call
452*4882a593Smuzhiyun  * @port: The UART port
453*4882a593Smuzhiyun  *
454*4882a593Smuzhiyun  * This function tests whether the TX FIFO and shifter for the port
455*4882a593Smuzhiyun  * described by @port is empty.
456*4882a593Smuzhiyun  */
men_z135_tx_empty(struct uart_port * port)457*4882a593Smuzhiyun static unsigned int men_z135_tx_empty(struct uart_port *port)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	u32 wptr;
460*4882a593Smuzhiyun 	u16 txc;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	wptr = ioread32(port->membase + MEN_Z135_TX_CTRL);
463*4882a593Smuzhiyun 	txc = (wptr >> 16) & 0x3ff;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (txc == 0)
466*4882a593Smuzhiyun 		return TIOCSER_TEMT;
467*4882a593Smuzhiyun 	else
468*4882a593Smuzhiyun 		return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /**
472*4882a593Smuzhiyun  * men_z135_set_mctrl() - Set modem control lines
473*4882a593Smuzhiyun  * @port: The UART port
474*4882a593Smuzhiyun  * @mctrl: The modem control lines
475*4882a593Smuzhiyun  *
476*4882a593Smuzhiyun  * This function sets the modem control lines for a port described by @port
477*4882a593Smuzhiyun  * to the state described by @mctrl
478*4882a593Smuzhiyun  */
men_z135_set_mctrl(struct uart_port * port,unsigned int mctrl)479*4882a593Smuzhiyun static void men_z135_set_mctrl(struct uart_port *port, unsigned int mctrl)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	u32 old;
482*4882a593Smuzhiyun 	u32 conf_reg;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	conf_reg = old = ioread32(port->membase + MEN_Z135_CONF_REG);
485*4882a593Smuzhiyun 	if (mctrl & TIOCM_RTS)
486*4882a593Smuzhiyun 		conf_reg |= MEN_Z135_MCR_RTS;
487*4882a593Smuzhiyun 	else
488*4882a593Smuzhiyun 		conf_reg &= ~MEN_Z135_MCR_RTS;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (mctrl & TIOCM_DTR)
491*4882a593Smuzhiyun 		conf_reg |= MEN_Z135_MCR_DTR;
492*4882a593Smuzhiyun 	else
493*4882a593Smuzhiyun 		conf_reg &= ~MEN_Z135_MCR_DTR;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (mctrl & TIOCM_OUT1)
496*4882a593Smuzhiyun 		conf_reg |= MEN_Z135_MCR_OUT1;
497*4882a593Smuzhiyun 	else
498*4882a593Smuzhiyun 		conf_reg &= ~MEN_Z135_MCR_OUT1;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (mctrl & TIOCM_OUT2)
501*4882a593Smuzhiyun 		conf_reg |= MEN_Z135_MCR_OUT2;
502*4882a593Smuzhiyun 	else
503*4882a593Smuzhiyun 		conf_reg &= ~MEN_Z135_MCR_OUT2;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (mctrl & TIOCM_LOOP)
506*4882a593Smuzhiyun 		conf_reg |= MEN_Z135_MCR_LOOP;
507*4882a593Smuzhiyun 	else
508*4882a593Smuzhiyun 		conf_reg &= ~MEN_Z135_MCR_LOOP;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (conf_reg != old)
511*4882a593Smuzhiyun 		iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /**
515*4882a593Smuzhiyun  * men_z135_get_mctrl() - Get modem control lines
516*4882a593Smuzhiyun  * @port: The UART port
517*4882a593Smuzhiyun  *
518*4882a593Smuzhiyun  * Retruns the current state of modem control inputs.
519*4882a593Smuzhiyun  */
men_z135_get_mctrl(struct uart_port * port)520*4882a593Smuzhiyun static unsigned int men_z135_get_mctrl(struct uart_port *port)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	unsigned int mctrl = 0;
523*4882a593Smuzhiyun 	u8 msr;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	msr = ioread8(port->membase + MEN_Z135_STAT_REG + 1);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	if (msr & MEN_Z135_MSR_CTS)
528*4882a593Smuzhiyun 		mctrl |= TIOCM_CTS;
529*4882a593Smuzhiyun 	if (msr & MEN_Z135_MSR_DSR)
530*4882a593Smuzhiyun 		mctrl |= TIOCM_DSR;
531*4882a593Smuzhiyun 	if (msr & MEN_Z135_MSR_RI)
532*4882a593Smuzhiyun 		mctrl |= TIOCM_RI;
533*4882a593Smuzhiyun 	if (msr & MEN_Z135_MSR_DCD)
534*4882a593Smuzhiyun 		mctrl |= TIOCM_CAR;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return mctrl;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /**
540*4882a593Smuzhiyun  * men_z135_stop_tx() - Stop transmitting characters
541*4882a593Smuzhiyun  * @port: The UART port
542*4882a593Smuzhiyun  *
543*4882a593Smuzhiyun  * Stop transmitting characters. This might be due to CTS line becomming
544*4882a593Smuzhiyun  * inactive or the tty layer indicating we want to stop transmission due to
545*4882a593Smuzhiyun  * an XOFF character.
546*4882a593Smuzhiyun  */
men_z135_stop_tx(struct uart_port * port)547*4882a593Smuzhiyun static void men_z135_stop_tx(struct uart_port *port)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun  * men_z135_disable_ms() - Disable Modem Status
556*4882a593Smuzhiyun  * port: The UART port
557*4882a593Smuzhiyun  *
558*4882a593Smuzhiyun  * Enable Modem Status IRQ.
559*4882a593Smuzhiyun  */
men_z135_disable_ms(struct uart_port * port)560*4882a593Smuzhiyun static void men_z135_disable_ms(struct uart_port *port)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_MSIEN);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /**
568*4882a593Smuzhiyun  * men_z135_start_tx() - Start transmitting characters
569*4882a593Smuzhiyun  * @port: The UART port
570*4882a593Smuzhiyun  *
571*4882a593Smuzhiyun  * Start transmitting character. This actually doesn't transmit anything, but
572*4882a593Smuzhiyun  * fires off the TX tasklet.
573*4882a593Smuzhiyun  */
men_z135_start_tx(struct uart_port * port)574*4882a593Smuzhiyun static void men_z135_start_tx(struct uart_port *port)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (uart->automode)
579*4882a593Smuzhiyun 		men_z135_disable_ms(port);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	men_z135_handle_tx(uart);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun /**
585*4882a593Smuzhiyun  * men_z135_stop_rx() - Stop receiving characters
586*4882a593Smuzhiyun  * @port: The UART port
587*4882a593Smuzhiyun  *
588*4882a593Smuzhiyun  * Stop receiving characters; the port is in the process of being closed.
589*4882a593Smuzhiyun  */
men_z135_stop_rx(struct uart_port * port)590*4882a593Smuzhiyun static void men_z135_stop_rx(struct uart_port *port)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_RXCIEN);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /**
598*4882a593Smuzhiyun  * men_z135_enable_ms() - Enable Modem Status
599*4882a593Smuzhiyun  * @port: the port
600*4882a593Smuzhiyun  *
601*4882a593Smuzhiyun  * Enable Modem Status IRQ.
602*4882a593Smuzhiyun  */
men_z135_enable_ms(struct uart_port * port)603*4882a593Smuzhiyun static void men_z135_enable_ms(struct uart_port *port)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	men_z135_reg_set(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_MSIEN);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
men_z135_startup(struct uart_port * port)610*4882a593Smuzhiyun static int men_z135_startup(struct uart_port *port)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
613*4882a593Smuzhiyun 	int err;
614*4882a593Smuzhiyun 	u32 conf_reg = 0;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	err = men_z135_request_irq(uart);
617*4882a593Smuzhiyun 	if (err)
618*4882a593Smuzhiyun 		return -ENODEV;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	conf_reg = ioread32(port->membase + MEN_Z135_CONF_REG);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* Activate all but TX space available IRQ */
623*4882a593Smuzhiyun 	conf_reg |= MEN_Z135_ALL_IRQS & ~MEN_Z135_IER_TXCIEN;
624*4882a593Smuzhiyun 	conf_reg &= ~(0xff << 16);
625*4882a593Smuzhiyun 	conf_reg |= (txlvl << 16);
626*4882a593Smuzhiyun 	conf_reg |= (rxlvl << 20);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (rx_timeout)
631*4882a593Smuzhiyun 		iowrite32(rx_timeout, port->membase + MEN_Z135_TIMEOUT);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
men_z135_shutdown(struct uart_port * port)636*4882a593Smuzhiyun static void men_z135_shutdown(struct uart_port *port)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
639*4882a593Smuzhiyun 	u32 conf_reg = 0;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	conf_reg |= MEN_Z135_ALL_IRQS;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	men_z135_reg_clr(uart, MEN_Z135_CONF_REG, conf_reg);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	free_irq(uart->port.irq, uart);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
men_z135_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)648*4882a593Smuzhiyun static void men_z135_set_termios(struct uart_port *port,
649*4882a593Smuzhiyun 				struct ktermios *termios,
650*4882a593Smuzhiyun 				struct ktermios *old)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
653*4882a593Smuzhiyun 	unsigned int baud;
654*4882a593Smuzhiyun 	u32 conf_reg;
655*4882a593Smuzhiyun 	u32 bd_reg;
656*4882a593Smuzhiyun 	u32 uart_freq;
657*4882a593Smuzhiyun 	u8 lcr;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	conf_reg = ioread32(port->membase + MEN_Z135_CONF_REG);
660*4882a593Smuzhiyun 	lcr = LCR(conf_reg);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* byte size */
663*4882a593Smuzhiyun 	switch (termios->c_cflag & CSIZE) {
664*4882a593Smuzhiyun 	case CS5:
665*4882a593Smuzhiyun 		lcr |= MEN_Z135_WL5;
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 	case CS6:
668*4882a593Smuzhiyun 		lcr |= MEN_Z135_WL6;
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 	case CS7:
671*4882a593Smuzhiyun 		lcr |= MEN_Z135_WL7;
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	case CS8:
674*4882a593Smuzhiyun 		lcr |= MEN_Z135_WL8;
675*4882a593Smuzhiyun 		break;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* stop bits */
679*4882a593Smuzhiyun 	if (termios->c_cflag & CSTOPB)
680*4882a593Smuzhiyun 		lcr |= MEN_Z135_NSTB2 << MEN_Z135_STB_SHIFT;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* parity */
683*4882a593Smuzhiyun 	if (termios->c_cflag & PARENB) {
684*4882a593Smuzhiyun 		lcr |= MEN_Z135_PAR_ENA << MEN_Z135_PEN_SHIFT;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		if (termios->c_cflag & PARODD)
687*4882a593Smuzhiyun 			lcr |= MEN_Z135_PTY_ODD << MEN_Z135_PTY_SHIFT;
688*4882a593Smuzhiyun 		else
689*4882a593Smuzhiyun 			lcr |= MEN_Z135_PTY_EVN << MEN_Z135_PTY_SHIFT;
690*4882a593Smuzhiyun 	} else
691*4882a593Smuzhiyun 		lcr |= MEN_Z135_PAR_DIS << MEN_Z135_PEN_SHIFT;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	conf_reg |= MEN_Z135_IER_MSIEN;
694*4882a593Smuzhiyun 	if (termios->c_cflag & CRTSCTS) {
695*4882a593Smuzhiyun 		conf_reg |= MEN_Z135_MCR_RCFC;
696*4882a593Smuzhiyun 		uart->automode = true;
697*4882a593Smuzhiyun 		termios->c_cflag &= ~CLOCAL;
698*4882a593Smuzhiyun 	} else {
699*4882a593Smuzhiyun 		conf_reg &= ~MEN_Z135_MCR_RCFC;
700*4882a593Smuzhiyun 		uart->automode = false;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	conf_reg |= lcr << MEN_Z135_LCR_SHIFT;
706*4882a593Smuzhiyun 	iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	uart_freq = ioread32(port->membase + MEN_Z135_UART_FREQ);
709*4882a593Smuzhiyun 	if (uart_freq == 0)
710*4882a593Smuzhiyun 		uart_freq = MEN_Z135_BASECLK;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, termios, old, 0, uart_freq / 16);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	spin_lock_irq(&port->lock);
715*4882a593Smuzhiyun 	if (tty_termios_baud_rate(termios))
716*4882a593Smuzhiyun 		tty_termios_encode_baud_rate(termios, baud, baud);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	bd_reg = uart_freq / (4 * baud);
719*4882a593Smuzhiyun 	iowrite32(bd_reg, port->membase + MEN_Z135_BAUD_REG);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	uart_update_timeout(port, termios->c_cflag, baud);
722*4882a593Smuzhiyun 	spin_unlock_irq(&port->lock);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
men_z135_type(struct uart_port * port)725*4882a593Smuzhiyun static const char *men_z135_type(struct uart_port *port)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	return KBUILD_MODNAME;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
men_z135_release_port(struct uart_port * port)730*4882a593Smuzhiyun static void men_z135_release_port(struct uart_port *port)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	iounmap(port->membase);
735*4882a593Smuzhiyun 	port->membase = NULL;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	mcb_release_mem(uart->mem);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
men_z135_request_port(struct uart_port * port)740*4882a593Smuzhiyun static int men_z135_request_port(struct uart_port *port)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct men_z135_port *uart = to_men_z135(port);
743*4882a593Smuzhiyun 	struct mcb_device *mdev = uart->mdev;
744*4882a593Smuzhiyun 	struct resource *mem;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	mem = mcb_request_mem(uart->mdev, dev_name(&mdev->dev));
747*4882a593Smuzhiyun 	if (IS_ERR(mem))
748*4882a593Smuzhiyun 		return PTR_ERR(mem);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	port->mapbase = mem->start;
751*4882a593Smuzhiyun 	uart->mem = mem;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	port->membase = ioremap(mem->start, resource_size(mem));
754*4882a593Smuzhiyun 	if (port->membase == NULL) {
755*4882a593Smuzhiyun 		mcb_release_mem(mem);
756*4882a593Smuzhiyun 		return -ENOMEM;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
men_z135_config_port(struct uart_port * port,int type)762*4882a593Smuzhiyun static void men_z135_config_port(struct uart_port *port, int type)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	port->type = PORT_MEN_Z135;
765*4882a593Smuzhiyun 	men_z135_request_port(port);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
men_z135_verify_port(struct uart_port * port,struct serial_struct * serinfo)768*4882a593Smuzhiyun static int men_z135_verify_port(struct uart_port *port,
769*4882a593Smuzhiyun 				struct serial_struct *serinfo)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun 	return -EINVAL;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun static const struct uart_ops men_z135_ops = {
775*4882a593Smuzhiyun 	.tx_empty = men_z135_tx_empty,
776*4882a593Smuzhiyun 	.set_mctrl = men_z135_set_mctrl,
777*4882a593Smuzhiyun 	.get_mctrl = men_z135_get_mctrl,
778*4882a593Smuzhiyun 	.stop_tx = men_z135_stop_tx,
779*4882a593Smuzhiyun 	.start_tx = men_z135_start_tx,
780*4882a593Smuzhiyun 	.stop_rx = men_z135_stop_rx,
781*4882a593Smuzhiyun 	.enable_ms = men_z135_enable_ms,
782*4882a593Smuzhiyun 	.startup = men_z135_startup,
783*4882a593Smuzhiyun 	.shutdown = men_z135_shutdown,
784*4882a593Smuzhiyun 	.set_termios = men_z135_set_termios,
785*4882a593Smuzhiyun 	.type = men_z135_type,
786*4882a593Smuzhiyun 	.release_port = men_z135_release_port,
787*4882a593Smuzhiyun 	.request_port = men_z135_request_port,
788*4882a593Smuzhiyun 	.config_port = men_z135_config_port,
789*4882a593Smuzhiyun 	.verify_port = men_z135_verify_port,
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun static struct uart_driver men_z135_driver = {
793*4882a593Smuzhiyun 	.owner = THIS_MODULE,
794*4882a593Smuzhiyun 	.driver_name = KBUILD_MODNAME,
795*4882a593Smuzhiyun 	.dev_name = "ttyHSU",
796*4882a593Smuzhiyun 	.major = 0,
797*4882a593Smuzhiyun 	.minor = 0,
798*4882a593Smuzhiyun 	.nr = MEN_Z135_MAX_PORTS,
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun /**
802*4882a593Smuzhiyun  * men_z135_probe() - Probe a z135 instance
803*4882a593Smuzhiyun  * @mdev: The MCB device
804*4882a593Smuzhiyun  * @id: The MCB device ID
805*4882a593Smuzhiyun  *
806*4882a593Smuzhiyun  * men_z135_probe does the basic setup of hardware resources and registers the
807*4882a593Smuzhiyun  * new uart port to the tty layer.
808*4882a593Smuzhiyun  */
men_z135_probe(struct mcb_device * mdev,const struct mcb_device_id * id)809*4882a593Smuzhiyun static int men_z135_probe(struct mcb_device *mdev,
810*4882a593Smuzhiyun 			const struct mcb_device_id *id)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	struct men_z135_port *uart;
813*4882a593Smuzhiyun 	struct resource *mem;
814*4882a593Smuzhiyun 	struct device *dev;
815*4882a593Smuzhiyun 	int err;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	dev = &mdev->dev;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	uart = devm_kzalloc(dev, sizeof(struct men_z135_port), GFP_KERNEL);
820*4882a593Smuzhiyun 	if (!uart)
821*4882a593Smuzhiyun 		return -ENOMEM;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	uart->rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
824*4882a593Smuzhiyun 	if (!uart->rxbuf)
825*4882a593Smuzhiyun 		return -ENOMEM;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	mem = &mdev->mem;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	mcb_set_drvdata(mdev, uart);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	uart->port.uartclk = MEN_Z135_BASECLK * 16;
832*4882a593Smuzhiyun 	uart->port.fifosize = MEN_Z135_FIFO_SIZE;
833*4882a593Smuzhiyun 	uart->port.iotype = UPIO_MEM;
834*4882a593Smuzhiyun 	uart->port.ops = &men_z135_ops;
835*4882a593Smuzhiyun 	uart->port.irq = mcb_get_irq(mdev);
836*4882a593Smuzhiyun 	uart->port.iotype = UPIO_MEM;
837*4882a593Smuzhiyun 	uart->port.flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
838*4882a593Smuzhiyun 	uart->port.line = line++;
839*4882a593Smuzhiyun 	uart->port.dev = dev;
840*4882a593Smuzhiyun 	uart->port.type = PORT_MEN_Z135;
841*4882a593Smuzhiyun 	uart->port.mapbase = mem->start;
842*4882a593Smuzhiyun 	uart->port.membase = NULL;
843*4882a593Smuzhiyun 	uart->mdev = mdev;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	spin_lock_init(&uart->lock);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	err = uart_add_one_port(&men_z135_driver, &uart->port);
848*4882a593Smuzhiyun 	if (err)
849*4882a593Smuzhiyun 		goto err;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return 0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun err:
854*4882a593Smuzhiyun 	free_page((unsigned long) uart->rxbuf);
855*4882a593Smuzhiyun 	dev_err(dev, "Failed to add UART: %d\n", err);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return err;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /**
861*4882a593Smuzhiyun  * men_z135_remove() - Remove a z135 instance from the system
862*4882a593Smuzhiyun  *
863*4882a593Smuzhiyun  * @mdev: The MCB device
864*4882a593Smuzhiyun  */
men_z135_remove(struct mcb_device * mdev)865*4882a593Smuzhiyun static void men_z135_remove(struct mcb_device *mdev)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	struct men_z135_port *uart = mcb_get_drvdata(mdev);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	line--;
870*4882a593Smuzhiyun 	uart_remove_one_port(&men_z135_driver, &uart->port);
871*4882a593Smuzhiyun 	free_page((unsigned long) uart->rxbuf);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun static const struct mcb_device_id men_z135_ids[] = {
875*4882a593Smuzhiyun 	{ .device = 0x87 },
876*4882a593Smuzhiyun 	{ }
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mcb, men_z135_ids);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static struct mcb_driver mcb_driver = {
881*4882a593Smuzhiyun 	.driver = {
882*4882a593Smuzhiyun 		.name = "z135-uart",
883*4882a593Smuzhiyun 		.owner = THIS_MODULE,
884*4882a593Smuzhiyun 	},
885*4882a593Smuzhiyun 	.probe = men_z135_probe,
886*4882a593Smuzhiyun 	.remove = men_z135_remove,
887*4882a593Smuzhiyun 	.id_table = men_z135_ids,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun /**
891*4882a593Smuzhiyun  * men_z135_init() - Driver Registration Routine
892*4882a593Smuzhiyun  *
893*4882a593Smuzhiyun  * men_z135_init is the first routine called when the driver is loaded. All it
894*4882a593Smuzhiyun  * does is register with the legacy MEN Chameleon subsystem.
895*4882a593Smuzhiyun  */
men_z135_init(void)896*4882a593Smuzhiyun static int __init men_z135_init(void)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	int err;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	err = uart_register_driver(&men_z135_driver);
901*4882a593Smuzhiyun 	if (err) {
902*4882a593Smuzhiyun 		pr_err("Failed to register UART: %d\n", err);
903*4882a593Smuzhiyun 		return err;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	err = mcb_register_driver(&mcb_driver);
907*4882a593Smuzhiyun 	if  (err) {
908*4882a593Smuzhiyun 		pr_err("Failed to register MCB driver: %d\n", err);
909*4882a593Smuzhiyun 		uart_unregister_driver(&men_z135_driver);
910*4882a593Smuzhiyun 		return err;
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	return 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun module_init(men_z135_init);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun /**
918*4882a593Smuzhiyun  * men_z135_exit() - Driver Exit Routine
919*4882a593Smuzhiyun  *
920*4882a593Smuzhiyun  * men_z135_exit is called just before the driver is removed from memory.
921*4882a593Smuzhiyun  */
men_z135_exit(void)922*4882a593Smuzhiyun static void __exit men_z135_exit(void)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	mcb_unregister_driver(&mcb_driver);
925*4882a593Smuzhiyun 	uart_unregister_driver(&men_z135_driver);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun module_exit(men_z135_exit);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun MODULE_AUTHOR("Johannes Thumshirn <johannes.thumshirn@men.de>");
930*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
931*4882a593Smuzhiyun MODULE_DESCRIPTION("MEN 16z135 High Speed UART");
932*4882a593Smuzhiyun MODULE_ALIAS("mcb:16z135");
933*4882a593Smuzhiyun MODULE_IMPORT_NS(MCB);
934