xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/lantiq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004 Infineon IFAP DC COM CPE
6*4882a593Smuzhiyun  * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
7*4882a593Smuzhiyun  * Copyright (C) 2007 John Crispin <john@phrozen.org>
8*4882a593Smuzhiyun  * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/console.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/lantiq.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/of_platform.h>
22*4882a593Smuzhiyun #include <linux/serial.h>
23*4882a593Smuzhiyun #include <linux/serial_core.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/sysrq.h>
26*4882a593Smuzhiyun #include <linux/tty.h>
27*4882a593Smuzhiyun #include <linux/tty_flip.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PORT_LTQ_ASC		111
30*4882a593Smuzhiyun #define MAXPORTS		2
31*4882a593Smuzhiyun #define UART_DUMMY_UER_RX	1
32*4882a593Smuzhiyun #define DRVNAME			"lantiq,asc"
33*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
34*4882a593Smuzhiyun #define LTQ_ASC_TBUF		(0x0020 + 3)
35*4882a593Smuzhiyun #define LTQ_ASC_RBUF		(0x0024 + 3)
36*4882a593Smuzhiyun #else
37*4882a593Smuzhiyun #define LTQ_ASC_TBUF		0x0020
38*4882a593Smuzhiyun #define LTQ_ASC_RBUF		0x0024
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun #define LTQ_ASC_FSTAT		0x0048
41*4882a593Smuzhiyun #define LTQ_ASC_WHBSTATE	0x0018
42*4882a593Smuzhiyun #define LTQ_ASC_STATE		0x0014
43*4882a593Smuzhiyun #define LTQ_ASC_IRNCR		0x00F8
44*4882a593Smuzhiyun #define LTQ_ASC_CLC		0x0000
45*4882a593Smuzhiyun #define LTQ_ASC_ID		0x0008
46*4882a593Smuzhiyun #define LTQ_ASC_PISEL		0x0004
47*4882a593Smuzhiyun #define LTQ_ASC_TXFCON		0x0044
48*4882a593Smuzhiyun #define LTQ_ASC_RXFCON		0x0040
49*4882a593Smuzhiyun #define LTQ_ASC_CON		0x0010
50*4882a593Smuzhiyun #define LTQ_ASC_BG		0x0050
51*4882a593Smuzhiyun #define LTQ_ASC_IRNREN		0x00F4
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define ASC_IRNREN_TX		0x1
54*4882a593Smuzhiyun #define ASC_IRNREN_RX		0x2
55*4882a593Smuzhiyun #define ASC_IRNREN_ERR		0x4
56*4882a593Smuzhiyun #define ASC_IRNREN_TX_BUF	0x8
57*4882a593Smuzhiyun #define ASC_IRNCR_TIR		0x1
58*4882a593Smuzhiyun #define ASC_IRNCR_RIR		0x2
59*4882a593Smuzhiyun #define ASC_IRNCR_EIR		0x4
60*4882a593Smuzhiyun #define ASC_IRNCR_MASK		GENMASK(2, 0)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define ASCOPT_CSIZE		0x3
63*4882a593Smuzhiyun #define TXFIFO_FL		1
64*4882a593Smuzhiyun #define RXFIFO_FL		1
65*4882a593Smuzhiyun #define ASCCLC_DISS		0x2
66*4882a593Smuzhiyun #define ASCCLC_RMCMASK		0x0000FF00
67*4882a593Smuzhiyun #define ASCCLC_RMCOFFSET	8
68*4882a593Smuzhiyun #define ASCCON_M_8ASYNC		0x0
69*4882a593Smuzhiyun #define ASCCON_M_7ASYNC		0x2
70*4882a593Smuzhiyun #define ASCCON_ODD		0x00000020
71*4882a593Smuzhiyun #define ASCCON_STP		0x00000080
72*4882a593Smuzhiyun #define ASCCON_BRS		0x00000100
73*4882a593Smuzhiyun #define ASCCON_FDE		0x00000200
74*4882a593Smuzhiyun #define ASCCON_R		0x00008000
75*4882a593Smuzhiyun #define ASCCON_FEN		0x00020000
76*4882a593Smuzhiyun #define ASCCON_ROEN		0x00080000
77*4882a593Smuzhiyun #define ASCCON_TOEN		0x00100000
78*4882a593Smuzhiyun #define ASCSTATE_PE		0x00010000
79*4882a593Smuzhiyun #define ASCSTATE_FE		0x00020000
80*4882a593Smuzhiyun #define ASCSTATE_ROE		0x00080000
81*4882a593Smuzhiyun #define ASCSTATE_ANY		(ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
82*4882a593Smuzhiyun #define ASCWHBSTATE_CLRREN	0x00000001
83*4882a593Smuzhiyun #define ASCWHBSTATE_SETREN	0x00000002
84*4882a593Smuzhiyun #define ASCWHBSTATE_CLRPE	0x00000004
85*4882a593Smuzhiyun #define ASCWHBSTATE_CLRFE	0x00000008
86*4882a593Smuzhiyun #define ASCWHBSTATE_CLRROE	0x00000020
87*4882a593Smuzhiyun #define ASCTXFCON_TXFEN		0x0001
88*4882a593Smuzhiyun #define ASCTXFCON_TXFFLU	0x0002
89*4882a593Smuzhiyun #define ASCTXFCON_TXFITLMASK	0x3F00
90*4882a593Smuzhiyun #define ASCTXFCON_TXFITLOFF	8
91*4882a593Smuzhiyun #define ASCRXFCON_RXFEN		0x0001
92*4882a593Smuzhiyun #define ASCRXFCON_RXFFLU	0x0002
93*4882a593Smuzhiyun #define ASCRXFCON_RXFITLMASK	0x3F00
94*4882a593Smuzhiyun #define ASCRXFCON_RXFITLOFF	8
95*4882a593Smuzhiyun #define ASCFSTAT_RXFFLMASK	0x003F
96*4882a593Smuzhiyun #define ASCFSTAT_TXFFLMASK	0x3F00
97*4882a593Smuzhiyun #define ASCFSTAT_TXFREEMASK	0x3F000000
98*4882a593Smuzhiyun #define ASCFSTAT_TXFREEOFF	24
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static void lqasc_tx_chars(struct uart_port *port);
101*4882a593Smuzhiyun static struct ltq_uart_port *lqasc_port[MAXPORTS];
102*4882a593Smuzhiyun static struct uart_driver lqasc_reg;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct ltq_soc_data {
105*4882a593Smuzhiyun 	int	(*fetch_irq)(struct device *dev, struct ltq_uart_port *ltq_port);
106*4882a593Smuzhiyun 	int	(*request_irq)(struct uart_port *port);
107*4882a593Smuzhiyun 	void	(*free_irq)(struct uart_port *port);
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun struct ltq_uart_port {
111*4882a593Smuzhiyun 	struct uart_port	port;
112*4882a593Smuzhiyun 	/* clock used to derive divider */
113*4882a593Smuzhiyun 	struct clk		*freqclk;
114*4882a593Smuzhiyun 	/* clock gating of the ASC core */
115*4882a593Smuzhiyun 	struct clk		*clk;
116*4882a593Smuzhiyun 	unsigned int		tx_irq;
117*4882a593Smuzhiyun 	unsigned int		rx_irq;
118*4882a593Smuzhiyun 	unsigned int		err_irq;
119*4882a593Smuzhiyun 	unsigned int		common_irq;
120*4882a593Smuzhiyun 	spinlock_t		lock; /* exclusive access for multi core */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	const struct ltq_soc_data	*soc;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
asc_update_bits(u32 clear,u32 set,void __iomem * reg)125*4882a593Smuzhiyun static inline void asc_update_bits(u32 clear, u32 set, void __iomem *reg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 tmp = __raw_readl(reg);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	__raw_writel((tmp & ~clear) | set, reg);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static inline struct
to_ltq_uart_port(struct uart_port * port)133*4882a593Smuzhiyun ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	return container_of(port, struct ltq_uart_port, port);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static void
lqasc_stop_tx(struct uart_port * port)139*4882a593Smuzhiyun lqasc_stop_tx(struct uart_port *port)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	return;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static void
lqasc_start_tx(struct uart_port * port)145*4882a593Smuzhiyun lqasc_start_tx(struct uart_port *port)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	unsigned long flags;
148*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
151*4882a593Smuzhiyun 	lqasc_tx_chars(port);
152*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
153*4882a593Smuzhiyun 	return;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static void
lqasc_stop_rx(struct uart_port * port)157*4882a593Smuzhiyun lqasc_stop_rx(struct uart_port *port)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	__raw_writel(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static int
lqasc_rx_chars(struct uart_port * port)163*4882a593Smuzhiyun lqasc_rx_chars(struct uart_port *port)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct tty_port *tport = &port->state->port;
166*4882a593Smuzhiyun 	unsigned int ch = 0, rsr = 0, fifocnt;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	fifocnt = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
169*4882a593Smuzhiyun 		  ASCFSTAT_RXFFLMASK;
170*4882a593Smuzhiyun 	while (fifocnt--) {
171*4882a593Smuzhiyun 		u8 flag = TTY_NORMAL;
172*4882a593Smuzhiyun 		ch = readb(port->membase + LTQ_ASC_RBUF);
173*4882a593Smuzhiyun 		rsr = (__raw_readl(port->membase + LTQ_ASC_STATE)
174*4882a593Smuzhiyun 			& ASCSTATE_ANY) | UART_DUMMY_UER_RX;
175*4882a593Smuzhiyun 		tty_flip_buffer_push(tport);
176*4882a593Smuzhiyun 		port->icount.rx++;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		/*
179*4882a593Smuzhiyun 		 * Note that the error handling code is
180*4882a593Smuzhiyun 		 * out of the main execution path
181*4882a593Smuzhiyun 		 */
182*4882a593Smuzhiyun 		if (rsr & ASCSTATE_ANY) {
183*4882a593Smuzhiyun 			if (rsr & ASCSTATE_PE) {
184*4882a593Smuzhiyun 				port->icount.parity++;
185*4882a593Smuzhiyun 				asc_update_bits(0, ASCWHBSTATE_CLRPE,
186*4882a593Smuzhiyun 					port->membase + LTQ_ASC_WHBSTATE);
187*4882a593Smuzhiyun 			} else if (rsr & ASCSTATE_FE) {
188*4882a593Smuzhiyun 				port->icount.frame++;
189*4882a593Smuzhiyun 				asc_update_bits(0, ASCWHBSTATE_CLRFE,
190*4882a593Smuzhiyun 					port->membase + LTQ_ASC_WHBSTATE);
191*4882a593Smuzhiyun 			}
192*4882a593Smuzhiyun 			if (rsr & ASCSTATE_ROE) {
193*4882a593Smuzhiyun 				port->icount.overrun++;
194*4882a593Smuzhiyun 				asc_update_bits(0, ASCWHBSTATE_CLRROE,
195*4882a593Smuzhiyun 					port->membase + LTQ_ASC_WHBSTATE);
196*4882a593Smuzhiyun 			}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 			rsr &= port->read_status_mask;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 			if (rsr & ASCSTATE_PE)
201*4882a593Smuzhiyun 				flag = TTY_PARITY;
202*4882a593Smuzhiyun 			else if (rsr & ASCSTATE_FE)
203*4882a593Smuzhiyun 				flag = TTY_FRAME;
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		if ((rsr & port->ignore_status_mask) == 0)
207*4882a593Smuzhiyun 			tty_insert_flip_char(tport, ch, flag);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		if (rsr & ASCSTATE_ROE)
210*4882a593Smuzhiyun 			/*
211*4882a593Smuzhiyun 			 * Overrun is special, since it's reported
212*4882a593Smuzhiyun 			 * immediately, and doesn't affect the current
213*4882a593Smuzhiyun 			 * character
214*4882a593Smuzhiyun 			 */
215*4882a593Smuzhiyun 			tty_insert_flip_char(tport, 0, TTY_OVERRUN);
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (ch != 0)
219*4882a593Smuzhiyun 		tty_flip_buffer_push(tport);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static void
lqasc_tx_chars(struct uart_port * port)225*4882a593Smuzhiyun lqasc_tx_chars(struct uart_port *port)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
228*4882a593Smuzhiyun 	if (uart_tx_stopped(port)) {
229*4882a593Smuzhiyun 		lqasc_stop_tx(port);
230*4882a593Smuzhiyun 		return;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	while (((__raw_readl(port->membase + LTQ_ASC_FSTAT) &
234*4882a593Smuzhiyun 		ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
235*4882a593Smuzhiyun 		if (port->x_char) {
236*4882a593Smuzhiyun 			writeb(port->x_char, port->membase + LTQ_ASC_TBUF);
237*4882a593Smuzhiyun 			port->icount.tx++;
238*4882a593Smuzhiyun 			port->x_char = 0;
239*4882a593Smuzhiyun 			continue;
240*4882a593Smuzhiyun 		}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		if (uart_circ_empty(xmit))
243*4882a593Smuzhiyun 			break;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		writeb(port->state->xmit.buf[port->state->xmit.tail],
246*4882a593Smuzhiyun 			port->membase + LTQ_ASC_TBUF);
247*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
248*4882a593Smuzhiyun 		port->icount.tx++;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
252*4882a593Smuzhiyun 		uart_write_wakeup(port);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static irqreturn_t
lqasc_tx_int(int irq,void * _port)256*4882a593Smuzhiyun lqasc_tx_int(int irq, void *_port)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	unsigned long flags;
259*4882a593Smuzhiyun 	struct uart_port *port = (struct uart_port *)_port;
260*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
263*4882a593Smuzhiyun 	__raw_writel(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
264*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
265*4882a593Smuzhiyun 	lqasc_start_tx(port);
266*4882a593Smuzhiyun 	return IRQ_HANDLED;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static irqreturn_t
lqasc_err_int(int irq,void * _port)270*4882a593Smuzhiyun lqasc_err_int(int irq, void *_port)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	unsigned long flags;
273*4882a593Smuzhiyun 	struct uart_port *port = (struct uart_port *)_port;
274*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
277*4882a593Smuzhiyun 	/* clear any pending interrupts */
278*4882a593Smuzhiyun 	asc_update_bits(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
279*4882a593Smuzhiyun 		ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
280*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
281*4882a593Smuzhiyun 	return IRQ_HANDLED;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static irqreturn_t
lqasc_rx_int(int irq,void * _port)285*4882a593Smuzhiyun lqasc_rx_int(int irq, void *_port)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	unsigned long flags;
288*4882a593Smuzhiyun 	struct uart_port *port = (struct uart_port *)_port;
289*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
292*4882a593Smuzhiyun 	__raw_writel(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
293*4882a593Smuzhiyun 	lqasc_rx_chars(port);
294*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
295*4882a593Smuzhiyun 	return IRQ_HANDLED;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
lqasc_irq(int irq,void * p)298*4882a593Smuzhiyun static irqreturn_t lqasc_irq(int irq, void *p)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	unsigned long flags;
301*4882a593Smuzhiyun 	u32 stat;
302*4882a593Smuzhiyun 	struct uart_port *port = p;
303*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
306*4882a593Smuzhiyun 	stat = readl(port->membase + LTQ_ASC_IRNCR);
307*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
308*4882a593Smuzhiyun 	if (!(stat & ASC_IRNCR_MASK))
309*4882a593Smuzhiyun 		return IRQ_NONE;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (stat & ASC_IRNCR_TIR)
312*4882a593Smuzhiyun 		lqasc_tx_int(irq, p);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (stat & ASC_IRNCR_RIR)
315*4882a593Smuzhiyun 		lqasc_rx_int(irq, p);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (stat & ASC_IRNCR_EIR)
318*4882a593Smuzhiyun 		lqasc_err_int(irq, p);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return IRQ_HANDLED;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static unsigned int
lqasc_tx_empty(struct uart_port * port)324*4882a593Smuzhiyun lqasc_tx_empty(struct uart_port *port)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	int status;
327*4882a593Smuzhiyun 	status = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
328*4882a593Smuzhiyun 		 ASCFSTAT_TXFFLMASK;
329*4882a593Smuzhiyun 	return status ? 0 : TIOCSER_TEMT;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static unsigned int
lqasc_get_mctrl(struct uart_port * port)333*4882a593Smuzhiyun lqasc_get_mctrl(struct uart_port *port)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static void
lqasc_set_mctrl(struct uart_port * port,u_int mctrl)339*4882a593Smuzhiyun lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static void
lqasc_break_ctl(struct uart_port * port,int break_state)344*4882a593Smuzhiyun lqasc_break_ctl(struct uart_port *port, int break_state)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static int
lqasc_startup(struct uart_port * port)349*4882a593Smuzhiyun lqasc_startup(struct uart_port *port)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
352*4882a593Smuzhiyun 	int retval;
353*4882a593Smuzhiyun 	unsigned long flags;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (!IS_ERR(ltq_port->clk))
356*4882a593Smuzhiyun 		clk_prepare_enable(ltq_port->clk);
357*4882a593Smuzhiyun 	port->uartclk = clk_get_rate(ltq_port->freqclk);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
360*4882a593Smuzhiyun 	asc_update_bits(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
361*4882a593Smuzhiyun 		port->membase + LTQ_ASC_CLC);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	__raw_writel(0, port->membase + LTQ_ASC_PISEL);
364*4882a593Smuzhiyun 	__raw_writel(
365*4882a593Smuzhiyun 		((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
366*4882a593Smuzhiyun 		ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
367*4882a593Smuzhiyun 		port->membase + LTQ_ASC_TXFCON);
368*4882a593Smuzhiyun 	__raw_writel(
369*4882a593Smuzhiyun 		((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
370*4882a593Smuzhiyun 		| ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
371*4882a593Smuzhiyun 		port->membase + LTQ_ASC_RXFCON);
372*4882a593Smuzhiyun 	/* make sure other settings are written to hardware before
373*4882a593Smuzhiyun 	 * setting enable bits
374*4882a593Smuzhiyun 	 */
375*4882a593Smuzhiyun 	wmb();
376*4882a593Smuzhiyun 	asc_update_bits(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
377*4882a593Smuzhiyun 		ASCCON_ROEN, port->membase + LTQ_ASC_CON);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	retval = ltq_port->soc->request_irq(port);
382*4882a593Smuzhiyun 	if (retval)
383*4882a593Smuzhiyun 		return retval;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	__raw_writel(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
386*4882a593Smuzhiyun 		port->membase + LTQ_ASC_IRNREN);
387*4882a593Smuzhiyun 	return retval;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static void
lqasc_shutdown(struct uart_port * port)391*4882a593Smuzhiyun lqasc_shutdown(struct uart_port *port)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
394*4882a593Smuzhiyun 	unsigned long flags;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	ltq_port->soc->free_irq(port);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
399*4882a593Smuzhiyun 	__raw_writel(0, port->membase + LTQ_ASC_CON);
400*4882a593Smuzhiyun 	asc_update_bits(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
401*4882a593Smuzhiyun 		port->membase + LTQ_ASC_RXFCON);
402*4882a593Smuzhiyun 	asc_update_bits(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
403*4882a593Smuzhiyun 		port->membase + LTQ_ASC_TXFCON);
404*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
405*4882a593Smuzhiyun 	if (!IS_ERR(ltq_port->clk))
406*4882a593Smuzhiyun 		clk_disable_unprepare(ltq_port->clk);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static void
lqasc_set_termios(struct uart_port * port,struct ktermios * new,struct ktermios * old)410*4882a593Smuzhiyun lqasc_set_termios(struct uart_port *port,
411*4882a593Smuzhiyun 	struct ktermios *new, struct ktermios *old)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	unsigned int cflag;
414*4882a593Smuzhiyun 	unsigned int iflag;
415*4882a593Smuzhiyun 	unsigned int divisor;
416*4882a593Smuzhiyun 	unsigned int baud;
417*4882a593Smuzhiyun 	unsigned int con = 0;
418*4882a593Smuzhiyun 	unsigned long flags;
419*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	cflag = new->c_cflag;
422*4882a593Smuzhiyun 	iflag = new->c_iflag;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	switch (cflag & CSIZE) {
425*4882a593Smuzhiyun 	case CS7:
426*4882a593Smuzhiyun 		con = ASCCON_M_7ASYNC;
427*4882a593Smuzhiyun 		break;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	case CS5:
430*4882a593Smuzhiyun 	case CS6:
431*4882a593Smuzhiyun 	default:
432*4882a593Smuzhiyun 		new->c_cflag &= ~ CSIZE;
433*4882a593Smuzhiyun 		new->c_cflag |= CS8;
434*4882a593Smuzhiyun 		con = ASCCON_M_8ASYNC;
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (cflag & CSTOPB)
441*4882a593Smuzhiyun 		con |= ASCCON_STP;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (cflag & PARENB) {
444*4882a593Smuzhiyun 		if (!(cflag & PARODD))
445*4882a593Smuzhiyun 			con &= ~ASCCON_ODD;
446*4882a593Smuzhiyun 		else
447*4882a593Smuzhiyun 			con |= ASCCON_ODD;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	port->read_status_mask = ASCSTATE_ROE;
451*4882a593Smuzhiyun 	if (iflag & INPCK)
452*4882a593Smuzhiyun 		port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	port->ignore_status_mask = 0;
455*4882a593Smuzhiyun 	if (iflag & IGNPAR)
456*4882a593Smuzhiyun 		port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (iflag & IGNBRK) {
459*4882a593Smuzhiyun 		/*
460*4882a593Smuzhiyun 		 * If we're ignoring parity and break indicators,
461*4882a593Smuzhiyun 		 * ignore overruns too (for real raw support).
462*4882a593Smuzhiyun 		 */
463*4882a593Smuzhiyun 		if (iflag & IGNPAR)
464*4882a593Smuzhiyun 			port->ignore_status_mask |= ASCSTATE_ROE;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if ((cflag & CREAD) == 0)
468*4882a593Smuzhiyun 		port->ignore_status_mask |= UART_DUMMY_UER_RX;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* set error signals  - framing, parity  and overrun, enable receiver */
471*4882a593Smuzhiyun 	con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* set up CON */
476*4882a593Smuzhiyun 	asc_update_bits(0, con, port->membase + LTQ_ASC_CON);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Set baud rate - take a divider of 2 into account */
479*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
480*4882a593Smuzhiyun 	divisor = uart_get_divisor(port, baud);
481*4882a593Smuzhiyun 	divisor = divisor / 2 - 1;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* disable the baudrate generator */
484*4882a593Smuzhiyun 	asc_update_bits(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* make sure the fractional divider is off */
487*4882a593Smuzhiyun 	asc_update_bits(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* set up to use divisor of 2 */
490*4882a593Smuzhiyun 	asc_update_bits(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* now we can write the new baudrate into the register */
493*4882a593Smuzhiyun 	__raw_writel(divisor, port->membase + LTQ_ASC_BG);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* turn the baudrate generator back on */
496*4882a593Smuzhiyun 	asc_update_bits(0, ASCCON_R, port->membase + LTQ_ASC_CON);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* enable rx */
499*4882a593Smuzhiyun 	__raw_writel(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Don't rewrite B0 */
504*4882a593Smuzhiyun 	if (tty_termios_baud_rate(new))
505*4882a593Smuzhiyun 		tty_termios_encode_baud_rate(new, baud, baud);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	uart_update_timeout(port, cflag, baud);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static const char*
lqasc_type(struct uart_port * port)511*4882a593Smuzhiyun lqasc_type(struct uart_port *port)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	if (port->type == PORT_LTQ_ASC)
514*4882a593Smuzhiyun 		return DRVNAME;
515*4882a593Smuzhiyun 	else
516*4882a593Smuzhiyun 		return NULL;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun static void
lqasc_release_port(struct uart_port * port)520*4882a593Smuzhiyun lqasc_release_port(struct uart_port *port)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(port->dev);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (port->flags & UPF_IOREMAP) {
525*4882a593Smuzhiyun 		devm_iounmap(&pdev->dev, port->membase);
526*4882a593Smuzhiyun 		port->membase = NULL;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static int
lqasc_request_port(struct uart_port * port)531*4882a593Smuzhiyun lqasc_request_port(struct uart_port *port)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(port->dev);
534*4882a593Smuzhiyun 	struct resource *res;
535*4882a593Smuzhiyun 	int size;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
538*4882a593Smuzhiyun 	if (!res) {
539*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot obtain I/O memory region");
540*4882a593Smuzhiyun 		return -ENODEV;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	size = resource_size(res);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	res = devm_request_mem_region(&pdev->dev, res->start,
545*4882a593Smuzhiyun 		size, dev_name(&pdev->dev));
546*4882a593Smuzhiyun 	if (!res) {
547*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot request I/O memory region");
548*4882a593Smuzhiyun 		return -EBUSY;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (port->flags & UPF_IOREMAP) {
552*4882a593Smuzhiyun 		port->membase = devm_ioremap(&pdev->dev,
553*4882a593Smuzhiyun 			port->mapbase, size);
554*4882a593Smuzhiyun 		if (port->membase == NULL)
555*4882a593Smuzhiyun 			return -ENOMEM;
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 	return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun static void
lqasc_config_port(struct uart_port * port,int flags)561*4882a593Smuzhiyun lqasc_config_port(struct uart_port *port, int flags)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	if (flags & UART_CONFIG_TYPE) {
564*4882a593Smuzhiyun 		port->type = PORT_LTQ_ASC;
565*4882a593Smuzhiyun 		lqasc_request_port(port);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun static int
lqasc_verify_port(struct uart_port * port,struct serial_struct * ser)570*4882a593Smuzhiyun lqasc_verify_port(struct uart_port *port,
571*4882a593Smuzhiyun 	struct serial_struct *ser)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	int ret = 0;
574*4882a593Smuzhiyun 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
575*4882a593Smuzhiyun 		ret = -EINVAL;
576*4882a593Smuzhiyun 	if (ser->irq < 0 || ser->irq >= NR_IRQS)
577*4882a593Smuzhiyun 		ret = -EINVAL;
578*4882a593Smuzhiyun 	if (ser->baud_base < 9600)
579*4882a593Smuzhiyun 		ret = -EINVAL;
580*4882a593Smuzhiyun 	return ret;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun static const struct uart_ops lqasc_pops = {
584*4882a593Smuzhiyun 	.tx_empty =	lqasc_tx_empty,
585*4882a593Smuzhiyun 	.set_mctrl =	lqasc_set_mctrl,
586*4882a593Smuzhiyun 	.get_mctrl =	lqasc_get_mctrl,
587*4882a593Smuzhiyun 	.stop_tx =	lqasc_stop_tx,
588*4882a593Smuzhiyun 	.start_tx =	lqasc_start_tx,
589*4882a593Smuzhiyun 	.stop_rx =	lqasc_stop_rx,
590*4882a593Smuzhiyun 	.break_ctl =	lqasc_break_ctl,
591*4882a593Smuzhiyun 	.startup =	lqasc_startup,
592*4882a593Smuzhiyun 	.shutdown =	lqasc_shutdown,
593*4882a593Smuzhiyun 	.set_termios =	lqasc_set_termios,
594*4882a593Smuzhiyun 	.type =		lqasc_type,
595*4882a593Smuzhiyun 	.release_port =	lqasc_release_port,
596*4882a593Smuzhiyun 	.request_port =	lqasc_request_port,
597*4882a593Smuzhiyun 	.config_port =	lqasc_config_port,
598*4882a593Smuzhiyun 	.verify_port =	lqasc_verify_port,
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_LANTIQ_CONSOLE
602*4882a593Smuzhiyun static void
lqasc_console_putchar(struct uart_port * port,int ch)603*4882a593Smuzhiyun lqasc_console_putchar(struct uart_port *port, int ch)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	int fifofree;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (!port->membase)
608*4882a593Smuzhiyun 		return;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	do {
611*4882a593Smuzhiyun 		fifofree = (__raw_readl(port->membase + LTQ_ASC_FSTAT)
612*4882a593Smuzhiyun 			& ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
613*4882a593Smuzhiyun 	} while (fifofree == 0);
614*4882a593Smuzhiyun 	writeb(ch, port->membase + LTQ_ASC_TBUF);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
lqasc_serial_port_write(struct uart_port * port,const char * s,u_int count)617*4882a593Smuzhiyun static void lqasc_serial_port_write(struct uart_port *port, const char *s,
618*4882a593Smuzhiyun 				    u_int count)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	uart_console_write(port, s, count, lqasc_console_putchar);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun static void
lqasc_console_write(struct console * co,const char * s,u_int count)624*4882a593Smuzhiyun lqasc_console_write(struct console *co, const char *s, u_int count)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port;
627*4882a593Smuzhiyun 	unsigned long flags;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (co->index >= MAXPORTS)
630*4882a593Smuzhiyun 		return;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	ltq_port = lqasc_port[co->index];
633*4882a593Smuzhiyun 	if (!ltq_port)
634*4882a593Smuzhiyun 		return;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	spin_lock_irqsave(&ltq_port->lock, flags);
637*4882a593Smuzhiyun 	lqasc_serial_port_write(&ltq_port->port, s, count);
638*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ltq_port->lock, flags);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static int __init
lqasc_console_setup(struct console * co,char * options)642*4882a593Smuzhiyun lqasc_console_setup(struct console *co, char *options)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port;
645*4882a593Smuzhiyun 	struct uart_port *port;
646*4882a593Smuzhiyun 	int baud = 115200;
647*4882a593Smuzhiyun 	int bits = 8;
648*4882a593Smuzhiyun 	int parity = 'n';
649*4882a593Smuzhiyun 	int flow = 'n';
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (co->index >= MAXPORTS)
652*4882a593Smuzhiyun 		return -ENODEV;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	ltq_port = lqasc_port[co->index];
655*4882a593Smuzhiyun 	if (!ltq_port)
656*4882a593Smuzhiyun 		return -ENODEV;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	port = &ltq_port->port;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (!IS_ERR(ltq_port->clk))
661*4882a593Smuzhiyun 		clk_prepare_enable(ltq_port->clk);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	port->uartclk = clk_get_rate(ltq_port->freqclk);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (options)
666*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
667*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static struct console lqasc_console = {
671*4882a593Smuzhiyun 	.name =		"ttyLTQ",
672*4882a593Smuzhiyun 	.write =	lqasc_console_write,
673*4882a593Smuzhiyun 	.device =	uart_console_device,
674*4882a593Smuzhiyun 	.setup =	lqasc_console_setup,
675*4882a593Smuzhiyun 	.flags =	CON_PRINTBUFFER,
676*4882a593Smuzhiyun 	.index =	-1,
677*4882a593Smuzhiyun 	.data =		&lqasc_reg,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static int __init
lqasc_console_init(void)681*4882a593Smuzhiyun lqasc_console_init(void)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	register_console(&lqasc_console);
684*4882a593Smuzhiyun 	return 0;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun console_initcall(lqasc_console_init);
687*4882a593Smuzhiyun 
lqasc_serial_early_console_write(struct console * co,const char * s,u_int count)688*4882a593Smuzhiyun static void lqasc_serial_early_console_write(struct console *co,
689*4882a593Smuzhiyun 					     const char *s,
690*4882a593Smuzhiyun 					     u_int count)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct earlycon_device *dev = co->data;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	lqasc_serial_port_write(&dev->port, s, count);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static int __init
lqasc_serial_early_console_setup(struct earlycon_device * device,const char * opt)698*4882a593Smuzhiyun lqasc_serial_early_console_setup(struct earlycon_device *device,
699*4882a593Smuzhiyun 				 const char *opt)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	if (!device->port.membase)
702*4882a593Smuzhiyun 		return -ENODEV;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	device->con->write = lqasc_serial_early_console_write;
705*4882a593Smuzhiyun 	return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lantiq, "lantiq,asc", lqasc_serial_early_console_setup);
708*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lantiq, "intel,lgm-asc", lqasc_serial_early_console_setup);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define LANTIQ_SERIAL_CONSOLE	(&lqasc_console)
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun #else
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define LANTIQ_SERIAL_CONSOLE	NULL
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_LANTIQ_CONSOLE */
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static struct uart_driver lqasc_reg = {
719*4882a593Smuzhiyun 	.owner =	THIS_MODULE,
720*4882a593Smuzhiyun 	.driver_name =	DRVNAME,
721*4882a593Smuzhiyun 	.dev_name =	"ttyLTQ",
722*4882a593Smuzhiyun 	.major =	0,
723*4882a593Smuzhiyun 	.minor =	0,
724*4882a593Smuzhiyun 	.nr =		MAXPORTS,
725*4882a593Smuzhiyun 	.cons =		LANTIQ_SERIAL_CONSOLE,
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
fetch_irq_lantiq(struct device * dev,struct ltq_uart_port * ltq_port)728*4882a593Smuzhiyun static int fetch_irq_lantiq(struct device *dev, struct ltq_uart_port *ltq_port)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	struct uart_port *port = &ltq_port->port;
731*4882a593Smuzhiyun 	struct resource irqres[3];
732*4882a593Smuzhiyun 	int ret;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	ret = of_irq_to_resource_table(dev->of_node, irqres, 3);
735*4882a593Smuzhiyun 	if (ret != 3) {
736*4882a593Smuzhiyun 		dev_err(dev,
737*4882a593Smuzhiyun 			"failed to get IRQs for serial port\n");
738*4882a593Smuzhiyun 		return -ENODEV;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	ltq_port->tx_irq = irqres[0].start;
741*4882a593Smuzhiyun 	ltq_port->rx_irq = irqres[1].start;
742*4882a593Smuzhiyun 	ltq_port->err_irq = irqres[2].start;
743*4882a593Smuzhiyun 	port->irq = irqres[0].start;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
request_irq_lantiq(struct uart_port * port)748*4882a593Smuzhiyun static int request_irq_lantiq(struct uart_port *port)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
751*4882a593Smuzhiyun 	int retval;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
754*4882a593Smuzhiyun 			     0, "asc_tx", port);
755*4882a593Smuzhiyun 	if (retval) {
756*4882a593Smuzhiyun 		dev_err(port->dev, "failed to request asc_tx\n");
757*4882a593Smuzhiyun 		return retval;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
761*4882a593Smuzhiyun 			     0, "asc_rx", port);
762*4882a593Smuzhiyun 	if (retval) {
763*4882a593Smuzhiyun 		dev_err(port->dev, "failed to request asc_rx\n");
764*4882a593Smuzhiyun 		goto err1;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	retval = request_irq(ltq_port->err_irq, lqasc_err_int,
768*4882a593Smuzhiyun 			     0, "asc_err", port);
769*4882a593Smuzhiyun 	if (retval) {
770*4882a593Smuzhiyun 		dev_err(port->dev, "failed to request asc_err\n");
771*4882a593Smuzhiyun 		goto err2;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 	return 0;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun err2:
776*4882a593Smuzhiyun 	free_irq(ltq_port->rx_irq, port);
777*4882a593Smuzhiyun err1:
778*4882a593Smuzhiyun 	free_irq(ltq_port->tx_irq, port);
779*4882a593Smuzhiyun 	return retval;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
free_irq_lantiq(struct uart_port * port)782*4882a593Smuzhiyun static void free_irq_lantiq(struct uart_port *port)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	free_irq(ltq_port->tx_irq, port);
787*4882a593Smuzhiyun 	free_irq(ltq_port->rx_irq, port);
788*4882a593Smuzhiyun 	free_irq(ltq_port->err_irq, port);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
fetch_irq_intel(struct device * dev,struct ltq_uart_port * ltq_port)791*4882a593Smuzhiyun static int fetch_irq_intel(struct device *dev, struct ltq_uart_port *ltq_port)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct uart_port *port = &ltq_port->port;
794*4882a593Smuzhiyun 	int ret;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ret = of_irq_get(dev->of_node, 0);
797*4882a593Smuzhiyun 	if (ret < 0) {
798*4882a593Smuzhiyun 		dev_err(dev, "failed to fetch IRQ for serial port\n");
799*4882a593Smuzhiyun 		return ret;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 	ltq_port->common_irq = ret;
802*4882a593Smuzhiyun 	port->irq = ret;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
request_irq_intel(struct uart_port * port)807*4882a593Smuzhiyun static int request_irq_intel(struct uart_port *port)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
810*4882a593Smuzhiyun 	int retval;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	retval = request_irq(ltq_port->common_irq, lqasc_irq, 0,
813*4882a593Smuzhiyun 			     "asc_irq", port);
814*4882a593Smuzhiyun 	if (retval)
815*4882a593Smuzhiyun 		dev_err(port->dev, "failed to request asc_irq\n");
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return retval;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
free_irq_intel(struct uart_port * port)820*4882a593Smuzhiyun static void free_irq_intel(struct uart_port *port)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	free_irq(ltq_port->common_irq, port);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
lqasc_probe(struct platform_device * pdev)827*4882a593Smuzhiyun static int lqasc_probe(struct platform_device *pdev)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
830*4882a593Smuzhiyun 	struct ltq_uart_port *ltq_port;
831*4882a593Smuzhiyun 	struct uart_port *port;
832*4882a593Smuzhiyun 	struct resource *mmres;
833*4882a593Smuzhiyun 	int line;
834*4882a593Smuzhiyun 	int ret;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
837*4882a593Smuzhiyun 	if (!mmres) {
838*4882a593Smuzhiyun 		dev_err(&pdev->dev,
839*4882a593Smuzhiyun 			"failed to get memory for serial port\n");
840*4882a593Smuzhiyun 		return -ENODEV;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
844*4882a593Smuzhiyun 				GFP_KERNEL);
845*4882a593Smuzhiyun 	if (!ltq_port)
846*4882a593Smuzhiyun 		return -ENOMEM;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	port = &ltq_port->port;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	ltq_port->soc = of_device_get_match_data(&pdev->dev);
851*4882a593Smuzhiyun 	ret = ltq_port->soc->fetch_irq(&pdev->dev, ltq_port);
852*4882a593Smuzhiyun 	if (ret)
853*4882a593Smuzhiyun 		return ret;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* get serial id */
856*4882a593Smuzhiyun 	line = of_alias_get_id(node, "serial");
857*4882a593Smuzhiyun 	if (line < 0) {
858*4882a593Smuzhiyun 		if (IS_ENABLED(CONFIG_LANTIQ)) {
859*4882a593Smuzhiyun 			if (mmres->start == CPHYSADDR(LTQ_EARLY_ASC))
860*4882a593Smuzhiyun 				line = 0;
861*4882a593Smuzhiyun 			else
862*4882a593Smuzhiyun 				line = 1;
863*4882a593Smuzhiyun 		} else {
864*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
865*4882a593Smuzhiyun 				line);
866*4882a593Smuzhiyun 			return line;
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (lqasc_port[line]) {
871*4882a593Smuzhiyun 		dev_err(&pdev->dev, "port %d already allocated\n", line);
872*4882a593Smuzhiyun 		return -EBUSY;
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	port->iotype	= SERIAL_IO_MEM;
876*4882a593Smuzhiyun 	port->flags	= UPF_BOOT_AUTOCONF | UPF_IOREMAP;
877*4882a593Smuzhiyun 	port->ops	= &lqasc_pops;
878*4882a593Smuzhiyun 	port->fifosize	= 16;
879*4882a593Smuzhiyun 	port->type	= PORT_LTQ_ASC,
880*4882a593Smuzhiyun 	port->line	= line;
881*4882a593Smuzhiyun 	port->dev	= &pdev->dev;
882*4882a593Smuzhiyun 	/* unused, just to be backward-compatible */
883*4882a593Smuzhiyun 	port->mapbase	= mmres->start;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
886*4882a593Smuzhiyun 		ltq_port->freqclk = clk_get_fpi();
887*4882a593Smuzhiyun 	else
888*4882a593Smuzhiyun 		ltq_port->freqclk = devm_clk_get(&pdev->dev, "freq");
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	if (IS_ERR(ltq_port->freqclk)) {
892*4882a593Smuzhiyun 		pr_err("failed to get fpi clk\n");
893*4882a593Smuzhiyun 		return -ENOENT;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	/* not all asc ports have clock gates, lets ignore the return code */
897*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
898*4882a593Smuzhiyun 		ltq_port->clk = clk_get(&pdev->dev, NULL);
899*4882a593Smuzhiyun 	else
900*4882a593Smuzhiyun 		ltq_port->clk = devm_clk_get(&pdev->dev, "asc");
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	spin_lock_init(&ltq_port->lock);
903*4882a593Smuzhiyun 	lqasc_port[line] = ltq_port;
904*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ltq_port);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	ret = uart_add_one_port(&lqasc_reg, port);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	return ret;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
lqasc_remove(struct platform_device * pdev)911*4882a593Smuzhiyun static int lqasc_remove(struct platform_device *pdev)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct uart_port *port = platform_get_drvdata(pdev);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	return uart_remove_one_port(&lqasc_reg, port);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun static const struct ltq_soc_data soc_data_lantiq = {
919*4882a593Smuzhiyun 	.fetch_irq = fetch_irq_lantiq,
920*4882a593Smuzhiyun 	.request_irq = request_irq_lantiq,
921*4882a593Smuzhiyun 	.free_irq = free_irq_lantiq,
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun static const struct ltq_soc_data soc_data_intel = {
925*4882a593Smuzhiyun 	.fetch_irq = fetch_irq_intel,
926*4882a593Smuzhiyun 	.request_irq = request_irq_intel,
927*4882a593Smuzhiyun 	.free_irq = free_irq_intel,
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun static const struct of_device_id ltq_asc_match[] = {
931*4882a593Smuzhiyun 	{ .compatible = "lantiq,asc", .data = &soc_data_lantiq },
932*4882a593Smuzhiyun 	{ .compatible = "intel,lgm-asc", .data = &soc_data_intel },
933*4882a593Smuzhiyun 	{},
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ltq_asc_match);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun static struct platform_driver lqasc_driver = {
938*4882a593Smuzhiyun 	.probe		= lqasc_probe,
939*4882a593Smuzhiyun 	.remove		= lqasc_remove,
940*4882a593Smuzhiyun 	.driver		= {
941*4882a593Smuzhiyun 		.name	= DRVNAME,
942*4882a593Smuzhiyun 		.of_match_table = ltq_asc_match,
943*4882a593Smuzhiyun 	},
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun static int __init
init_lqasc(void)947*4882a593Smuzhiyun init_lqasc(void)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	int ret;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	ret = uart_register_driver(&lqasc_reg);
952*4882a593Smuzhiyun 	if (ret != 0)
953*4882a593Smuzhiyun 		return ret;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	ret = platform_driver_register(&lqasc_driver);
956*4882a593Smuzhiyun 	if (ret != 0)
957*4882a593Smuzhiyun 		uart_unregister_driver(&lqasc_reg);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	return ret;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
exit_lqasc(void)962*4882a593Smuzhiyun static void __exit exit_lqasc(void)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	platform_driver_unregister(&lqasc_driver);
965*4882a593Smuzhiyun 	uart_unregister_driver(&lqasc_reg);
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun module_init(init_lqasc);
969*4882a593Smuzhiyun module_exit(exit_lqasc);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun MODULE_DESCRIPTION("Serial driver for Lantiq & Intel gateway SoCs");
972*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
973