1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Motorola/Freescale IMX serial ports
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Sascha Hauer <sascha@saschahauer.de>
8*4882a593Smuzhiyun * Copyright (C) 2004 Pengutronix
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/console.h>
15*4882a593Smuzhiyun #include <linux/sysrq.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/tty.h>
18*4882a593Smuzhiyun #include <linux/tty_flip.h>
19*4882a593Smuzhiyun #include <linux/serial_core.h>
20*4882a593Smuzhiyun #include <linux/serial.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/ktime.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
25*4882a593Smuzhiyun #include <linux/rational.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/of.h>
28*4882a593Smuzhiyun #include <linux/of_device.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun #include <linux/dma-mapping.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <asm/irq.h>
33*4882a593Smuzhiyun #include <linux/platform_data/serial-imx.h>
34*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "serial_mctrl_gpio.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Register definitions */
39*4882a593Smuzhiyun #define URXD0 0x0 /* Receiver Register */
40*4882a593Smuzhiyun #define URTX0 0x40 /* Transmitter Register */
41*4882a593Smuzhiyun #define UCR1 0x80 /* Control Register 1 */
42*4882a593Smuzhiyun #define UCR2 0x84 /* Control Register 2 */
43*4882a593Smuzhiyun #define UCR3 0x88 /* Control Register 3 */
44*4882a593Smuzhiyun #define UCR4 0x8c /* Control Register 4 */
45*4882a593Smuzhiyun #define UFCR 0x90 /* FIFO Control Register */
46*4882a593Smuzhiyun #define USR1 0x94 /* Status Register 1 */
47*4882a593Smuzhiyun #define USR2 0x98 /* Status Register 2 */
48*4882a593Smuzhiyun #define UESC 0x9c /* Escape Character Register */
49*4882a593Smuzhiyun #define UTIM 0xa0 /* Escape Timer Register */
50*4882a593Smuzhiyun #define UBIR 0xa4 /* BRM Incremental Register */
51*4882a593Smuzhiyun #define UBMR 0xa8 /* BRM Modulator Register */
52*4882a593Smuzhiyun #define UBRC 0xac /* Baud Rate Count Register */
53*4882a593Smuzhiyun #define IMX21_ONEMS 0xb0 /* One Millisecond register */
54*4882a593Smuzhiyun #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
55*4882a593Smuzhiyun #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* UART Control Register Bit Fields.*/
58*4882a593Smuzhiyun #define URXD_DUMMY_READ (1<<16)
59*4882a593Smuzhiyun #define URXD_CHARRDY (1<<15)
60*4882a593Smuzhiyun #define URXD_ERR (1<<14)
61*4882a593Smuzhiyun #define URXD_OVRRUN (1<<13)
62*4882a593Smuzhiyun #define URXD_FRMERR (1<<12)
63*4882a593Smuzhiyun #define URXD_BRK (1<<11)
64*4882a593Smuzhiyun #define URXD_PRERR (1<<10)
65*4882a593Smuzhiyun #define URXD_RX_DATA (0xFF<<0)
66*4882a593Smuzhiyun #define UCR1_ADEN (1<<15) /* Auto detect interrupt */
67*4882a593Smuzhiyun #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
68*4882a593Smuzhiyun #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
69*4882a593Smuzhiyun #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
70*4882a593Smuzhiyun #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
71*4882a593Smuzhiyun #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
72*4882a593Smuzhiyun #define UCR1_RXDMAEN (1<<8) /* Recv ready DMA enable */
73*4882a593Smuzhiyun #define UCR1_IREN (1<<7) /* Infrared interface enable */
74*4882a593Smuzhiyun #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
75*4882a593Smuzhiyun #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
76*4882a593Smuzhiyun #define UCR1_SNDBRK (1<<4) /* Send break */
77*4882a593Smuzhiyun #define UCR1_TXDMAEN (1<<3) /* Transmitter ready DMA enable */
78*4882a593Smuzhiyun #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
79*4882a593Smuzhiyun #define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
80*4882a593Smuzhiyun #define UCR1_DOZE (1<<1) /* Doze */
81*4882a593Smuzhiyun #define UCR1_UARTEN (1<<0) /* UART enabled */
82*4882a593Smuzhiyun #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
83*4882a593Smuzhiyun #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
84*4882a593Smuzhiyun #define UCR2_CTSC (1<<13) /* CTS pin control */
85*4882a593Smuzhiyun #define UCR2_CTS (1<<12) /* Clear to send */
86*4882a593Smuzhiyun #define UCR2_ESCEN (1<<11) /* Escape enable */
87*4882a593Smuzhiyun #define UCR2_PREN (1<<8) /* Parity enable */
88*4882a593Smuzhiyun #define UCR2_PROE (1<<7) /* Parity odd/even */
89*4882a593Smuzhiyun #define UCR2_STPB (1<<6) /* Stop */
90*4882a593Smuzhiyun #define UCR2_WS (1<<5) /* Word size */
91*4882a593Smuzhiyun #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
92*4882a593Smuzhiyun #define UCR2_ATEN (1<<3) /* Aging Timer Enable */
93*4882a593Smuzhiyun #define UCR2_TXEN (1<<2) /* Transmitter enabled */
94*4882a593Smuzhiyun #define UCR2_RXEN (1<<1) /* Receiver enabled */
95*4882a593Smuzhiyun #define UCR2_SRST (1<<0) /* SW reset */
96*4882a593Smuzhiyun #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
97*4882a593Smuzhiyun #define UCR3_PARERREN (1<<12) /* Parity enable */
98*4882a593Smuzhiyun #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
99*4882a593Smuzhiyun #define UCR3_DSR (1<<10) /* Data set ready */
100*4882a593Smuzhiyun #define UCR3_DCD (1<<9) /* Data carrier detect */
101*4882a593Smuzhiyun #define UCR3_RI (1<<8) /* Ring indicator */
102*4882a593Smuzhiyun #define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
103*4882a593Smuzhiyun #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
104*4882a593Smuzhiyun #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
105*4882a593Smuzhiyun #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
106*4882a593Smuzhiyun #define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
107*4882a593Smuzhiyun #define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
108*4882a593Smuzhiyun #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
109*4882a593Smuzhiyun #define UCR3_BPEN (1<<0) /* Preset registers enable */
110*4882a593Smuzhiyun #define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
111*4882a593Smuzhiyun #define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
112*4882a593Smuzhiyun #define UCR4_INVR (1<<9) /* Inverted infrared reception */
113*4882a593Smuzhiyun #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
114*4882a593Smuzhiyun #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
115*4882a593Smuzhiyun #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
116*4882a593Smuzhiyun #define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
117*4882a593Smuzhiyun #define UCR4_IRSC (1<<5) /* IR special case */
118*4882a593Smuzhiyun #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
119*4882a593Smuzhiyun #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
120*4882a593Smuzhiyun #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
121*4882a593Smuzhiyun #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
122*4882a593Smuzhiyun #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
123*4882a593Smuzhiyun #define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
124*4882a593Smuzhiyun #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
125*4882a593Smuzhiyun #define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
126*4882a593Smuzhiyun #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
127*4882a593Smuzhiyun #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
128*4882a593Smuzhiyun #define USR1_RTSS (1<<14) /* RTS pin status */
129*4882a593Smuzhiyun #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
130*4882a593Smuzhiyun #define USR1_RTSD (1<<12) /* RTS delta */
131*4882a593Smuzhiyun #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
132*4882a593Smuzhiyun #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
133*4882a593Smuzhiyun #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
134*4882a593Smuzhiyun #define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
135*4882a593Smuzhiyun #define USR1_DTRD (1<<7) /* DTR Delta */
136*4882a593Smuzhiyun #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
137*4882a593Smuzhiyun #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
138*4882a593Smuzhiyun #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
139*4882a593Smuzhiyun #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
140*4882a593Smuzhiyun #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
141*4882a593Smuzhiyun #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
142*4882a593Smuzhiyun #define USR2_IDLE (1<<12) /* Idle condition */
143*4882a593Smuzhiyun #define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
144*4882a593Smuzhiyun #define USR2_RIIN (1<<9) /* Ring Indicator Input */
145*4882a593Smuzhiyun #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
146*4882a593Smuzhiyun #define USR2_WAKE (1<<7) /* Wake */
147*4882a593Smuzhiyun #define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
148*4882a593Smuzhiyun #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
149*4882a593Smuzhiyun #define USR2_TXDC (1<<3) /* Transmitter complete */
150*4882a593Smuzhiyun #define USR2_BRCD (1<<2) /* Break condition */
151*4882a593Smuzhiyun #define USR2_ORE (1<<1) /* Overrun error */
152*4882a593Smuzhiyun #define USR2_RDR (1<<0) /* Recv data ready */
153*4882a593Smuzhiyun #define UTS_FRCPERR (1<<13) /* Force parity error */
154*4882a593Smuzhiyun #define UTS_LOOP (1<<12) /* Loop tx and rx */
155*4882a593Smuzhiyun #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
156*4882a593Smuzhiyun #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
157*4882a593Smuzhiyun #define UTS_TXFULL (1<<4) /* TxFIFO full */
158*4882a593Smuzhiyun #define UTS_RXFULL (1<<3) /* RxFIFO full */
159*4882a593Smuzhiyun #define UTS_SOFTRST (1<<0) /* Software reset */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* We've been assigned a range on the "Low-density serial ports" major */
162*4882a593Smuzhiyun #define SERIAL_IMX_MAJOR 207
163*4882a593Smuzhiyun #define MINOR_START 16
164*4882a593Smuzhiyun #define DEV_NAME "ttymxc"
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * This determines how often we check the modem status signals
168*4882a593Smuzhiyun * for any change. They generally aren't connected to an IRQ
169*4882a593Smuzhiyun * so we have to poll them. We also check immediately before
170*4882a593Smuzhiyun * filling the TX fifo incase CTS has been dropped.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun #define MCTRL_TIMEOUT (250*HZ/1000)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define DRIVER_NAME "IMX-uart"
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define UART_NR 8
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
179*4882a593Smuzhiyun enum imx_uart_type {
180*4882a593Smuzhiyun IMX1_UART,
181*4882a593Smuzhiyun IMX21_UART,
182*4882a593Smuzhiyun IMX53_UART,
183*4882a593Smuzhiyun IMX6Q_UART,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* device type dependent stuff */
187*4882a593Smuzhiyun struct imx_uart_data {
188*4882a593Smuzhiyun unsigned uts_reg;
189*4882a593Smuzhiyun enum imx_uart_type devtype;
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun enum imx_tx_state {
193*4882a593Smuzhiyun OFF,
194*4882a593Smuzhiyun WAIT_AFTER_RTS,
195*4882a593Smuzhiyun SEND,
196*4882a593Smuzhiyun WAIT_AFTER_SEND,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun struct imx_port {
200*4882a593Smuzhiyun struct uart_port port;
201*4882a593Smuzhiyun struct timer_list timer;
202*4882a593Smuzhiyun unsigned int old_status;
203*4882a593Smuzhiyun unsigned int have_rtscts:1;
204*4882a593Smuzhiyun unsigned int have_rtsgpio:1;
205*4882a593Smuzhiyun unsigned int dte_mode:1;
206*4882a593Smuzhiyun unsigned int inverted_tx:1;
207*4882a593Smuzhiyun unsigned int inverted_rx:1;
208*4882a593Smuzhiyun struct clk *clk_ipg;
209*4882a593Smuzhiyun struct clk *clk_per;
210*4882a593Smuzhiyun const struct imx_uart_data *devdata;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun struct mctrl_gpios *gpios;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* shadow registers */
215*4882a593Smuzhiyun unsigned int ucr1;
216*4882a593Smuzhiyun unsigned int ucr2;
217*4882a593Smuzhiyun unsigned int ucr3;
218*4882a593Smuzhiyun unsigned int ucr4;
219*4882a593Smuzhiyun unsigned int ufcr;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* DMA fields */
222*4882a593Smuzhiyun unsigned int dma_is_enabled:1;
223*4882a593Smuzhiyun unsigned int dma_is_rxing:1;
224*4882a593Smuzhiyun unsigned int dma_is_txing:1;
225*4882a593Smuzhiyun struct dma_chan *dma_chan_rx, *dma_chan_tx;
226*4882a593Smuzhiyun struct scatterlist rx_sgl, tx_sgl[2];
227*4882a593Smuzhiyun void *rx_buf;
228*4882a593Smuzhiyun struct circ_buf rx_ring;
229*4882a593Smuzhiyun unsigned int rx_periods;
230*4882a593Smuzhiyun dma_cookie_t rx_cookie;
231*4882a593Smuzhiyun unsigned int tx_bytes;
232*4882a593Smuzhiyun unsigned int dma_tx_nents;
233*4882a593Smuzhiyun unsigned int saved_reg[10];
234*4882a593Smuzhiyun bool context_saved;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun enum imx_tx_state tx_state;
237*4882a593Smuzhiyun struct hrtimer trigger_start_tx;
238*4882a593Smuzhiyun struct hrtimer trigger_stop_tx;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun struct imx_port_ucrs {
242*4882a593Smuzhiyun unsigned int ucr1;
243*4882a593Smuzhiyun unsigned int ucr2;
244*4882a593Smuzhiyun unsigned int ucr3;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static struct imx_uart_data imx_uart_devdata[] = {
248*4882a593Smuzhiyun [IMX1_UART] = {
249*4882a593Smuzhiyun .uts_reg = IMX1_UTS,
250*4882a593Smuzhiyun .devtype = IMX1_UART,
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun [IMX21_UART] = {
253*4882a593Smuzhiyun .uts_reg = IMX21_UTS,
254*4882a593Smuzhiyun .devtype = IMX21_UART,
255*4882a593Smuzhiyun },
256*4882a593Smuzhiyun [IMX53_UART] = {
257*4882a593Smuzhiyun .uts_reg = IMX21_UTS,
258*4882a593Smuzhiyun .devtype = IMX53_UART,
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun [IMX6Q_UART] = {
261*4882a593Smuzhiyun .uts_reg = IMX21_UTS,
262*4882a593Smuzhiyun .devtype = IMX6Q_UART,
263*4882a593Smuzhiyun },
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct platform_device_id imx_uart_devtype[] = {
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun .name = "imx1-uart",
269*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
270*4882a593Smuzhiyun }, {
271*4882a593Smuzhiyun .name = "imx21-uart",
272*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
273*4882a593Smuzhiyun }, {
274*4882a593Smuzhiyun .name = "imx53-uart",
275*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
276*4882a593Smuzhiyun }, {
277*4882a593Smuzhiyun .name = "imx6q-uart",
278*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
279*4882a593Smuzhiyun }, {
280*4882a593Smuzhiyun /* sentinel */
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct of_device_id imx_uart_dt_ids[] = {
286*4882a593Smuzhiyun { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
287*4882a593Smuzhiyun { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
288*4882a593Smuzhiyun { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
289*4882a593Smuzhiyun { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
290*4882a593Smuzhiyun { /* sentinel */ }
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
293*4882a593Smuzhiyun
imx_uart_writel(struct imx_port * sport,u32 val,u32 offset)294*4882a593Smuzhiyun static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun switch (offset) {
297*4882a593Smuzhiyun case UCR1:
298*4882a593Smuzhiyun sport->ucr1 = val;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case UCR2:
301*4882a593Smuzhiyun sport->ucr2 = val;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun case UCR3:
304*4882a593Smuzhiyun sport->ucr3 = val;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun case UCR4:
307*4882a593Smuzhiyun sport->ucr4 = val;
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun case UFCR:
310*4882a593Smuzhiyun sport->ufcr = val;
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun default:
313*4882a593Smuzhiyun break;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun writel(val, sport->port.membase + offset);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
imx_uart_readl(struct imx_port * sport,u32 offset)318*4882a593Smuzhiyun static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun switch (offset) {
321*4882a593Smuzhiyun case UCR1:
322*4882a593Smuzhiyun return sport->ucr1;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case UCR2:
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * UCR2_SRST is the only bit in the cached registers that might
327*4882a593Smuzhiyun * differ from the value that was last written. As it only
328*4882a593Smuzhiyun * automatically becomes one after being cleared, reread
329*4882a593Smuzhiyun * conditionally.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun if (!(sport->ucr2 & UCR2_SRST))
332*4882a593Smuzhiyun sport->ucr2 = readl(sport->port.membase + offset);
333*4882a593Smuzhiyun return sport->ucr2;
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case UCR3:
336*4882a593Smuzhiyun return sport->ucr3;
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun case UCR4:
339*4882a593Smuzhiyun return sport->ucr4;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case UFCR:
342*4882a593Smuzhiyun return sport->ufcr;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun default:
345*4882a593Smuzhiyun return readl(sport->port.membase + offset);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
imx_uart_uts_reg(struct imx_port * sport)349*4882a593Smuzhiyun static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun return sport->devdata->uts_reg;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
imx_uart_is_imx1(struct imx_port * sport)354*4882a593Smuzhiyun static inline int imx_uart_is_imx1(struct imx_port *sport)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun return sport->devdata->devtype == IMX1_UART;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
imx_uart_is_imx21(struct imx_port * sport)359*4882a593Smuzhiyun static inline int imx_uart_is_imx21(struct imx_port *sport)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun return sport->devdata->devtype == IMX21_UART;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
imx_uart_is_imx53(struct imx_port * sport)364*4882a593Smuzhiyun static inline int imx_uart_is_imx53(struct imx_port *sport)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun return sport->devdata->devtype == IMX53_UART;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
imx_uart_is_imx6q(struct imx_port * sport)369*4882a593Smuzhiyun static inline int imx_uart_is_imx6q(struct imx_port *sport)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun return sport->devdata->devtype == IMX6Q_UART;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * Save and restore functions for UCR1, UCR2 and UCR3 registers
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
imx_uart_ucrs_save(struct imx_port * sport,struct imx_port_ucrs * ucr)377*4882a593Smuzhiyun static void imx_uart_ucrs_save(struct imx_port *sport,
378*4882a593Smuzhiyun struct imx_port_ucrs *ucr)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun /* save control registers */
381*4882a593Smuzhiyun ucr->ucr1 = imx_uart_readl(sport, UCR1);
382*4882a593Smuzhiyun ucr->ucr2 = imx_uart_readl(sport, UCR2);
383*4882a593Smuzhiyun ucr->ucr3 = imx_uart_readl(sport, UCR3);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
imx_uart_ucrs_restore(struct imx_port * sport,struct imx_port_ucrs * ucr)386*4882a593Smuzhiyun static void imx_uart_ucrs_restore(struct imx_port *sport,
387*4882a593Smuzhiyun struct imx_port_ucrs *ucr)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun /* restore control registers */
390*4882a593Smuzhiyun imx_uart_writel(sport, ucr->ucr1, UCR1);
391*4882a593Smuzhiyun imx_uart_writel(sport, ucr->ucr2, UCR2);
392*4882a593Smuzhiyun imx_uart_writel(sport, ucr->ucr3, UCR3);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* called with port.lock taken and irqs caller dependent */
imx_uart_rts_active(struct imx_port * sport,u32 * ucr2)397*4882a593Smuzhiyun static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* called with port.lock taken and irqs caller dependent */
imx_uart_rts_inactive(struct imx_port * sport,u32 * ucr2)405*4882a593Smuzhiyun static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun *ucr2 &= ~UCR2_CTSC;
408*4882a593Smuzhiyun *ucr2 |= UCR2_CTS;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
start_hrtimer_ms(struct hrtimer * hrt,unsigned long msec)413*4882a593Smuzhiyun static void start_hrtimer_ms(struct hrtimer *hrt, unsigned long msec)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun long sec = msec / MSEC_PER_SEC;
416*4882a593Smuzhiyun long nsec = (msec % MSEC_PER_SEC) * 1000000;
417*4882a593Smuzhiyun ktime_t t = ktime_set(sec, nsec);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun hrtimer_start(hrt, t, HRTIMER_MODE_REL);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_start_rx(struct uart_port * port)423*4882a593Smuzhiyun static void imx_uart_start_rx(struct uart_port *port)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
426*4882a593Smuzhiyun unsigned int ucr1, ucr2;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
429*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ucr2 |= UCR2_RXEN;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (sport->dma_is_enabled) {
434*4882a593Smuzhiyun ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
435*4882a593Smuzhiyun } else {
436*4882a593Smuzhiyun ucr1 |= UCR1_RRDYEN;
437*4882a593Smuzhiyun ucr2 |= UCR2_ATEN;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* Write UCR2 first as it includes RXEN */
441*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
442*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_stop_tx(struct uart_port * port)446*4882a593Smuzhiyun static void imx_uart_stop_tx(struct uart_port *port)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
449*4882a593Smuzhiyun u32 ucr1, ucr4, usr2;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (sport->tx_state == OFF)
452*4882a593Smuzhiyun return;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /*
455*4882a593Smuzhiyun * We are maybe in the SMP context, so if the DMA TX thread is running
456*4882a593Smuzhiyun * on other cpu, we have to wait for it to finish.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun if (sport->dma_is_txing)
459*4882a593Smuzhiyun return;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
462*4882a593Smuzhiyun imx_uart_writel(sport, ucr1 & ~UCR1_TRDYEN, UCR1);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun usr2 = imx_uart_readl(sport, USR2);
465*4882a593Smuzhiyun if (!(usr2 & USR2_TXDC)) {
466*4882a593Smuzhiyun /* The shifter is still busy, so retry once TC triggers */
467*4882a593Smuzhiyun return;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4);
471*4882a593Smuzhiyun ucr4 &= ~UCR4_TCEN;
472*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* in rs485 mode disable transmitter */
475*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_ENABLED) {
476*4882a593Smuzhiyun if (sport->tx_state == SEND) {
477*4882a593Smuzhiyun sport->tx_state = WAIT_AFTER_SEND;
478*4882a593Smuzhiyun start_hrtimer_ms(&sport->trigger_stop_tx,
479*4882a593Smuzhiyun port->rs485.delay_rts_after_send);
480*4882a593Smuzhiyun return;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (sport->tx_state == WAIT_AFTER_RTS ||
484*4882a593Smuzhiyun sport->tx_state == WAIT_AFTER_SEND) {
485*4882a593Smuzhiyun u32 ucr2;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun hrtimer_try_to_cancel(&sport->trigger_start_tx);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
490*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
491*4882a593Smuzhiyun imx_uart_rts_active(sport, &ucr2);
492*4882a593Smuzhiyun else
493*4882a593Smuzhiyun imx_uart_rts_inactive(sport, &ucr2);
494*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun imx_uart_start_rx(port);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun sport->tx_state = OFF;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun } else {
501*4882a593Smuzhiyun sport->tx_state = OFF;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_stop_rx(struct uart_port * port)506*4882a593Smuzhiyun static void imx_uart_stop_rx(struct uart_port *port)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
509*4882a593Smuzhiyun u32 ucr1, ucr2, ucr4;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
512*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
513*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (sport->dma_is_enabled) {
516*4882a593Smuzhiyun ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
517*4882a593Smuzhiyun } else {
518*4882a593Smuzhiyun ucr1 &= ~UCR1_RRDYEN;
519*4882a593Smuzhiyun ucr2 &= ~UCR2_ATEN;
520*4882a593Smuzhiyun ucr4 &= ~UCR4_OREN;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
523*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun ucr2 &= ~UCR2_RXEN;
526*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_enable_ms(struct uart_port * port)530*4882a593Smuzhiyun static void imx_uart_enable_ms(struct uart_port *port)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun mod_timer(&sport->timer, jiffies);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun mctrl_gpio_enable_ms(sport->gpios);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static void imx_uart_dma_tx(struct imx_port *sport);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_transmit_buffer(struct imx_port * sport)542*4882a593Smuzhiyun static inline void imx_uart_transmit_buffer(struct imx_port *sport)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (sport->port.x_char) {
547*4882a593Smuzhiyun /* Send next char */
548*4882a593Smuzhiyun imx_uart_writel(sport, sport->port.x_char, URTX0);
549*4882a593Smuzhiyun sport->port.icount.tx++;
550*4882a593Smuzhiyun sport->port.x_char = 0;
551*4882a593Smuzhiyun return;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
555*4882a593Smuzhiyun imx_uart_stop_tx(&sport->port);
556*4882a593Smuzhiyun return;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (sport->dma_is_enabled) {
560*4882a593Smuzhiyun u32 ucr1;
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * We've just sent a X-char Ensure the TX DMA is enabled
563*4882a593Smuzhiyun * and the TX IRQ is disabled.
564*4882a593Smuzhiyun **/
565*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
566*4882a593Smuzhiyun ucr1 &= ~UCR1_TRDYEN;
567*4882a593Smuzhiyun if (sport->dma_is_txing) {
568*4882a593Smuzhiyun ucr1 |= UCR1_TXDMAEN;
569*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
570*4882a593Smuzhiyun } else {
571*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
572*4882a593Smuzhiyun imx_uart_dma_tx(sport);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun while (!uart_circ_empty(xmit) &&
579*4882a593Smuzhiyun !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
580*4882a593Smuzhiyun /* send xmit->buf[xmit->tail]
581*4882a593Smuzhiyun * out the port here */
582*4882a593Smuzhiyun imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
583*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
584*4882a593Smuzhiyun sport->port.icount.tx++;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
588*4882a593Smuzhiyun uart_write_wakeup(&sport->port);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (uart_circ_empty(xmit))
591*4882a593Smuzhiyun imx_uart_stop_tx(&sport->port);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
imx_uart_dma_tx_callback(void * data)594*4882a593Smuzhiyun static void imx_uart_dma_tx_callback(void *data)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct imx_port *sport = data;
597*4882a593Smuzhiyun struct scatterlist *sgl = &sport->tx_sgl[0];
598*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
599*4882a593Smuzhiyun unsigned long flags;
600*4882a593Smuzhiyun u32 ucr1;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
607*4882a593Smuzhiyun ucr1 &= ~UCR1_TXDMAEN;
608*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* update the stat */
611*4882a593Smuzhiyun xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
612*4882a593Smuzhiyun sport->port.icount.tx += sport->tx_bytes;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun sport->dma_is_txing = 0;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
619*4882a593Smuzhiyun uart_write_wakeup(&sport->port);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
622*4882a593Smuzhiyun imx_uart_dma_tx(sport);
623*4882a593Smuzhiyun else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
624*4882a593Smuzhiyun u32 ucr4 = imx_uart_readl(sport, UCR4);
625*4882a593Smuzhiyun ucr4 |= UCR4_TCEN;
626*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_dma_tx(struct imx_port * sport)633*4882a593Smuzhiyun static void imx_uart_dma_tx(struct imx_port *sport)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
636*4882a593Smuzhiyun struct scatterlist *sgl = sport->tx_sgl;
637*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
638*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_chan_tx;
639*4882a593Smuzhiyun struct device *dev = sport->port.dev;
640*4882a593Smuzhiyun u32 ucr1, ucr4;
641*4882a593Smuzhiyun int ret;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (sport->dma_is_txing)
644*4882a593Smuzhiyun return;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4);
647*4882a593Smuzhiyun ucr4 &= ~UCR4_TCEN;
648*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun sport->tx_bytes = uart_circ_chars_pending(xmit);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (xmit->tail < xmit->head || xmit->head == 0) {
653*4882a593Smuzhiyun sport->dma_tx_nents = 1;
654*4882a593Smuzhiyun sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
655*4882a593Smuzhiyun } else {
656*4882a593Smuzhiyun sport->dma_tx_nents = 2;
657*4882a593Smuzhiyun sg_init_table(sgl, 2);
658*4882a593Smuzhiyun sg_set_buf(sgl, xmit->buf + xmit->tail,
659*4882a593Smuzhiyun UART_XMIT_SIZE - xmit->tail);
660*4882a593Smuzhiyun sg_set_buf(sgl + 1, xmit->buf, xmit->head);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
664*4882a593Smuzhiyun if (ret == 0) {
665*4882a593Smuzhiyun dev_err(dev, "DMA mapping error for TX.\n");
666*4882a593Smuzhiyun return;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(chan, sgl, ret,
669*4882a593Smuzhiyun DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
670*4882a593Smuzhiyun if (!desc) {
671*4882a593Smuzhiyun dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
672*4882a593Smuzhiyun DMA_TO_DEVICE);
673*4882a593Smuzhiyun dev_err(dev, "We cannot prepare for the TX slave dma!\n");
674*4882a593Smuzhiyun return;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun desc->callback = imx_uart_dma_tx_callback;
677*4882a593Smuzhiyun desc->callback_param = sport;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
680*4882a593Smuzhiyun uart_circ_chars_pending(xmit));
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
683*4882a593Smuzhiyun ucr1 |= UCR1_TXDMAEN;
684*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* fire it */
687*4882a593Smuzhiyun sport->dma_is_txing = 1;
688*4882a593Smuzhiyun dmaengine_submit(desc);
689*4882a593Smuzhiyun dma_async_issue_pending(chan);
690*4882a593Smuzhiyun return;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_start_tx(struct uart_port * port)694*4882a593Smuzhiyun static void imx_uart_start_tx(struct uart_port *port)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
697*4882a593Smuzhiyun u32 ucr1;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
700*4882a593Smuzhiyun return;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /*
703*4882a593Smuzhiyun * We cannot simply do nothing here if sport->tx_state == SEND already
704*4882a593Smuzhiyun * because UCR1_TXMPTYEN might already have been cleared in
705*4882a593Smuzhiyun * imx_uart_stop_tx(), but tx_state is still SEND.
706*4882a593Smuzhiyun */
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_ENABLED) {
709*4882a593Smuzhiyun if (sport->tx_state == OFF) {
710*4882a593Smuzhiyun u32 ucr2 = imx_uart_readl(sport, UCR2);
711*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
712*4882a593Smuzhiyun imx_uart_rts_active(sport, &ucr2);
713*4882a593Smuzhiyun else
714*4882a593Smuzhiyun imx_uart_rts_inactive(sport, &ucr2);
715*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
718*4882a593Smuzhiyun imx_uart_stop_rx(port);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun sport->tx_state = WAIT_AFTER_RTS;
721*4882a593Smuzhiyun start_hrtimer_ms(&sport->trigger_start_tx,
722*4882a593Smuzhiyun port->rs485.delay_rts_before_send);
723*4882a593Smuzhiyun return;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (sport->tx_state == WAIT_AFTER_SEND
727*4882a593Smuzhiyun || sport->tx_state == WAIT_AFTER_RTS) {
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun hrtimer_try_to_cancel(&sport->trigger_stop_tx);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * Enable transmitter and shifter empty irq only if DMA
733*4882a593Smuzhiyun * is off. In the DMA case this is done in the
734*4882a593Smuzhiyun * tx-callback.
735*4882a593Smuzhiyun */
736*4882a593Smuzhiyun if (!sport->dma_is_enabled) {
737*4882a593Smuzhiyun u32 ucr4 = imx_uart_readl(sport, UCR4);
738*4882a593Smuzhiyun ucr4 |= UCR4_TCEN;
739*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun sport->tx_state = SEND;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun } else {
745*4882a593Smuzhiyun sport->tx_state = SEND;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (!sport->dma_is_enabled) {
749*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
750*4882a593Smuzhiyun imx_uart_writel(sport, ucr1 | UCR1_TRDYEN, UCR1);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (sport->dma_is_enabled) {
754*4882a593Smuzhiyun if (sport->port.x_char) {
755*4882a593Smuzhiyun /* We have X-char to send, so enable TX IRQ and
756*4882a593Smuzhiyun * disable TX DMA to let TX interrupt to send X-char */
757*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
758*4882a593Smuzhiyun ucr1 &= ~UCR1_TXDMAEN;
759*4882a593Smuzhiyun ucr1 |= UCR1_TRDYEN;
760*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
761*4882a593Smuzhiyun return;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (!uart_circ_empty(&port->state->xmit) &&
765*4882a593Smuzhiyun !uart_tx_stopped(port))
766*4882a593Smuzhiyun imx_uart_dma_tx(sport);
767*4882a593Smuzhiyun return;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
__imx_uart_rtsint(int irq,void * dev_id)771*4882a593Smuzhiyun static irqreturn_t __imx_uart_rtsint(int irq, void *dev_id)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct imx_port *sport = dev_id;
774*4882a593Smuzhiyun u32 usr1;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun imx_uart_writel(sport, USR1_RTSD, USR1);
777*4882a593Smuzhiyun usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
778*4882a593Smuzhiyun uart_handle_cts_change(&sport->port, !!usr1);
779*4882a593Smuzhiyun wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return IRQ_HANDLED;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
imx_uart_rtsint(int irq,void * dev_id)784*4882a593Smuzhiyun static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct imx_port *sport = dev_id;
787*4882a593Smuzhiyun irqreturn_t ret;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun spin_lock(&sport->port.lock);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = __imx_uart_rtsint(irq, dev_id);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun spin_unlock(&sport->port.lock);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun return ret;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
imx_uart_txint(int irq,void * dev_id)798*4882a593Smuzhiyun static irqreturn_t imx_uart_txint(int irq, void *dev_id)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun struct imx_port *sport = dev_id;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun spin_lock(&sport->port.lock);
803*4882a593Smuzhiyun imx_uart_transmit_buffer(sport);
804*4882a593Smuzhiyun spin_unlock(&sport->port.lock);
805*4882a593Smuzhiyun return IRQ_HANDLED;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
__imx_uart_rxint(int irq,void * dev_id)808*4882a593Smuzhiyun static irqreturn_t __imx_uart_rxint(int irq, void *dev_id)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun struct imx_port *sport = dev_id;
811*4882a593Smuzhiyun unsigned int rx, flg, ignored = 0;
812*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun while (imx_uart_readl(sport, USR2) & USR2_RDR) {
815*4882a593Smuzhiyun u32 usr2;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun flg = TTY_NORMAL;
818*4882a593Smuzhiyun sport->port.icount.rx++;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun rx = imx_uart_readl(sport, URXD0);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun usr2 = imx_uart_readl(sport, USR2);
823*4882a593Smuzhiyun if (usr2 & USR2_BRCD) {
824*4882a593Smuzhiyun imx_uart_writel(sport, USR2_BRCD, USR2);
825*4882a593Smuzhiyun if (uart_handle_break(&sport->port))
826*4882a593Smuzhiyun continue;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
830*4882a593Smuzhiyun continue;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (unlikely(rx & URXD_ERR)) {
833*4882a593Smuzhiyun if (rx & URXD_BRK)
834*4882a593Smuzhiyun sport->port.icount.brk++;
835*4882a593Smuzhiyun else if (rx & URXD_PRERR)
836*4882a593Smuzhiyun sport->port.icount.parity++;
837*4882a593Smuzhiyun else if (rx & URXD_FRMERR)
838*4882a593Smuzhiyun sport->port.icount.frame++;
839*4882a593Smuzhiyun if (rx & URXD_OVRRUN)
840*4882a593Smuzhiyun sport->port.icount.overrun++;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (rx & sport->port.ignore_status_mask) {
843*4882a593Smuzhiyun if (++ignored > 100)
844*4882a593Smuzhiyun goto out;
845*4882a593Smuzhiyun continue;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun rx &= (sport->port.read_status_mask | 0xFF);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (rx & URXD_BRK)
851*4882a593Smuzhiyun flg = TTY_BREAK;
852*4882a593Smuzhiyun else if (rx & URXD_PRERR)
853*4882a593Smuzhiyun flg = TTY_PARITY;
854*4882a593Smuzhiyun else if (rx & URXD_FRMERR)
855*4882a593Smuzhiyun flg = TTY_FRAME;
856*4882a593Smuzhiyun if (rx & URXD_OVRRUN)
857*4882a593Smuzhiyun flg = TTY_OVERRUN;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun sport->port.sysrq = 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
863*4882a593Smuzhiyun goto out;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (tty_insert_flip_char(port, rx, flg) == 0)
866*4882a593Smuzhiyun sport->port.icount.buf_overrun++;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun out:
870*4882a593Smuzhiyun tty_flip_buffer_push(port);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun return IRQ_HANDLED;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
imx_uart_rxint(int irq,void * dev_id)875*4882a593Smuzhiyun static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct imx_port *sport = dev_id;
878*4882a593Smuzhiyun irqreturn_t ret;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun spin_lock(&sport->port.lock);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun ret = __imx_uart_rxint(irq, dev_id);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun spin_unlock(&sport->port.lock);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static void imx_uart_clear_rx_errors(struct imx_port *sport);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /*
892*4882a593Smuzhiyun * We have a modem side uart, so the meanings of RTS and CTS are inverted.
893*4882a593Smuzhiyun */
imx_uart_get_hwmctrl(struct imx_port * sport)894*4882a593Smuzhiyun static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun unsigned int tmp = TIOCM_DSR;
897*4882a593Smuzhiyun unsigned usr1 = imx_uart_readl(sport, USR1);
898*4882a593Smuzhiyun unsigned usr2 = imx_uart_readl(sport, USR2);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (usr1 & USR1_RTSS)
901*4882a593Smuzhiyun tmp |= TIOCM_CTS;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* in DCE mode DCDIN is always 0 */
904*4882a593Smuzhiyun if (!(usr2 & USR2_DCDIN))
905*4882a593Smuzhiyun tmp |= TIOCM_CAR;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (sport->dte_mode)
908*4882a593Smuzhiyun if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
909*4882a593Smuzhiyun tmp |= TIOCM_RI;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun return tmp;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun * Handle any change of modem status signal since we were last called.
916*4882a593Smuzhiyun */
imx_uart_mctrl_check(struct imx_port * sport)917*4882a593Smuzhiyun static void imx_uart_mctrl_check(struct imx_port *sport)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun unsigned int status, changed;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun status = imx_uart_get_hwmctrl(sport);
922*4882a593Smuzhiyun changed = status ^ sport->old_status;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (changed == 0)
925*4882a593Smuzhiyun return;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun sport->old_status = status;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (changed & TIOCM_RI && status & TIOCM_RI)
930*4882a593Smuzhiyun sport->port.icount.rng++;
931*4882a593Smuzhiyun if (changed & TIOCM_DSR)
932*4882a593Smuzhiyun sport->port.icount.dsr++;
933*4882a593Smuzhiyun if (changed & TIOCM_CAR)
934*4882a593Smuzhiyun uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
935*4882a593Smuzhiyun if (changed & TIOCM_CTS)
936*4882a593Smuzhiyun uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
imx_uart_int(int irq,void * dev_id)941*4882a593Smuzhiyun static irqreturn_t imx_uart_int(int irq, void *dev_id)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun struct imx_port *sport = dev_id;
944*4882a593Smuzhiyun unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
945*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
946*4882a593Smuzhiyun unsigned long flags = 0;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /*
949*4882a593Smuzhiyun * IRQs might not be disabled upon entering this interrupt handler,
950*4882a593Smuzhiyun * e.g. when interrupt handlers are forced to be threaded. To support
951*4882a593Smuzhiyun * this scenario as well, disable IRQs when acquiring the spinlock.
952*4882a593Smuzhiyun */
953*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun usr1 = imx_uart_readl(sport, USR1);
956*4882a593Smuzhiyun usr2 = imx_uart_readl(sport, USR2);
957*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
958*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
959*4882a593Smuzhiyun ucr3 = imx_uart_readl(sport, UCR3);
960*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * Even if a condition is true that can trigger an irq only handle it if
964*4882a593Smuzhiyun * the respective irq source is enabled. This prevents some undesired
965*4882a593Smuzhiyun * actions, for example if a character that sits in the RX FIFO and that
966*4882a593Smuzhiyun * should be fetched via DMA is tried to be fetched using PIO. Or the
967*4882a593Smuzhiyun * receiver is currently off and so reading from URXD0 results in an
968*4882a593Smuzhiyun * exception. So just mask the (raw) status bits for disabled irqs.
969*4882a593Smuzhiyun */
970*4882a593Smuzhiyun if ((ucr1 & UCR1_RRDYEN) == 0)
971*4882a593Smuzhiyun usr1 &= ~USR1_RRDY;
972*4882a593Smuzhiyun if ((ucr2 & UCR2_ATEN) == 0)
973*4882a593Smuzhiyun usr1 &= ~USR1_AGTIM;
974*4882a593Smuzhiyun if ((ucr1 & UCR1_TRDYEN) == 0)
975*4882a593Smuzhiyun usr1 &= ~USR1_TRDY;
976*4882a593Smuzhiyun if ((ucr4 & UCR4_TCEN) == 0)
977*4882a593Smuzhiyun usr2 &= ~USR2_TXDC;
978*4882a593Smuzhiyun if ((ucr3 & UCR3_DTRDEN) == 0)
979*4882a593Smuzhiyun usr1 &= ~USR1_DTRD;
980*4882a593Smuzhiyun if ((ucr1 & UCR1_RTSDEN) == 0)
981*4882a593Smuzhiyun usr1 &= ~USR1_RTSD;
982*4882a593Smuzhiyun if ((ucr3 & UCR3_AWAKEN) == 0)
983*4882a593Smuzhiyun usr1 &= ~USR1_AWAKE;
984*4882a593Smuzhiyun if ((ucr4 & UCR4_OREN) == 0)
985*4882a593Smuzhiyun usr2 &= ~USR2_ORE;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
988*4882a593Smuzhiyun imx_uart_writel(sport, USR1_AGTIM, USR1);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun __imx_uart_rxint(irq, dev_id);
991*4882a593Smuzhiyun ret = IRQ_HANDLED;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
995*4882a593Smuzhiyun imx_uart_transmit_buffer(sport);
996*4882a593Smuzhiyun ret = IRQ_HANDLED;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (usr1 & USR1_DTRD) {
1000*4882a593Smuzhiyun imx_uart_writel(sport, USR1_DTRD, USR1);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun imx_uart_mctrl_check(sport);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun ret = IRQ_HANDLED;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (usr1 & USR1_RTSD) {
1008*4882a593Smuzhiyun __imx_uart_rtsint(irq, dev_id);
1009*4882a593Smuzhiyun ret = IRQ_HANDLED;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (usr1 & USR1_AWAKE) {
1013*4882a593Smuzhiyun imx_uart_writel(sport, USR1_AWAKE, USR1);
1014*4882a593Smuzhiyun ret = IRQ_HANDLED;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (usr2 & USR2_ORE) {
1018*4882a593Smuzhiyun sport->port.icount.overrun++;
1019*4882a593Smuzhiyun imx_uart_writel(sport, USR2_ORE, USR2);
1020*4882a593Smuzhiyun ret = IRQ_HANDLED;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return ret;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun * Return TIOCSER_TEMT when transmitter is not busy.
1030*4882a593Smuzhiyun */
imx_uart_tx_empty(struct uart_port * port)1031*4882a593Smuzhiyun static unsigned int imx_uart_tx_empty(struct uart_port *port)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1034*4882a593Smuzhiyun unsigned int ret;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* If the TX DMA is working, return 0. */
1039*4882a593Smuzhiyun if (sport->dma_is_txing)
1040*4882a593Smuzhiyun ret = 0;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return ret;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_get_mctrl(struct uart_port * port)1046*4882a593Smuzhiyun static unsigned int imx_uart_get_mctrl(struct uart_port *port)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1049*4882a593Smuzhiyun unsigned int ret = imx_uart_get_hwmctrl(sport);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun mctrl_gpio_get(sport->gpios, &ret);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return ret;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_set_mctrl(struct uart_port * port,unsigned int mctrl)1057*4882a593Smuzhiyun static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1060*4882a593Smuzhiyun u32 ucr3, uts;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (!(port->rs485.flags & SER_RS485_ENABLED)) {
1063*4882a593Smuzhiyun u32 ucr2;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun * Turn off autoRTS if RTS is lowered and restore autoRTS
1067*4882a593Smuzhiyun * setting if RTS is raised.
1068*4882a593Smuzhiyun */
1069*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1070*4882a593Smuzhiyun ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
1071*4882a593Smuzhiyun if (mctrl & TIOCM_RTS) {
1072*4882a593Smuzhiyun ucr2 |= UCR2_CTS;
1073*4882a593Smuzhiyun /*
1074*4882a593Smuzhiyun * UCR2_IRTS is unset if and only if the port is
1075*4882a593Smuzhiyun * configured for CRTSCTS, so we use inverted UCR2_IRTS
1076*4882a593Smuzhiyun * to get the state to restore to.
1077*4882a593Smuzhiyun */
1078*4882a593Smuzhiyun if (!(ucr2 & UCR2_IRTS))
1079*4882a593Smuzhiyun ucr2 |= UCR2_CTSC;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
1085*4882a593Smuzhiyun if (!(mctrl & TIOCM_DTR))
1086*4882a593Smuzhiyun ucr3 |= UCR3_DSR;
1087*4882a593Smuzhiyun imx_uart_writel(sport, ucr3, UCR3);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
1090*4882a593Smuzhiyun if (mctrl & TIOCM_LOOP)
1091*4882a593Smuzhiyun uts |= UTS_LOOP;
1092*4882a593Smuzhiyun imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun mctrl_gpio_set(sport->gpios, mctrl);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /*
1098*4882a593Smuzhiyun * Interrupts always disabled.
1099*4882a593Smuzhiyun */
imx_uart_break_ctl(struct uart_port * port,int break_state)1100*4882a593Smuzhiyun static void imx_uart_break_ctl(struct uart_port *port, int break_state)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1103*4882a593Smuzhiyun unsigned long flags;
1104*4882a593Smuzhiyun u32 ucr1;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (break_state != 0)
1111*4882a593Smuzhiyun ucr1 |= UCR1_SNDBRK;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /*
1119*4882a593Smuzhiyun * This is our per-port timeout handler, for checking the
1120*4882a593Smuzhiyun * modem status signals.
1121*4882a593Smuzhiyun */
imx_uart_timeout(struct timer_list * t)1122*4882a593Smuzhiyun static void imx_uart_timeout(struct timer_list *t)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun struct imx_port *sport = from_timer(sport, t, timer);
1125*4882a593Smuzhiyun unsigned long flags;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun if (sport->port.state) {
1128*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1129*4882a593Smuzhiyun imx_uart_mctrl_check(sport);
1130*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /*
1137*4882a593Smuzhiyun * There are two kinds of RX DMA interrupts(such as in the MX6Q):
1138*4882a593Smuzhiyun * [1] the RX DMA buffer is full.
1139*4882a593Smuzhiyun * [2] the aging timer expires
1140*4882a593Smuzhiyun *
1141*4882a593Smuzhiyun * Condition [2] is triggered when a character has been sitting in the FIFO
1142*4882a593Smuzhiyun * for at least 8 byte durations.
1143*4882a593Smuzhiyun */
imx_uart_dma_rx_callback(void * data)1144*4882a593Smuzhiyun static void imx_uart_dma_rx_callback(void *data)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct imx_port *sport = data;
1147*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_chan_rx;
1148*4882a593Smuzhiyun struct scatterlist *sgl = &sport->rx_sgl;
1149*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
1150*4882a593Smuzhiyun struct dma_tx_state state;
1151*4882a593Smuzhiyun struct circ_buf *rx_ring = &sport->rx_ring;
1152*4882a593Smuzhiyun enum dma_status status;
1153*4882a593Smuzhiyun unsigned int w_bytes = 0;
1154*4882a593Smuzhiyun unsigned int r_bytes;
1155*4882a593Smuzhiyun unsigned int bd_size;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun status = dmaengine_tx_status(chan, sport->rx_cookie, &state);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (status == DMA_ERROR) {
1160*4882a593Smuzhiyun imx_uart_clear_rx_errors(sport);
1161*4882a593Smuzhiyun return;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /*
1167*4882a593Smuzhiyun * The state-residue variable represents the empty space
1168*4882a593Smuzhiyun * relative to the entire buffer. Taking this in consideration
1169*4882a593Smuzhiyun * the head is always calculated base on the buffer total
1170*4882a593Smuzhiyun * length - DMA transaction residue. The UART script from the
1171*4882a593Smuzhiyun * SDMA firmware will jump to the next buffer descriptor,
1172*4882a593Smuzhiyun * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
1173*4882a593Smuzhiyun * Taking this in consideration the tail is always at the
1174*4882a593Smuzhiyun * beginning of the buffer descriptor that contains the head.
1175*4882a593Smuzhiyun */
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* Calculate the head */
1178*4882a593Smuzhiyun rx_ring->head = sg_dma_len(sgl) - state.residue;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* Calculate the tail. */
1181*4882a593Smuzhiyun bd_size = sg_dma_len(sgl) / sport->rx_periods;
1182*4882a593Smuzhiyun rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (rx_ring->head <= sg_dma_len(sgl) &&
1185*4882a593Smuzhiyun rx_ring->head > rx_ring->tail) {
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* Move data from tail to head */
1188*4882a593Smuzhiyun r_bytes = rx_ring->head - rx_ring->tail;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* CPU claims ownership of RX DMA buffer */
1191*4882a593Smuzhiyun dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1192*4882a593Smuzhiyun DMA_FROM_DEVICE);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun w_bytes = tty_insert_flip_string(port,
1195*4882a593Smuzhiyun sport->rx_buf + rx_ring->tail, r_bytes);
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* UART retrieves ownership of RX DMA buffer */
1198*4882a593Smuzhiyun dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1199*4882a593Smuzhiyun DMA_FROM_DEVICE);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (w_bytes != r_bytes)
1202*4882a593Smuzhiyun sport->port.icount.buf_overrun++;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun sport->port.icount.rx += w_bytes;
1205*4882a593Smuzhiyun } else {
1206*4882a593Smuzhiyun WARN_ON(rx_ring->head > sg_dma_len(sgl));
1207*4882a593Smuzhiyun WARN_ON(rx_ring->head <= rx_ring->tail);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (w_bytes) {
1212*4882a593Smuzhiyun tty_flip_buffer_push(port);
1213*4882a593Smuzhiyun dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* RX DMA buffer periods */
1218*4882a593Smuzhiyun #define RX_DMA_PERIODS 16
1219*4882a593Smuzhiyun #define RX_BUF_SIZE (RX_DMA_PERIODS * PAGE_SIZE / 4)
1220*4882a593Smuzhiyun
imx_uart_start_rx_dma(struct imx_port * sport)1221*4882a593Smuzhiyun static int imx_uart_start_rx_dma(struct imx_port *sport)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct scatterlist *sgl = &sport->rx_sgl;
1224*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_chan_rx;
1225*4882a593Smuzhiyun struct device *dev = sport->port.dev;
1226*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
1227*4882a593Smuzhiyun int ret;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun sport->rx_ring.head = 0;
1230*4882a593Smuzhiyun sport->rx_ring.tail = 0;
1231*4882a593Smuzhiyun sport->rx_periods = RX_DMA_PERIODS;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1234*4882a593Smuzhiyun ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1235*4882a593Smuzhiyun if (ret == 0) {
1236*4882a593Smuzhiyun dev_err(dev, "DMA mapping error for RX.\n");
1237*4882a593Smuzhiyun return -EINVAL;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1241*4882a593Smuzhiyun sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1242*4882a593Smuzhiyun DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun if (!desc) {
1245*4882a593Smuzhiyun dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1246*4882a593Smuzhiyun dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1247*4882a593Smuzhiyun return -EINVAL;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun desc->callback = imx_uart_dma_rx_callback;
1250*4882a593Smuzhiyun desc->callback_param = sport;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun dev_dbg(dev, "RX: prepare for the DMA.\n");
1253*4882a593Smuzhiyun sport->dma_is_rxing = 1;
1254*4882a593Smuzhiyun sport->rx_cookie = dmaengine_submit(desc);
1255*4882a593Smuzhiyun dma_async_issue_pending(chan);
1256*4882a593Smuzhiyun return 0;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
imx_uart_clear_rx_errors(struct imx_port * sport)1259*4882a593Smuzhiyun static void imx_uart_clear_rx_errors(struct imx_port *sport)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
1262*4882a593Smuzhiyun u32 usr1, usr2;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun usr1 = imx_uart_readl(sport, USR1);
1265*4882a593Smuzhiyun usr2 = imx_uart_readl(sport, USR2);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun if (usr2 & USR2_BRCD) {
1268*4882a593Smuzhiyun sport->port.icount.brk++;
1269*4882a593Smuzhiyun imx_uart_writel(sport, USR2_BRCD, USR2);
1270*4882a593Smuzhiyun uart_handle_break(&sport->port);
1271*4882a593Smuzhiyun if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
1272*4882a593Smuzhiyun sport->port.icount.buf_overrun++;
1273*4882a593Smuzhiyun tty_flip_buffer_push(port);
1274*4882a593Smuzhiyun } else {
1275*4882a593Smuzhiyun if (usr1 & USR1_FRAMERR) {
1276*4882a593Smuzhiyun sport->port.icount.frame++;
1277*4882a593Smuzhiyun imx_uart_writel(sport, USR1_FRAMERR, USR1);
1278*4882a593Smuzhiyun } else if (usr1 & USR1_PARITYERR) {
1279*4882a593Smuzhiyun sport->port.icount.parity++;
1280*4882a593Smuzhiyun imx_uart_writel(sport, USR1_PARITYERR, USR1);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (usr2 & USR2_ORE) {
1285*4882a593Smuzhiyun sport->port.icount.overrun++;
1286*4882a593Smuzhiyun imx_uart_writel(sport, USR2_ORE, USR2);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun #define TXTL_DEFAULT 2 /* reset default */
1292*4882a593Smuzhiyun #define RXTL_DEFAULT 1 /* reset default */
1293*4882a593Smuzhiyun #define TXTL_DMA 8 /* DMA burst setting */
1294*4882a593Smuzhiyun #define RXTL_DMA 9 /* DMA burst setting */
1295*4882a593Smuzhiyun
imx_uart_setup_ufcr(struct imx_port * sport,unsigned char txwl,unsigned char rxwl)1296*4882a593Smuzhiyun static void imx_uart_setup_ufcr(struct imx_port *sport,
1297*4882a593Smuzhiyun unsigned char txwl, unsigned char rxwl)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun unsigned int val;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* set receiver / transmitter trigger level */
1302*4882a593Smuzhiyun val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1303*4882a593Smuzhiyun val |= txwl << UFCR_TXTL_SHF | rxwl;
1304*4882a593Smuzhiyun imx_uart_writel(sport, val, UFCR);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
imx_uart_dma_exit(struct imx_port * sport)1307*4882a593Smuzhiyun static void imx_uart_dma_exit(struct imx_port *sport)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun if (sport->dma_chan_rx) {
1310*4882a593Smuzhiyun dmaengine_terminate_sync(sport->dma_chan_rx);
1311*4882a593Smuzhiyun dma_release_channel(sport->dma_chan_rx);
1312*4882a593Smuzhiyun sport->dma_chan_rx = NULL;
1313*4882a593Smuzhiyun sport->rx_cookie = -EINVAL;
1314*4882a593Smuzhiyun kfree(sport->rx_buf);
1315*4882a593Smuzhiyun sport->rx_buf = NULL;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (sport->dma_chan_tx) {
1319*4882a593Smuzhiyun dmaengine_terminate_sync(sport->dma_chan_tx);
1320*4882a593Smuzhiyun dma_release_channel(sport->dma_chan_tx);
1321*4882a593Smuzhiyun sport->dma_chan_tx = NULL;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
imx_uart_dma_init(struct imx_port * sport)1325*4882a593Smuzhiyun static int imx_uart_dma_init(struct imx_port *sport)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun struct dma_slave_config slave_config = {};
1328*4882a593Smuzhiyun struct device *dev = sport->port.dev;
1329*4882a593Smuzhiyun int ret;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Prepare for RX : */
1332*4882a593Smuzhiyun sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1333*4882a593Smuzhiyun if (!sport->dma_chan_rx) {
1334*4882a593Smuzhiyun dev_dbg(dev, "cannot get the DMA channel.\n");
1335*4882a593Smuzhiyun ret = -EINVAL;
1336*4882a593Smuzhiyun goto err;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun slave_config.direction = DMA_DEV_TO_MEM;
1340*4882a593Smuzhiyun slave_config.src_addr = sport->port.mapbase + URXD0;
1341*4882a593Smuzhiyun slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1342*4882a593Smuzhiyun /* one byte less than the watermark level to enable the aging timer */
1343*4882a593Smuzhiyun slave_config.src_maxburst = RXTL_DMA - 1;
1344*4882a593Smuzhiyun ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1345*4882a593Smuzhiyun if (ret) {
1346*4882a593Smuzhiyun dev_err(dev, "error in RX dma configuration.\n");
1347*4882a593Smuzhiyun goto err;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
1351*4882a593Smuzhiyun if (!sport->rx_buf) {
1352*4882a593Smuzhiyun ret = -ENOMEM;
1353*4882a593Smuzhiyun goto err;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun sport->rx_ring.buf = sport->rx_buf;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun /* Prepare for TX : */
1358*4882a593Smuzhiyun sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1359*4882a593Smuzhiyun if (!sport->dma_chan_tx) {
1360*4882a593Smuzhiyun dev_err(dev, "cannot get the TX DMA channel!\n");
1361*4882a593Smuzhiyun ret = -EINVAL;
1362*4882a593Smuzhiyun goto err;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun slave_config.direction = DMA_MEM_TO_DEV;
1366*4882a593Smuzhiyun slave_config.dst_addr = sport->port.mapbase + URTX0;
1367*4882a593Smuzhiyun slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1368*4882a593Smuzhiyun slave_config.dst_maxburst = TXTL_DMA;
1369*4882a593Smuzhiyun ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1370*4882a593Smuzhiyun if (ret) {
1371*4882a593Smuzhiyun dev_err(dev, "error in TX dma configuration.");
1372*4882a593Smuzhiyun goto err;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun return 0;
1376*4882a593Smuzhiyun err:
1377*4882a593Smuzhiyun imx_uart_dma_exit(sport);
1378*4882a593Smuzhiyun return ret;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
imx_uart_enable_dma(struct imx_port * sport)1381*4882a593Smuzhiyun static void imx_uart_enable_dma(struct imx_port *sport)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun u32 ucr1;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* set UCR1 */
1388*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
1389*4882a593Smuzhiyun ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
1390*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun sport->dma_is_enabled = 1;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
imx_uart_disable_dma(struct imx_port * sport)1395*4882a593Smuzhiyun static void imx_uart_disable_dma(struct imx_port *sport)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun u32 ucr1;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* clear UCR1 */
1400*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
1401*4882a593Smuzhiyun ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
1402*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun sport->dma_is_enabled = 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* half the RX buffer size */
1410*4882a593Smuzhiyun #define CTSTL 16
1411*4882a593Smuzhiyun
imx_uart_startup(struct uart_port * port)1412*4882a593Smuzhiyun static int imx_uart_startup(struct uart_port *port)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1415*4882a593Smuzhiyun int retval, i;
1416*4882a593Smuzhiyun unsigned long flags;
1417*4882a593Smuzhiyun int dma_is_inited = 0;
1418*4882a593Smuzhiyun u32 ucr1, ucr2, ucr3, ucr4;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun retval = clk_prepare_enable(sport->clk_per);
1421*4882a593Smuzhiyun if (retval)
1422*4882a593Smuzhiyun return retval;
1423*4882a593Smuzhiyun retval = clk_prepare_enable(sport->clk_ipg);
1424*4882a593Smuzhiyun if (retval) {
1425*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_per);
1426*4882a593Smuzhiyun return retval;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* disable the DREN bit (Data Ready interrupt enable) before
1432*4882a593Smuzhiyun * requesting IRQs
1433*4882a593Smuzhiyun */
1434*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* set the trigger level for CTS */
1437*4882a593Smuzhiyun ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1438*4882a593Smuzhiyun ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* Can we enable the DMA support? */
1443*4882a593Smuzhiyun if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
1444*4882a593Smuzhiyun dma_is_inited = 1;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1447*4882a593Smuzhiyun /* Reset fifo's and state machines */
1448*4882a593Smuzhiyun i = 100;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1451*4882a593Smuzhiyun ucr2 &= ~UCR2_SRST;
1452*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1455*4882a593Smuzhiyun udelay(1);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /*
1458*4882a593Smuzhiyun * Finally, clear and enable interrupts
1459*4882a593Smuzhiyun */
1460*4882a593Smuzhiyun imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
1461*4882a593Smuzhiyun imx_uart_writel(sport, USR2_ORE, USR2);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
1464*4882a593Smuzhiyun ucr1 |= UCR1_UARTEN;
1465*4882a593Smuzhiyun if (sport->have_rtscts)
1466*4882a593Smuzhiyun ucr1 |= UCR1_RTSDEN;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4) & ~(UCR4_OREN | UCR4_INVR);
1471*4882a593Smuzhiyun if (!dma_is_inited)
1472*4882a593Smuzhiyun ucr4 |= UCR4_OREN;
1473*4882a593Smuzhiyun if (sport->inverted_rx)
1474*4882a593Smuzhiyun ucr4 |= UCR4_INVR;
1475*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_INVT;
1478*4882a593Smuzhiyun /*
1479*4882a593Smuzhiyun * configure tx polarity before enabling tx
1480*4882a593Smuzhiyun */
1481*4882a593Smuzhiyun if (sport->inverted_tx)
1482*4882a593Smuzhiyun ucr3 |= UCR3_INVT;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (!imx_uart_is_imx1(sport)) {
1485*4882a593Smuzhiyun ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (sport->dte_mode)
1488*4882a593Smuzhiyun /* disable broken interrupts */
1489*4882a593Smuzhiyun ucr3 &= ~(UCR3_RI | UCR3_DCD);
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun imx_uart_writel(sport, ucr3, UCR3);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
1494*4882a593Smuzhiyun ucr2 |= (UCR2_RXEN | UCR2_TXEN);
1495*4882a593Smuzhiyun if (!sport->have_rtscts)
1496*4882a593Smuzhiyun ucr2 |= UCR2_IRTS;
1497*4882a593Smuzhiyun /*
1498*4882a593Smuzhiyun * make sure the edge sensitive RTS-irq is disabled,
1499*4882a593Smuzhiyun * we're using RTSD instead.
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun if (!imx_uart_is_imx1(sport))
1502*4882a593Smuzhiyun ucr2 &= ~UCR2_RTSEN;
1503*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /*
1506*4882a593Smuzhiyun * Enable modem status interrupts
1507*4882a593Smuzhiyun */
1508*4882a593Smuzhiyun imx_uart_enable_ms(&sport->port);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun if (dma_is_inited) {
1511*4882a593Smuzhiyun imx_uart_enable_dma(sport);
1512*4882a593Smuzhiyun imx_uart_start_rx_dma(sport);
1513*4882a593Smuzhiyun } else {
1514*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
1515*4882a593Smuzhiyun ucr1 |= UCR1_RRDYEN;
1516*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1519*4882a593Smuzhiyun ucr2 |= UCR2_ATEN;
1520*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun return 0;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
imx_uart_shutdown(struct uart_port * port)1528*4882a593Smuzhiyun static void imx_uart_shutdown(struct uart_port *port)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1531*4882a593Smuzhiyun unsigned long flags;
1532*4882a593Smuzhiyun u32 ucr1, ucr2, ucr4;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (sport->dma_is_enabled) {
1535*4882a593Smuzhiyun dmaengine_terminate_sync(sport->dma_chan_tx);
1536*4882a593Smuzhiyun if (sport->dma_is_txing) {
1537*4882a593Smuzhiyun dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
1538*4882a593Smuzhiyun sport->dma_tx_nents, DMA_TO_DEVICE);
1539*4882a593Smuzhiyun sport->dma_is_txing = 0;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun dmaengine_terminate_sync(sport->dma_chan_rx);
1542*4882a593Smuzhiyun if (sport->dma_is_rxing) {
1543*4882a593Smuzhiyun dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
1544*4882a593Smuzhiyun 1, DMA_FROM_DEVICE);
1545*4882a593Smuzhiyun sport->dma_is_rxing = 0;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1549*4882a593Smuzhiyun imx_uart_stop_tx(port);
1550*4882a593Smuzhiyun imx_uart_stop_rx(port);
1551*4882a593Smuzhiyun imx_uart_disable_dma(sport);
1552*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1553*4882a593Smuzhiyun imx_uart_dma_exit(sport);
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun mctrl_gpio_disable_ms(sport->gpios);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1559*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1560*4882a593Smuzhiyun ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
1561*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1562*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /*
1565*4882a593Smuzhiyun * Stop our timer.
1566*4882a593Smuzhiyun */
1567*4882a593Smuzhiyun del_timer_sync(&sport->timer);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /*
1570*4882a593Smuzhiyun * Disable all interrupts, port and break condition.
1571*4882a593Smuzhiyun */
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
1576*4882a593Smuzhiyun ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
1577*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun ucr4 = imx_uart_readl(sport, UCR4);
1580*4882a593Smuzhiyun ucr4 &= ~UCR4_TCEN;
1581*4882a593Smuzhiyun imx_uart_writel(sport, ucr4, UCR4);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_per);
1586*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* called with port.lock taken and irqs off */
imx_uart_flush_buffer(struct uart_port * port)1590*4882a593Smuzhiyun static void imx_uart_flush_buffer(struct uart_port *port)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1593*4882a593Smuzhiyun struct scatterlist *sgl = &sport->tx_sgl[0];
1594*4882a593Smuzhiyun u32 ucr2;
1595*4882a593Smuzhiyun int i = 100, ubir, ubmr, uts;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun if (!sport->dma_chan_tx)
1598*4882a593Smuzhiyun return;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun sport->tx_bytes = 0;
1601*4882a593Smuzhiyun dmaengine_terminate_all(sport->dma_chan_tx);
1602*4882a593Smuzhiyun if (sport->dma_is_txing) {
1603*4882a593Smuzhiyun u32 ucr1;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1606*4882a593Smuzhiyun DMA_TO_DEVICE);
1607*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
1608*4882a593Smuzhiyun ucr1 &= ~UCR1_TXDMAEN;
1609*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1610*4882a593Smuzhiyun sport->dma_is_txing = 0;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /*
1614*4882a593Smuzhiyun * According to the Reference Manual description of the UART SRST bit:
1615*4882a593Smuzhiyun *
1616*4882a593Smuzhiyun * "Reset the transmit and receive state machines,
1617*4882a593Smuzhiyun * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1618*4882a593Smuzhiyun * and UTS[6-3]".
1619*4882a593Smuzhiyun *
1620*4882a593Smuzhiyun * We don't need to restore the old values from USR1, USR2, URXD and
1621*4882a593Smuzhiyun * UTXD. UBRC is read only, so only save/restore the other three
1622*4882a593Smuzhiyun * registers.
1623*4882a593Smuzhiyun */
1624*4882a593Smuzhiyun ubir = imx_uart_readl(sport, UBIR);
1625*4882a593Smuzhiyun ubmr = imx_uart_readl(sport, UBMR);
1626*4882a593Smuzhiyun uts = imx_uart_readl(sport, IMX21_UTS);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1629*4882a593Smuzhiyun ucr2 &= ~UCR2_SRST;
1630*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1633*4882a593Smuzhiyun udelay(1);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun /* Restore the registers */
1636*4882a593Smuzhiyun imx_uart_writel(sport, ubir, UBIR);
1637*4882a593Smuzhiyun imx_uart_writel(sport, ubmr, UBMR);
1638*4882a593Smuzhiyun imx_uart_writel(sport, uts, IMX21_UTS);
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun static void
imx_uart_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)1642*4882a593Smuzhiyun imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
1643*4882a593Smuzhiyun struct ktermios *old)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1646*4882a593Smuzhiyun unsigned long flags;
1647*4882a593Smuzhiyun u32 ucr2, old_ucr2, ufcr;
1648*4882a593Smuzhiyun unsigned int baud, quot;
1649*4882a593Smuzhiyun unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1650*4882a593Smuzhiyun unsigned long div;
1651*4882a593Smuzhiyun unsigned long num, denom, old_ubir, old_ubmr;
1652*4882a593Smuzhiyun uint64_t tdiv64;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /*
1655*4882a593Smuzhiyun * We only support CS7 and CS8.
1656*4882a593Smuzhiyun */
1657*4882a593Smuzhiyun while ((termios->c_cflag & CSIZE) != CS7 &&
1658*4882a593Smuzhiyun (termios->c_cflag & CSIZE) != CS8) {
1659*4882a593Smuzhiyun termios->c_cflag &= ~CSIZE;
1660*4882a593Smuzhiyun termios->c_cflag |= old_csize;
1661*4882a593Smuzhiyun old_csize = CS8;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun del_timer_sync(&sport->timer);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /*
1667*4882a593Smuzhiyun * Ask the core to calculate the divisor for us.
1668*4882a593Smuzhiyun */
1669*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1670*4882a593Smuzhiyun quot = uart_get_divisor(port, baud);
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /*
1675*4882a593Smuzhiyun * Read current UCR2 and save it for future use, then clear all the bits
1676*4882a593Smuzhiyun * except those we will or may need to preserve.
1677*4882a593Smuzhiyun */
1678*4882a593Smuzhiyun old_ucr2 = imx_uart_readl(sport, UCR2);
1679*4882a593Smuzhiyun ucr2 = old_ucr2 & (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN | UCR2_CTS);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun ucr2 |= UCR2_SRST | UCR2_IRTS;
1682*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS8)
1683*4882a593Smuzhiyun ucr2 |= UCR2_WS;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun if (!sport->have_rtscts)
1686*4882a593Smuzhiyun termios->c_cflag &= ~CRTSCTS;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_ENABLED) {
1689*4882a593Smuzhiyun /*
1690*4882a593Smuzhiyun * RTS is mandatory for rs485 operation, so keep
1691*4882a593Smuzhiyun * it under manual control and keep transmitter
1692*4882a593Smuzhiyun * disabled.
1693*4882a593Smuzhiyun */
1694*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1695*4882a593Smuzhiyun imx_uart_rts_active(sport, &ucr2);
1696*4882a593Smuzhiyun else
1697*4882a593Smuzhiyun imx_uart_rts_inactive(sport, &ucr2);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun } else if (termios->c_cflag & CRTSCTS) {
1700*4882a593Smuzhiyun /*
1701*4882a593Smuzhiyun * Only let receiver control RTS output if we were not requested
1702*4882a593Smuzhiyun * to have RTS inactive (which then should take precedence).
1703*4882a593Smuzhiyun */
1704*4882a593Smuzhiyun if (ucr2 & UCR2_CTS)
1705*4882a593Smuzhiyun ucr2 |= UCR2_CTSC;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS)
1709*4882a593Smuzhiyun ucr2 &= ~UCR2_IRTS;
1710*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
1711*4882a593Smuzhiyun ucr2 |= UCR2_STPB;
1712*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
1713*4882a593Smuzhiyun ucr2 |= UCR2_PREN;
1714*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
1715*4882a593Smuzhiyun ucr2 |= UCR2_PROE;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun sport->port.read_status_mask = 0;
1719*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
1720*4882a593Smuzhiyun sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1721*4882a593Smuzhiyun if (termios->c_iflag & (BRKINT | PARMRK))
1722*4882a593Smuzhiyun sport->port.read_status_mask |= URXD_BRK;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun /*
1725*4882a593Smuzhiyun * Characters to ignore
1726*4882a593Smuzhiyun */
1727*4882a593Smuzhiyun sport->port.ignore_status_mask = 0;
1728*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
1729*4882a593Smuzhiyun sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1730*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
1731*4882a593Smuzhiyun sport->port.ignore_status_mask |= URXD_BRK;
1732*4882a593Smuzhiyun /*
1733*4882a593Smuzhiyun * If we're ignoring parity and break indicators,
1734*4882a593Smuzhiyun * ignore overruns too (for real raw support).
1735*4882a593Smuzhiyun */
1736*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
1737*4882a593Smuzhiyun sport->port.ignore_status_mask |= URXD_OVRRUN;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if ((termios->c_cflag & CREAD) == 0)
1741*4882a593Smuzhiyun sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /*
1744*4882a593Smuzhiyun * Update the per-port timeout.
1745*4882a593Smuzhiyun */
1746*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /* custom-baudrate handling */
1749*4882a593Smuzhiyun div = sport->port.uartclk / (baud * 16);
1750*4882a593Smuzhiyun if (baud == 38400 && quot != div)
1751*4882a593Smuzhiyun baud = sport->port.uartclk / (quot * 16);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun div = sport->port.uartclk / (baud * 16);
1754*4882a593Smuzhiyun if (div > 7)
1755*4882a593Smuzhiyun div = 7;
1756*4882a593Smuzhiyun if (!div)
1757*4882a593Smuzhiyun div = 1;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun rational_best_approximation(16 * div * baud, sport->port.uartclk,
1760*4882a593Smuzhiyun 1 << 16, 1 << 16, &num, &denom);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun tdiv64 = sport->port.uartclk;
1763*4882a593Smuzhiyun tdiv64 *= num;
1764*4882a593Smuzhiyun do_div(tdiv64, denom * 16 * div);
1765*4882a593Smuzhiyun tty_termios_encode_baud_rate(termios,
1766*4882a593Smuzhiyun (speed_t)tdiv64, (speed_t)tdiv64);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun num -= 1;
1769*4882a593Smuzhiyun denom -= 1;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun ufcr = imx_uart_readl(sport, UFCR);
1772*4882a593Smuzhiyun ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
1773*4882a593Smuzhiyun imx_uart_writel(sport, ufcr, UFCR);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /*
1776*4882a593Smuzhiyun * Two registers below should always be written both and in this
1777*4882a593Smuzhiyun * particular order. One consequence is that we need to check if any of
1778*4882a593Smuzhiyun * them changes and then update both. We do need the check for change
1779*4882a593Smuzhiyun * as even writing the same values seem to "restart"
1780*4882a593Smuzhiyun * transmission/receiving logic in the hardware, that leads to data
1781*4882a593Smuzhiyun * breakage even when rate doesn't in fact change. E.g., user switches
1782*4882a593Smuzhiyun * RTS/CTS handshake and suddenly gets broken bytes.
1783*4882a593Smuzhiyun */
1784*4882a593Smuzhiyun old_ubir = imx_uart_readl(sport, UBIR);
1785*4882a593Smuzhiyun old_ubmr = imx_uart_readl(sport, UBMR);
1786*4882a593Smuzhiyun if (old_ubir != num || old_ubmr != denom) {
1787*4882a593Smuzhiyun imx_uart_writel(sport, num, UBIR);
1788*4882a593Smuzhiyun imx_uart_writel(sport, denom, UBMR);
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun if (!imx_uart_is_imx1(sport))
1792*4882a593Smuzhiyun imx_uart_writel(sport, sport->port.uartclk / div / 1000,
1793*4882a593Smuzhiyun IMX21_ONEMS);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1798*4882a593Smuzhiyun imx_uart_enable_ms(&sport->port);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
imx_uart_type(struct uart_port * port)1803*4882a593Smuzhiyun static const char *imx_uart_type(struct uart_port *port)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun return sport->port.type == PORT_IMX ? "IMX" : NULL;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun /*
1811*4882a593Smuzhiyun * Configure/autoconfigure the port.
1812*4882a593Smuzhiyun */
imx_uart_config_port(struct uart_port * port,int flags)1813*4882a593Smuzhiyun static void imx_uart_config_port(struct uart_port *port, int flags)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE)
1818*4882a593Smuzhiyun sport->port.type = PORT_IMX;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /*
1822*4882a593Smuzhiyun * Verify the new serial_struct (for TIOCSSERIAL).
1823*4882a593Smuzhiyun * The only change we allow are to the flags and type, and
1824*4882a593Smuzhiyun * even then only between PORT_IMX and PORT_UNKNOWN
1825*4882a593Smuzhiyun */
1826*4882a593Smuzhiyun static int
imx_uart_verify_port(struct uart_port * port,struct serial_struct * ser)1827*4882a593Smuzhiyun imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1830*4882a593Smuzhiyun int ret = 0;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1833*4882a593Smuzhiyun ret = -EINVAL;
1834*4882a593Smuzhiyun if (sport->port.irq != ser->irq)
1835*4882a593Smuzhiyun ret = -EINVAL;
1836*4882a593Smuzhiyun if (ser->io_type != UPIO_MEM)
1837*4882a593Smuzhiyun ret = -EINVAL;
1838*4882a593Smuzhiyun if (sport->port.uartclk / 16 != ser->baud_base)
1839*4882a593Smuzhiyun ret = -EINVAL;
1840*4882a593Smuzhiyun if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1841*4882a593Smuzhiyun ret = -EINVAL;
1842*4882a593Smuzhiyun if (sport->port.iobase != ser->port)
1843*4882a593Smuzhiyun ret = -EINVAL;
1844*4882a593Smuzhiyun if (ser->hub6 != 0)
1845*4882a593Smuzhiyun ret = -EINVAL;
1846*4882a593Smuzhiyun return ret;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun #if defined(CONFIG_CONSOLE_POLL)
1850*4882a593Smuzhiyun
imx_uart_poll_init(struct uart_port * port)1851*4882a593Smuzhiyun static int imx_uart_poll_init(struct uart_port *port)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1854*4882a593Smuzhiyun unsigned long flags;
1855*4882a593Smuzhiyun u32 ucr1, ucr2;
1856*4882a593Smuzhiyun int retval;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun retval = clk_prepare_enable(sport->clk_ipg);
1859*4882a593Smuzhiyun if (retval)
1860*4882a593Smuzhiyun return retval;
1861*4882a593Smuzhiyun retval = clk_prepare_enable(sport->clk_per);
1862*4882a593Smuzhiyun if (retval)
1863*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun /*
1870*4882a593Smuzhiyun * Be careful about the order of enabling bits here. First enable the
1871*4882a593Smuzhiyun * receiver (UARTEN + RXEN) and only then the corresponding irqs.
1872*4882a593Smuzhiyun * This prevents that a character that already sits in the RX fifo is
1873*4882a593Smuzhiyun * triggering an irq but the try to fetch it from there results in an
1874*4882a593Smuzhiyun * exception because UARTEN or RXEN is still off.
1875*4882a593Smuzhiyun */
1876*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
1877*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun if (imx_uart_is_imx1(sport))
1880*4882a593Smuzhiyun ucr1 |= IMX1_UCR1_UARTCLKEN;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun ucr1 |= UCR1_UARTEN;
1883*4882a593Smuzhiyun ucr1 &= ~(UCR1_TRDYEN | UCR1_RTSDEN | UCR1_RRDYEN);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun ucr2 |= UCR2_RXEN;
1886*4882a593Smuzhiyun ucr2 &= ~UCR2_ATEN;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
1889*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun /* now enable irqs */
1892*4882a593Smuzhiyun imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
1893*4882a593Smuzhiyun imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun return 0;
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun
imx_uart_poll_get_char(struct uart_port * port)1900*4882a593Smuzhiyun static int imx_uart_poll_get_char(struct uart_port *port)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1903*4882a593Smuzhiyun if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
1904*4882a593Smuzhiyun return NO_POLL_CHAR;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun
imx_uart_poll_put_char(struct uart_port * port,unsigned char c)1909*4882a593Smuzhiyun static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1912*4882a593Smuzhiyun unsigned int status;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun /* drain */
1915*4882a593Smuzhiyun do {
1916*4882a593Smuzhiyun status = imx_uart_readl(sport, USR1);
1917*4882a593Smuzhiyun } while (~status & USR1_TRDY);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /* write */
1920*4882a593Smuzhiyun imx_uart_writel(sport, c, URTX0);
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun /* flush */
1923*4882a593Smuzhiyun do {
1924*4882a593Smuzhiyun status = imx_uart_readl(sport, USR2);
1925*4882a593Smuzhiyun } while (~status & USR2_TXDC);
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun #endif
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /* called with port.lock taken and irqs off or from .probe without locking */
imx_uart_rs485_config(struct uart_port * port,struct serial_rs485 * rs485conf)1930*4882a593Smuzhiyun static int imx_uart_rs485_config(struct uart_port *port,
1931*4882a593Smuzhiyun struct serial_rs485 *rs485conf)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1934*4882a593Smuzhiyun u32 ucr2;
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun /* RTS is required to control the transmitter */
1937*4882a593Smuzhiyun if (!sport->have_rtscts && !sport->have_rtsgpio)
1938*4882a593Smuzhiyun rs485conf->flags &= ~SER_RS485_ENABLED;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED) {
1941*4882a593Smuzhiyun /* Enable receiver if low-active RTS signal is requested */
1942*4882a593Smuzhiyun if (sport->have_rtscts && !sport->have_rtsgpio &&
1943*4882a593Smuzhiyun !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
1944*4882a593Smuzhiyun rs485conf->flags |= SER_RS485_RX_DURING_TX;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun /* disable transmitter */
1947*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
1948*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1949*4882a593Smuzhiyun imx_uart_rts_active(sport, &ucr2);
1950*4882a593Smuzhiyun else
1951*4882a593Smuzhiyun imx_uart_rts_inactive(sport, &ucr2);
1952*4882a593Smuzhiyun imx_uart_writel(sport, ucr2, UCR2);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1956*4882a593Smuzhiyun if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1957*4882a593Smuzhiyun rs485conf->flags & SER_RS485_RX_DURING_TX)
1958*4882a593Smuzhiyun imx_uart_start_rx(port);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun port->rs485 = *rs485conf;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun return 0;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun static const struct uart_ops imx_uart_pops = {
1966*4882a593Smuzhiyun .tx_empty = imx_uart_tx_empty,
1967*4882a593Smuzhiyun .set_mctrl = imx_uart_set_mctrl,
1968*4882a593Smuzhiyun .get_mctrl = imx_uart_get_mctrl,
1969*4882a593Smuzhiyun .stop_tx = imx_uart_stop_tx,
1970*4882a593Smuzhiyun .start_tx = imx_uart_start_tx,
1971*4882a593Smuzhiyun .stop_rx = imx_uart_stop_rx,
1972*4882a593Smuzhiyun .enable_ms = imx_uart_enable_ms,
1973*4882a593Smuzhiyun .break_ctl = imx_uart_break_ctl,
1974*4882a593Smuzhiyun .startup = imx_uart_startup,
1975*4882a593Smuzhiyun .shutdown = imx_uart_shutdown,
1976*4882a593Smuzhiyun .flush_buffer = imx_uart_flush_buffer,
1977*4882a593Smuzhiyun .set_termios = imx_uart_set_termios,
1978*4882a593Smuzhiyun .type = imx_uart_type,
1979*4882a593Smuzhiyun .config_port = imx_uart_config_port,
1980*4882a593Smuzhiyun .verify_port = imx_uart_verify_port,
1981*4882a593Smuzhiyun #if defined(CONFIG_CONSOLE_POLL)
1982*4882a593Smuzhiyun .poll_init = imx_uart_poll_init,
1983*4882a593Smuzhiyun .poll_get_char = imx_uart_poll_get_char,
1984*4882a593Smuzhiyun .poll_put_char = imx_uart_poll_put_char,
1985*4882a593Smuzhiyun #endif
1986*4882a593Smuzhiyun };
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun static struct imx_port *imx_uart_ports[UART_NR];
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
imx_uart_console_putchar(struct uart_port * port,int ch)1991*4882a593Smuzhiyun static void imx_uart_console_putchar(struct uart_port *port, int ch)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun struct imx_port *sport = (struct imx_port *)port;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
1996*4882a593Smuzhiyun barrier();
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun imx_uart_writel(sport, ch, URTX0);
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun /*
2002*4882a593Smuzhiyun * Interrupts are disabled on entering
2003*4882a593Smuzhiyun */
2004*4882a593Smuzhiyun static void
imx_uart_console_write(struct console * co,const char * s,unsigned int count)2005*4882a593Smuzhiyun imx_uart_console_write(struct console *co, const char *s, unsigned int count)
2006*4882a593Smuzhiyun {
2007*4882a593Smuzhiyun struct imx_port *sport = imx_uart_ports[co->index];
2008*4882a593Smuzhiyun struct imx_port_ucrs old_ucr;
2009*4882a593Smuzhiyun unsigned int ucr1;
2010*4882a593Smuzhiyun unsigned long flags = 0;
2011*4882a593Smuzhiyun int locked = 1;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun if (sport->port.sysrq)
2014*4882a593Smuzhiyun locked = 0;
2015*4882a593Smuzhiyun else if (oops_in_progress)
2016*4882a593Smuzhiyun locked = spin_trylock_irqsave(&sport->port.lock, flags);
2017*4882a593Smuzhiyun else
2018*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun /*
2021*4882a593Smuzhiyun * First, save UCR1/2/3 and then disable interrupts
2022*4882a593Smuzhiyun */
2023*4882a593Smuzhiyun imx_uart_ucrs_save(sport, &old_ucr);
2024*4882a593Smuzhiyun ucr1 = old_ucr.ucr1;
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun if (imx_uart_is_imx1(sport))
2027*4882a593Smuzhiyun ucr1 |= IMX1_UCR1_UARTCLKEN;
2028*4882a593Smuzhiyun ucr1 |= UCR1_UARTEN;
2029*4882a593Smuzhiyun ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN);
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun /*
2038*4882a593Smuzhiyun * Finally, wait for transmitter to become empty
2039*4882a593Smuzhiyun * and restore UCR1/2/3
2040*4882a593Smuzhiyun */
2041*4882a593Smuzhiyun while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun imx_uart_ucrs_restore(sport, &old_ucr);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun if (locked)
2046*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /*
2050*4882a593Smuzhiyun * If the port was already initialised (eg, by a boot loader),
2051*4882a593Smuzhiyun * try to determine the current setup.
2052*4882a593Smuzhiyun */
2053*4882a593Smuzhiyun static void
imx_uart_console_get_options(struct imx_port * sport,int * baud,int * parity,int * bits)2054*4882a593Smuzhiyun imx_uart_console_get_options(struct imx_port *sport, int *baud,
2055*4882a593Smuzhiyun int *parity, int *bits)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
2059*4882a593Smuzhiyun /* ok, the port was enabled */
2060*4882a593Smuzhiyun unsigned int ucr2, ubir, ubmr, uartclk;
2061*4882a593Smuzhiyun unsigned int baud_raw;
2062*4882a593Smuzhiyun unsigned int ucfr_rfdiv;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun ucr2 = imx_uart_readl(sport, UCR2);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun *parity = 'n';
2067*4882a593Smuzhiyun if (ucr2 & UCR2_PREN) {
2068*4882a593Smuzhiyun if (ucr2 & UCR2_PROE)
2069*4882a593Smuzhiyun *parity = 'o';
2070*4882a593Smuzhiyun else
2071*4882a593Smuzhiyun *parity = 'e';
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun if (ucr2 & UCR2_WS)
2075*4882a593Smuzhiyun *bits = 8;
2076*4882a593Smuzhiyun else
2077*4882a593Smuzhiyun *bits = 7;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun ubir = imx_uart_readl(sport, UBIR) & 0xffff;
2080*4882a593Smuzhiyun ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
2083*4882a593Smuzhiyun if (ucfr_rfdiv == 6)
2084*4882a593Smuzhiyun ucfr_rfdiv = 7;
2085*4882a593Smuzhiyun else
2086*4882a593Smuzhiyun ucfr_rfdiv = 6 - ucfr_rfdiv;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun uartclk = clk_get_rate(sport->clk_per);
2089*4882a593Smuzhiyun uartclk /= ucfr_rfdiv;
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun { /*
2092*4882a593Smuzhiyun * The next code provides exact computation of
2093*4882a593Smuzhiyun * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
2094*4882a593Smuzhiyun * without need of float support or long long division,
2095*4882a593Smuzhiyun * which would be required to prevent 32bit arithmetic overflow
2096*4882a593Smuzhiyun */
2097*4882a593Smuzhiyun unsigned int mul = ubir + 1;
2098*4882a593Smuzhiyun unsigned int div = 16 * (ubmr + 1);
2099*4882a593Smuzhiyun unsigned int rem = uartclk % div;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun baud_raw = (uartclk / div) * mul;
2102*4882a593Smuzhiyun baud_raw += (rem * mul + div / 2) / div;
2103*4882a593Smuzhiyun *baud = (baud_raw + 50) / 100 * 100;
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun if (*baud != baud_raw)
2107*4882a593Smuzhiyun dev_info(sport->port.dev, "Console IMX rounded baud rate from %d to %d\n",
2108*4882a593Smuzhiyun baud_raw, *baud);
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun static int
imx_uart_console_setup(struct console * co,char * options)2113*4882a593Smuzhiyun imx_uart_console_setup(struct console *co, char *options)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun struct imx_port *sport;
2116*4882a593Smuzhiyun int baud = 9600;
2117*4882a593Smuzhiyun int bits = 8;
2118*4882a593Smuzhiyun int parity = 'n';
2119*4882a593Smuzhiyun int flow = 'n';
2120*4882a593Smuzhiyun int retval;
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun /*
2123*4882a593Smuzhiyun * Check whether an invalid uart number has been specified, and
2124*4882a593Smuzhiyun * if so, search for the first available port that does have
2125*4882a593Smuzhiyun * console support.
2126*4882a593Smuzhiyun */
2127*4882a593Smuzhiyun if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
2128*4882a593Smuzhiyun co->index = 0;
2129*4882a593Smuzhiyun sport = imx_uart_ports[co->index];
2130*4882a593Smuzhiyun if (sport == NULL)
2131*4882a593Smuzhiyun return -ENODEV;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun /* For setting the registers, we only need to enable the ipg clock. */
2134*4882a593Smuzhiyun retval = clk_prepare_enable(sport->clk_ipg);
2135*4882a593Smuzhiyun if (retval)
2136*4882a593Smuzhiyun goto error_console;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun if (options)
2139*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
2140*4882a593Smuzhiyun else
2141*4882a593Smuzhiyun imx_uart_console_get_options(sport, &baud, &parity, &bits);
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun if (retval) {
2148*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
2149*4882a593Smuzhiyun goto error_console;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun retval = clk_prepare_enable(sport->clk_per);
2153*4882a593Smuzhiyun if (retval)
2154*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun error_console:
2157*4882a593Smuzhiyun return retval;
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun static struct uart_driver imx_uart_uart_driver;
2161*4882a593Smuzhiyun static struct console imx_uart_console = {
2162*4882a593Smuzhiyun .name = DEV_NAME,
2163*4882a593Smuzhiyun .write = imx_uart_console_write,
2164*4882a593Smuzhiyun .device = uart_console_device,
2165*4882a593Smuzhiyun .setup = imx_uart_console_setup,
2166*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
2167*4882a593Smuzhiyun .index = -1,
2168*4882a593Smuzhiyun .data = &imx_uart_uart_driver,
2169*4882a593Smuzhiyun };
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun #define IMX_CONSOLE &imx_uart_console
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun #else
2174*4882a593Smuzhiyun #define IMX_CONSOLE NULL
2175*4882a593Smuzhiyun #endif
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun static struct uart_driver imx_uart_uart_driver = {
2178*4882a593Smuzhiyun .owner = THIS_MODULE,
2179*4882a593Smuzhiyun .driver_name = DRIVER_NAME,
2180*4882a593Smuzhiyun .dev_name = DEV_NAME,
2181*4882a593Smuzhiyun .major = SERIAL_IMX_MAJOR,
2182*4882a593Smuzhiyun .minor = MINOR_START,
2183*4882a593Smuzhiyun .nr = ARRAY_SIZE(imx_uart_ports),
2184*4882a593Smuzhiyun .cons = IMX_CONSOLE,
2185*4882a593Smuzhiyun };
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun #ifdef CONFIG_OF
2188*4882a593Smuzhiyun /*
2189*4882a593Smuzhiyun * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2190*4882a593Smuzhiyun * could successfully get all information from dt or a negative errno.
2191*4882a593Smuzhiyun */
imx_uart_probe_dt(struct imx_port * sport,struct platform_device * pdev)2192*4882a593Smuzhiyun static int imx_uart_probe_dt(struct imx_port *sport,
2193*4882a593Smuzhiyun struct platform_device *pdev)
2194*4882a593Smuzhiyun {
2195*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
2196*4882a593Smuzhiyun int ret;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun sport->devdata = of_device_get_match_data(&pdev->dev);
2199*4882a593Smuzhiyun if (!sport->devdata)
2200*4882a593Smuzhiyun /* no device tree device */
2201*4882a593Smuzhiyun return 1;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun ret = of_alias_get_id(np, "serial");
2204*4882a593Smuzhiyun if (ret < 0) {
2205*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2206*4882a593Smuzhiyun return ret;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun sport->port.line = ret;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun if (of_get_property(np, "uart-has-rtscts", NULL) ||
2211*4882a593Smuzhiyun of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
2212*4882a593Smuzhiyun sport->have_rtscts = 1;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun if (of_get_property(np, "fsl,dte-mode", NULL))
2215*4882a593Smuzhiyun sport->dte_mode = 1;
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun if (of_get_property(np, "rts-gpios", NULL))
2218*4882a593Smuzhiyun sport->have_rtsgpio = 1;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun if (of_get_property(np, "fsl,inverted-tx", NULL))
2221*4882a593Smuzhiyun sport->inverted_tx = 1;
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun if (of_get_property(np, "fsl,inverted-rx", NULL))
2224*4882a593Smuzhiyun sport->inverted_rx = 1;
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun return 0;
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun #else
imx_uart_probe_dt(struct imx_port * sport,struct platform_device * pdev)2229*4882a593Smuzhiyun static inline int imx_uart_probe_dt(struct imx_port *sport,
2230*4882a593Smuzhiyun struct platform_device *pdev)
2231*4882a593Smuzhiyun {
2232*4882a593Smuzhiyun return 1;
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun #endif
2235*4882a593Smuzhiyun
imx_uart_probe_pdata(struct imx_port * sport,struct platform_device * pdev)2236*4882a593Smuzhiyun static void imx_uart_probe_pdata(struct imx_port *sport,
2237*4882a593Smuzhiyun struct platform_device *pdev)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun sport->port.line = pdev->id;
2242*4882a593Smuzhiyun sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun if (!pdata)
2245*4882a593Smuzhiyun return;
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun if (pdata->flags & IMXUART_HAVE_RTSCTS)
2248*4882a593Smuzhiyun sport->have_rtscts = 1;
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun
imx_trigger_start_tx(struct hrtimer * t)2251*4882a593Smuzhiyun static enum hrtimer_restart imx_trigger_start_tx(struct hrtimer *t)
2252*4882a593Smuzhiyun {
2253*4882a593Smuzhiyun struct imx_port *sport = container_of(t, struct imx_port, trigger_start_tx);
2254*4882a593Smuzhiyun unsigned long flags;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2257*4882a593Smuzhiyun if (sport->tx_state == WAIT_AFTER_RTS)
2258*4882a593Smuzhiyun imx_uart_start_tx(&sport->port);
2259*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun return HRTIMER_NORESTART;
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun
imx_trigger_stop_tx(struct hrtimer * t)2264*4882a593Smuzhiyun static enum hrtimer_restart imx_trigger_stop_tx(struct hrtimer *t)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun struct imx_port *sport = container_of(t, struct imx_port, trigger_stop_tx);
2267*4882a593Smuzhiyun unsigned long flags;
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2270*4882a593Smuzhiyun if (sport->tx_state == WAIT_AFTER_SEND)
2271*4882a593Smuzhiyun imx_uart_stop_tx(&sport->port);
2272*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun return HRTIMER_NORESTART;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
imx_uart_probe(struct platform_device * pdev)2277*4882a593Smuzhiyun static int imx_uart_probe(struct platform_device *pdev)
2278*4882a593Smuzhiyun {
2279*4882a593Smuzhiyun struct imx_port *sport;
2280*4882a593Smuzhiyun void __iomem *base;
2281*4882a593Smuzhiyun int ret = 0;
2282*4882a593Smuzhiyun u32 ucr1;
2283*4882a593Smuzhiyun struct resource *res;
2284*4882a593Smuzhiyun int txirq, rxirq, rtsirq;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2287*4882a593Smuzhiyun if (!sport)
2288*4882a593Smuzhiyun return -ENOMEM;
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun ret = imx_uart_probe_dt(sport, pdev);
2291*4882a593Smuzhiyun if (ret > 0)
2292*4882a593Smuzhiyun imx_uart_probe_pdata(sport, pdev);
2293*4882a593Smuzhiyun else if (ret < 0)
2294*4882a593Smuzhiyun return ret;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
2297*4882a593Smuzhiyun dev_err(&pdev->dev, "serial%d out of range\n",
2298*4882a593Smuzhiyun sport->port.line);
2299*4882a593Smuzhiyun return -EINVAL;
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2303*4882a593Smuzhiyun base = devm_ioremap_resource(&pdev->dev, res);
2304*4882a593Smuzhiyun if (IS_ERR(base))
2305*4882a593Smuzhiyun return PTR_ERR(base);
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun rxirq = platform_get_irq(pdev, 0);
2308*4882a593Smuzhiyun if (rxirq < 0)
2309*4882a593Smuzhiyun return rxirq;
2310*4882a593Smuzhiyun txirq = platform_get_irq_optional(pdev, 1);
2311*4882a593Smuzhiyun rtsirq = platform_get_irq_optional(pdev, 2);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun sport->port.dev = &pdev->dev;
2314*4882a593Smuzhiyun sport->port.mapbase = res->start;
2315*4882a593Smuzhiyun sport->port.membase = base;
2316*4882a593Smuzhiyun sport->port.type = PORT_IMX,
2317*4882a593Smuzhiyun sport->port.iotype = UPIO_MEM;
2318*4882a593Smuzhiyun sport->port.irq = rxirq;
2319*4882a593Smuzhiyun sport->port.fifosize = 32;
2320*4882a593Smuzhiyun sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE);
2321*4882a593Smuzhiyun sport->port.ops = &imx_uart_pops;
2322*4882a593Smuzhiyun sport->port.rs485_config = imx_uart_rs485_config;
2323*4882a593Smuzhiyun sport->port.flags = UPF_BOOT_AUTOCONF;
2324*4882a593Smuzhiyun timer_setup(&sport->timer, imx_uart_timeout, 0);
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun sport->gpios = mctrl_gpio_init(&sport->port, 0);
2327*4882a593Smuzhiyun if (IS_ERR(sport->gpios))
2328*4882a593Smuzhiyun return PTR_ERR(sport->gpios);
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2331*4882a593Smuzhiyun if (IS_ERR(sport->clk_ipg)) {
2332*4882a593Smuzhiyun ret = PTR_ERR(sport->clk_ipg);
2333*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
2334*4882a593Smuzhiyun return ret;
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun sport->clk_per = devm_clk_get(&pdev->dev, "per");
2338*4882a593Smuzhiyun if (IS_ERR(sport->clk_per)) {
2339*4882a593Smuzhiyun ret = PTR_ERR(sport->clk_per);
2340*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
2341*4882a593Smuzhiyun return ret;
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun sport->port.uartclk = clk_get_rate(sport->clk_per);
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun /* For register access, we only need to enable the ipg clock. */
2347*4882a593Smuzhiyun ret = clk_prepare_enable(sport->clk_ipg);
2348*4882a593Smuzhiyun if (ret) {
2349*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
2350*4882a593Smuzhiyun return ret;
2351*4882a593Smuzhiyun }
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun /* initialize shadow register values */
2354*4882a593Smuzhiyun sport->ucr1 = readl(sport->port.membase + UCR1);
2355*4882a593Smuzhiyun sport->ucr2 = readl(sport->port.membase + UCR2);
2356*4882a593Smuzhiyun sport->ucr3 = readl(sport->port.membase + UCR3);
2357*4882a593Smuzhiyun sport->ucr4 = readl(sport->port.membase + UCR4);
2358*4882a593Smuzhiyun sport->ufcr = readl(sport->port.membase + UFCR);
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun ret = uart_get_rs485_mode(&sport->port);
2361*4882a593Smuzhiyun if (ret) {
2362*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
2363*4882a593Smuzhiyun return ret;
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2367*4882a593Smuzhiyun (!sport->have_rtscts && !sport->have_rtsgpio))
2368*4882a593Smuzhiyun dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun /*
2371*4882a593Smuzhiyun * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
2372*4882a593Smuzhiyun * signal cannot be set low during transmission in case the
2373*4882a593Smuzhiyun * receiver is off (limitation of the i.MX UART IP).
2374*4882a593Smuzhiyun */
2375*4882a593Smuzhiyun if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2376*4882a593Smuzhiyun sport->have_rtscts && !sport->have_rtsgpio &&
2377*4882a593Smuzhiyun (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
2378*4882a593Smuzhiyun !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
2379*4882a593Smuzhiyun dev_err(&pdev->dev,
2380*4882a593Smuzhiyun "low-active RTS not possible when receiver is off, enabling receiver\n");
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun /* Disable interrupts before requesting them */
2383*4882a593Smuzhiyun ucr1 = imx_uart_readl(sport, UCR1);
2384*4882a593Smuzhiyun ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN | UCR1_RTSDEN);
2385*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
2388*4882a593Smuzhiyun /*
2389*4882a593Smuzhiyun * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2390*4882a593Smuzhiyun * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2391*4882a593Smuzhiyun * and DCD (when they are outputs) or enables the respective
2392*4882a593Smuzhiyun * irqs. So set this bit early, i.e. before requesting irqs.
2393*4882a593Smuzhiyun */
2394*4882a593Smuzhiyun u32 ufcr = imx_uart_readl(sport, UFCR);
2395*4882a593Smuzhiyun if (!(ufcr & UFCR_DCEDTE))
2396*4882a593Smuzhiyun imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun /*
2399*4882a593Smuzhiyun * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2400*4882a593Smuzhiyun * enabled later because they cannot be cleared
2401*4882a593Smuzhiyun * (confirmed on i.MX25) which makes them unusable.
2402*4882a593Smuzhiyun */
2403*4882a593Smuzhiyun imx_uart_writel(sport,
2404*4882a593Smuzhiyun IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2405*4882a593Smuzhiyun UCR3);
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun } else {
2408*4882a593Smuzhiyun u32 ucr3 = UCR3_DSR;
2409*4882a593Smuzhiyun u32 ufcr = imx_uart_readl(sport, UFCR);
2410*4882a593Smuzhiyun if (ufcr & UFCR_DCEDTE)
2411*4882a593Smuzhiyun imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun if (!imx_uart_is_imx1(sport))
2414*4882a593Smuzhiyun ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2415*4882a593Smuzhiyun imx_uart_writel(sport, ucr3, UCR3);
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun hrtimer_init(&sport->trigger_start_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2421*4882a593Smuzhiyun hrtimer_init(&sport->trigger_stop_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2422*4882a593Smuzhiyun sport->trigger_start_tx.function = imx_trigger_start_tx;
2423*4882a593Smuzhiyun sport->trigger_stop_tx.function = imx_trigger_stop_tx;
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun /*
2426*4882a593Smuzhiyun * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2427*4882a593Smuzhiyun * chips only have one interrupt.
2428*4882a593Smuzhiyun */
2429*4882a593Smuzhiyun if (txirq > 0) {
2430*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
2431*4882a593Smuzhiyun dev_name(&pdev->dev), sport);
2432*4882a593Smuzhiyun if (ret) {
2433*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2434*4882a593Smuzhiyun ret);
2435*4882a593Smuzhiyun return ret;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
2439*4882a593Smuzhiyun dev_name(&pdev->dev), sport);
2440*4882a593Smuzhiyun if (ret) {
2441*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2442*4882a593Smuzhiyun ret);
2443*4882a593Smuzhiyun return ret;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, rtsirq, imx_uart_rtsint, 0,
2447*4882a593Smuzhiyun dev_name(&pdev->dev), sport);
2448*4882a593Smuzhiyun if (ret) {
2449*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request rts irq: %d\n",
2450*4882a593Smuzhiyun ret);
2451*4882a593Smuzhiyun return ret;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun } else {
2454*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
2455*4882a593Smuzhiyun dev_name(&pdev->dev), sport);
2456*4882a593Smuzhiyun if (ret) {
2457*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
2458*4882a593Smuzhiyun return ret;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun imx_uart_ports[sport->port.line] = sport;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun platform_set_drvdata(pdev, sport);
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun
imx_uart_remove(struct platform_device * pdev)2469*4882a593Smuzhiyun static int imx_uart_remove(struct platform_device *pdev)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun struct imx_port *sport = platform_get_drvdata(pdev);
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
imx_uart_restore_context(struct imx_port * sport)2476*4882a593Smuzhiyun static void imx_uart_restore_context(struct imx_port *sport)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun unsigned long flags;
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2481*4882a593Smuzhiyun if (!sport->context_saved) {
2482*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2483*4882a593Smuzhiyun return;
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[4], UFCR);
2487*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[5], UESC);
2488*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[6], UTIM);
2489*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[7], UBIR);
2490*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[8], UBMR);
2491*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
2492*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[0], UCR1);
2493*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
2494*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[2], UCR3);
2495*4882a593Smuzhiyun imx_uart_writel(sport, sport->saved_reg[3], UCR4);
2496*4882a593Smuzhiyun sport->context_saved = false;
2497*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun
imx_uart_save_context(struct imx_port * sport)2500*4882a593Smuzhiyun static void imx_uart_save_context(struct imx_port *sport)
2501*4882a593Smuzhiyun {
2502*4882a593Smuzhiyun unsigned long flags;
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun /* Save necessary regs */
2505*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2506*4882a593Smuzhiyun sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
2507*4882a593Smuzhiyun sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
2508*4882a593Smuzhiyun sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
2509*4882a593Smuzhiyun sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
2510*4882a593Smuzhiyun sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
2511*4882a593Smuzhiyun sport->saved_reg[5] = imx_uart_readl(sport, UESC);
2512*4882a593Smuzhiyun sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
2513*4882a593Smuzhiyun sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
2514*4882a593Smuzhiyun sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
2515*4882a593Smuzhiyun sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
2516*4882a593Smuzhiyun sport->context_saved = true;
2517*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
imx_uart_enable_wakeup(struct imx_port * sport,bool on)2520*4882a593Smuzhiyun static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun u32 ucr3;
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun ucr3 = imx_uart_readl(sport, UCR3);
2525*4882a593Smuzhiyun if (on) {
2526*4882a593Smuzhiyun imx_uart_writel(sport, USR1_AWAKE, USR1);
2527*4882a593Smuzhiyun ucr3 |= UCR3_AWAKEN;
2528*4882a593Smuzhiyun } else {
2529*4882a593Smuzhiyun ucr3 &= ~UCR3_AWAKEN;
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun imx_uart_writel(sport, ucr3, UCR3);
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun if (sport->have_rtscts) {
2534*4882a593Smuzhiyun u32 ucr1 = imx_uart_readl(sport, UCR1);
2535*4882a593Smuzhiyun if (on)
2536*4882a593Smuzhiyun ucr1 |= UCR1_RTSDEN;
2537*4882a593Smuzhiyun else
2538*4882a593Smuzhiyun ucr1 &= ~UCR1_RTSDEN;
2539*4882a593Smuzhiyun imx_uart_writel(sport, ucr1, UCR1);
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun
imx_uart_suspend_noirq(struct device * dev)2543*4882a593Smuzhiyun static int imx_uart_suspend_noirq(struct device *dev)
2544*4882a593Smuzhiyun {
2545*4882a593Smuzhiyun struct imx_port *sport = dev_get_drvdata(dev);
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun imx_uart_save_context(sport);
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun clk_disable(sport->clk_ipg);
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(dev);
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun return 0;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun
imx_uart_resume_noirq(struct device * dev)2556*4882a593Smuzhiyun static int imx_uart_resume_noirq(struct device *dev)
2557*4882a593Smuzhiyun {
2558*4882a593Smuzhiyun struct imx_port *sport = dev_get_drvdata(dev);
2559*4882a593Smuzhiyun int ret;
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun pinctrl_pm_select_default_state(dev);
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun ret = clk_enable(sport->clk_ipg);
2564*4882a593Smuzhiyun if (ret)
2565*4882a593Smuzhiyun return ret;
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun imx_uart_restore_context(sport);
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun return 0;
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun
imx_uart_suspend(struct device * dev)2572*4882a593Smuzhiyun static int imx_uart_suspend(struct device *dev)
2573*4882a593Smuzhiyun {
2574*4882a593Smuzhiyun struct imx_port *sport = dev_get_drvdata(dev);
2575*4882a593Smuzhiyun int ret;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun uart_suspend_port(&imx_uart_uart_driver, &sport->port);
2578*4882a593Smuzhiyun disable_irq(sport->port.irq);
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun ret = clk_prepare_enable(sport->clk_ipg);
2581*4882a593Smuzhiyun if (ret)
2582*4882a593Smuzhiyun return ret;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun /* enable wakeup from i.MX UART */
2585*4882a593Smuzhiyun imx_uart_enable_wakeup(sport, true);
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun return 0;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
imx_uart_resume(struct device * dev)2590*4882a593Smuzhiyun static int imx_uart_resume(struct device *dev)
2591*4882a593Smuzhiyun {
2592*4882a593Smuzhiyun struct imx_port *sport = dev_get_drvdata(dev);
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun /* disable wakeup from i.MX UART */
2595*4882a593Smuzhiyun imx_uart_enable_wakeup(sport, false);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun uart_resume_port(&imx_uart_uart_driver, &sport->port);
2598*4882a593Smuzhiyun enable_irq(sport->port.irq);
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun return 0;
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun
imx_uart_freeze(struct device * dev)2605*4882a593Smuzhiyun static int imx_uart_freeze(struct device *dev)
2606*4882a593Smuzhiyun {
2607*4882a593Smuzhiyun struct imx_port *sport = dev_get_drvdata(dev);
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun uart_suspend_port(&imx_uart_uart_driver, &sport->port);
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun return clk_prepare_enable(sport->clk_ipg);
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun
imx_uart_thaw(struct device * dev)2614*4882a593Smuzhiyun static int imx_uart_thaw(struct device *dev)
2615*4882a593Smuzhiyun {
2616*4882a593Smuzhiyun struct imx_port *sport = dev_get_drvdata(dev);
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun uart_resume_port(&imx_uart_uart_driver, &sport->port);
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun clk_disable_unprepare(sport->clk_ipg);
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun return 0;
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun static const struct dev_pm_ops imx_uart_pm_ops = {
2626*4882a593Smuzhiyun .suspend_noirq = imx_uart_suspend_noirq,
2627*4882a593Smuzhiyun .resume_noirq = imx_uart_resume_noirq,
2628*4882a593Smuzhiyun .freeze_noirq = imx_uart_suspend_noirq,
2629*4882a593Smuzhiyun .thaw_noirq = imx_uart_resume_noirq,
2630*4882a593Smuzhiyun .restore_noirq = imx_uart_resume_noirq,
2631*4882a593Smuzhiyun .suspend = imx_uart_suspend,
2632*4882a593Smuzhiyun .resume = imx_uart_resume,
2633*4882a593Smuzhiyun .freeze = imx_uart_freeze,
2634*4882a593Smuzhiyun .thaw = imx_uart_thaw,
2635*4882a593Smuzhiyun .restore = imx_uart_thaw,
2636*4882a593Smuzhiyun };
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun static struct platform_driver imx_uart_platform_driver = {
2639*4882a593Smuzhiyun .probe = imx_uart_probe,
2640*4882a593Smuzhiyun .remove = imx_uart_remove,
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun .id_table = imx_uart_devtype,
2643*4882a593Smuzhiyun .driver = {
2644*4882a593Smuzhiyun .name = "imx-uart",
2645*4882a593Smuzhiyun .of_match_table = imx_uart_dt_ids,
2646*4882a593Smuzhiyun .pm = &imx_uart_pm_ops,
2647*4882a593Smuzhiyun },
2648*4882a593Smuzhiyun };
2649*4882a593Smuzhiyun
imx_uart_init(void)2650*4882a593Smuzhiyun static int __init imx_uart_init(void)
2651*4882a593Smuzhiyun {
2652*4882a593Smuzhiyun int ret = uart_register_driver(&imx_uart_uart_driver);
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun if (ret)
2655*4882a593Smuzhiyun return ret;
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun ret = platform_driver_register(&imx_uart_platform_driver);
2658*4882a593Smuzhiyun if (ret != 0)
2659*4882a593Smuzhiyun uart_unregister_driver(&imx_uart_uart_driver);
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun return ret;
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun
imx_uart_exit(void)2664*4882a593Smuzhiyun static void __exit imx_uart_exit(void)
2665*4882a593Smuzhiyun {
2666*4882a593Smuzhiyun platform_driver_unregister(&imx_uart_platform_driver);
2667*4882a593Smuzhiyun uart_unregister_driver(&imx_uart_uart_driver);
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun module_init(imx_uart_init);
2671*4882a593Smuzhiyun module_exit(imx_uart_exit);
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer");
2674*4882a593Smuzhiyun MODULE_DESCRIPTION("IMX generic serial port driver");
2675*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2676*4882a593Smuzhiyun MODULE_ALIAS("platform:imx-uart");
2677