xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/icom.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * icom.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2001 Michael Anderson, IBM Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Serial device driver include file.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/serial_core.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define BAUD_TABLE_LIMIT	((sizeof(icom_acfg_baud)/sizeof(int)) - 1)
13*4882a593Smuzhiyun static int icom_acfg_baud[] = {
14*4882a593Smuzhiyun 	300,
15*4882a593Smuzhiyun 	600,
16*4882a593Smuzhiyun 	900,
17*4882a593Smuzhiyun 	1200,
18*4882a593Smuzhiyun 	1800,
19*4882a593Smuzhiyun 	2400,
20*4882a593Smuzhiyun 	3600,
21*4882a593Smuzhiyun 	4800,
22*4882a593Smuzhiyun 	7200,
23*4882a593Smuzhiyun 	9600,
24*4882a593Smuzhiyun 	14400,
25*4882a593Smuzhiyun 	19200,
26*4882a593Smuzhiyun 	28800,
27*4882a593Smuzhiyun 	38400,
28*4882a593Smuzhiyun 	57600,
29*4882a593Smuzhiyun 	76800,
30*4882a593Smuzhiyun 	115200,
31*4882a593Smuzhiyun 	153600,
32*4882a593Smuzhiyun 	230400,
33*4882a593Smuzhiyun 	307200,
34*4882a593Smuzhiyun 	460800,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct icom_regs {
38*4882a593Smuzhiyun 	u32 control;		/* Adapter Control Register     */
39*4882a593Smuzhiyun 	u32 interrupt;		/* Adapter Interrupt Register   */
40*4882a593Smuzhiyun 	u32 int_mask;		/* Adapter Interrupt Mask Reg   */
41*4882a593Smuzhiyun 	u32 int_pri;		/* Adapter Interrupt Priority r */
42*4882a593Smuzhiyun 	u32 int_reg_b;		/* Adapter non-masked Interrupt */
43*4882a593Smuzhiyun 	u32 resvd01;
44*4882a593Smuzhiyun 	u32 resvd02;
45*4882a593Smuzhiyun 	u32 resvd03;
46*4882a593Smuzhiyun 	u32 control_2;		/* Adapter Control Register 2   */
47*4882a593Smuzhiyun 	u32 interrupt_2;	/* Adapter Interrupt Register 2 */
48*4882a593Smuzhiyun 	u32 int_mask_2;		/* Adapter Interrupt Mask 2     */
49*4882a593Smuzhiyun 	u32 int_pri_2;		/* Adapter Interrupt Prior 2    */
50*4882a593Smuzhiyun 	u32 int_reg_2b;		/* Adapter non-masked 2         */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct func_dram {
54*4882a593Smuzhiyun 	u32 reserved[108];	/* 0-1B0   reserved by personality code */
55*4882a593Smuzhiyun 	u32 RcvStatusAddr;	/* 1B0-1B3 Status Address for Next rcv */
56*4882a593Smuzhiyun 	u8 RcvStnAddr;		/* 1B4     Receive Station Addr */
57*4882a593Smuzhiyun 	u8 IdleState;		/* 1B5     Idle State */
58*4882a593Smuzhiyun 	u8 IdleMonitor;		/* 1B6     Idle Monitor */
59*4882a593Smuzhiyun 	u8 FlagFillIdleTimer;	/* 1B7     Flag Fill Idle Timer */
60*4882a593Smuzhiyun 	u32 XmitStatusAddr;	/* 1B8-1BB Transmit Status Address */
61*4882a593Smuzhiyun 	u8 StartXmitCmd;	/* 1BC     Start Xmit Command */
62*4882a593Smuzhiyun 	u8 HDLCConfigReg;	/* 1BD     Reserved */
63*4882a593Smuzhiyun 	u8 CauseCode;		/* 1BE     Cause code for fatal error */
64*4882a593Smuzhiyun 	u8 xchar;		/* 1BF     High priority send */
65*4882a593Smuzhiyun 	u32 reserved3;		/* 1C0-1C3 Reserved */
66*4882a593Smuzhiyun 	u8 PrevCmdReg;		/* 1C4     Reserved */
67*4882a593Smuzhiyun 	u8 CmdReg;		/* 1C5     Command Register */
68*4882a593Smuzhiyun 	u8 async_config2;	/* 1C6     Async Config Byte 2 */
69*4882a593Smuzhiyun 	u8 async_config3;	/* 1C7     Async Config Byte 3 */
70*4882a593Smuzhiyun 	u8 dce_resvd[20];	/* 1C8-1DB DCE Rsvd           */
71*4882a593Smuzhiyun 	u8 dce_resvd21;		/* 1DC     DCE Rsvd (21st byte */
72*4882a593Smuzhiyun 	u8 misc_flags;		/* 1DD     misc flags         */
73*4882a593Smuzhiyun #define V2_HARDWARE     0x40
74*4882a593Smuzhiyun #define ICOM_HDW_ACTIVE 0x01
75*4882a593Smuzhiyun 	u8 call_length;		/* 1DE     Phone #/CFI buff ln */
76*4882a593Smuzhiyun 	u8 call_length2;	/* 1DF     Upper byte (unused) */
77*4882a593Smuzhiyun 	u32 call_addr;		/* 1E0-1E3 Phn #/CFI buff addr */
78*4882a593Smuzhiyun 	u16 timer_value;	/* 1E4-1E5 general timer value */
79*4882a593Smuzhiyun 	u8 timer_command;	/* 1E6     general timer cmd  */
80*4882a593Smuzhiyun 	u8 dce_command;		/* 1E7     dce command reg    */
81*4882a593Smuzhiyun 	u8 dce_cmd_status;	/* 1E8     dce command stat   */
82*4882a593Smuzhiyun 	u8 x21_r1_ioff;		/* 1E9     dce ready counter  */
83*4882a593Smuzhiyun 	u8 x21_r0_ioff;		/* 1EA     dce not ready ctr  */
84*4882a593Smuzhiyun 	u8 x21_ralt_ioff;	/* 1EB     dce CNR counter    */
85*4882a593Smuzhiyun 	u8 x21_r1_ion;		/* 1EC     dce ready I on ctr */
86*4882a593Smuzhiyun 	u8 rsvd_ier;		/* 1ED     Rsvd for IER (if ne */
87*4882a593Smuzhiyun 	u8 ier;			/* 1EE     Interrupt Enable   */
88*4882a593Smuzhiyun 	u8 isr;			/* 1EF     Input Signal Reg   */
89*4882a593Smuzhiyun 	u8 osr;			/* 1F0     Output Signal Reg  */
90*4882a593Smuzhiyun 	u8 reset;		/* 1F1     Reset/Reload Reg   */
91*4882a593Smuzhiyun 	u8 disable;		/* 1F2     Disable Reg        */
92*4882a593Smuzhiyun 	u8 sync;		/* 1F3     Sync Reg           */
93*4882a593Smuzhiyun 	u8 error_stat;		/* 1F4     Error Status       */
94*4882a593Smuzhiyun 	u8 cable_id;		/* 1F5     Cable ID           */
95*4882a593Smuzhiyun 	u8 cs_length;		/* 1F6     CS Load Length     */
96*4882a593Smuzhiyun 	u8 mac_length;		/* 1F7     Mac Load Length    */
97*4882a593Smuzhiyun 	u32 cs_load_addr;	/* 1F8-1FB Call Load PCI Addr */
98*4882a593Smuzhiyun 	u32 mac_load_addr;	/* 1FC-1FF Mac Load PCI Addr  */
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * adapter defines and structures
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun #define ICOM_CONTROL_START_A         0x00000008
105*4882a593Smuzhiyun #define ICOM_CONTROL_STOP_A          0x00000004
106*4882a593Smuzhiyun #define ICOM_CONTROL_START_B         0x00000002
107*4882a593Smuzhiyun #define ICOM_CONTROL_STOP_B          0x00000001
108*4882a593Smuzhiyun #define ICOM_CONTROL_START_C         0x00000008
109*4882a593Smuzhiyun #define ICOM_CONTROL_STOP_C          0x00000004
110*4882a593Smuzhiyun #define ICOM_CONTROL_START_D         0x00000002
111*4882a593Smuzhiyun #define ICOM_CONTROL_STOP_D          0x00000001
112*4882a593Smuzhiyun #define ICOM_IRAM_OFFSET             0x1000
113*4882a593Smuzhiyun #define ICOM_IRAM_SIZE               0x0C00
114*4882a593Smuzhiyun #define ICOM_DCE_IRAM_OFFSET         0x0A00
115*4882a593Smuzhiyun #define ICOM_CABLE_ID_VALID          0x01
116*4882a593Smuzhiyun #define ICOM_CABLE_ID_MASK           0xF0
117*4882a593Smuzhiyun #define ICOM_DISABLE                 0x80
118*4882a593Smuzhiyun #define CMD_XMIT_RCV_ENABLE          0xC0
119*4882a593Smuzhiyun #define CMD_XMIT_ENABLE              0x40
120*4882a593Smuzhiyun #define CMD_RCV_DISABLE              0x00
121*4882a593Smuzhiyun #define CMD_RCV_ENABLE               0x80
122*4882a593Smuzhiyun #define CMD_RESTART                  0x01
123*4882a593Smuzhiyun #define CMD_HOLD_XMIT                0x02
124*4882a593Smuzhiyun #define CMD_SND_BREAK                0x04
125*4882a593Smuzhiyun #define RS232_CABLE                  0x06
126*4882a593Smuzhiyun #define V24_CABLE                    0x0E
127*4882a593Smuzhiyun #define V35_CABLE                    0x0C
128*4882a593Smuzhiyun #define V36_CABLE                    0x02
129*4882a593Smuzhiyun #define NO_CABLE                     0x00
130*4882a593Smuzhiyun #define START_DOWNLOAD               0x80
131*4882a593Smuzhiyun #define ICOM_INT_MASK_PRC_A          0x00003FFF
132*4882a593Smuzhiyun #define ICOM_INT_MASK_PRC_B          0x3FFF0000
133*4882a593Smuzhiyun #define ICOM_INT_MASK_PRC_C          0x00003FFF
134*4882a593Smuzhiyun #define ICOM_INT_MASK_PRC_D          0x3FFF0000
135*4882a593Smuzhiyun #define INT_RCV_COMPLETED            0x1000
136*4882a593Smuzhiyun #define INT_XMIT_COMPLETED           0x2000
137*4882a593Smuzhiyun #define INT_IDLE_DETECT              0x0800
138*4882a593Smuzhiyun #define INT_RCV_DISABLED             0x0400
139*4882a593Smuzhiyun #define INT_XMIT_DISABLED            0x0200
140*4882a593Smuzhiyun #define INT_RCV_XMIT_SHUTDOWN        0x0100
141*4882a593Smuzhiyun #define INT_FATAL_ERROR              0x0080
142*4882a593Smuzhiyun #define INT_CABLE_PULL               0x0020
143*4882a593Smuzhiyun #define INT_SIGNAL_CHANGE            0x0010
144*4882a593Smuzhiyun #define HDLC_PPP_PURE_ASYNC          0x02
145*4882a593Smuzhiyun #define HDLC_FF_FILL                 0x00
146*4882a593Smuzhiyun #define HDLC_HDW_FLOW                0x01
147*4882a593Smuzhiyun #define START_XMIT                   0x80
148*4882a593Smuzhiyun #define ICOM_ACFG_DRIVE1             0x20
149*4882a593Smuzhiyun #define ICOM_ACFG_NO_PARITY          0x00
150*4882a593Smuzhiyun #define ICOM_ACFG_PARITY_ENAB        0x02
151*4882a593Smuzhiyun #define ICOM_ACFG_PARITY_ODD         0x01
152*4882a593Smuzhiyun #define ICOM_ACFG_8BPC               0x00
153*4882a593Smuzhiyun #define ICOM_ACFG_7BPC               0x04
154*4882a593Smuzhiyun #define ICOM_ACFG_6BPC               0x08
155*4882a593Smuzhiyun #define ICOM_ACFG_5BPC               0x0C
156*4882a593Smuzhiyun #define ICOM_ACFG_1STOP_BIT          0x00
157*4882a593Smuzhiyun #define ICOM_ACFG_2STOP_BIT          0x10
158*4882a593Smuzhiyun #define ICOM_DTR                     0x80
159*4882a593Smuzhiyun #define ICOM_RTS                     0x40
160*4882a593Smuzhiyun #define ICOM_RI                      0x08
161*4882a593Smuzhiyun #define ICOM_DSR                     0x80
162*4882a593Smuzhiyun #define ICOM_DCD                     0x20
163*4882a593Smuzhiyun #define ICOM_CTS                     0x40
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define NUM_XBUFFS 1
166*4882a593Smuzhiyun #define NUM_RBUFFS 2
167*4882a593Smuzhiyun #define RCV_BUFF_SZ 0x0200
168*4882a593Smuzhiyun #define XMIT_BUFF_SZ 0x1000
169*4882a593Smuzhiyun struct statusArea {
170*4882a593Smuzhiyun     /**********************************************/
171*4882a593Smuzhiyun 	/* Transmit Status Area                       */
172*4882a593Smuzhiyun     /**********************************************/
173*4882a593Smuzhiyun 	struct xmit_status_area{
174*4882a593Smuzhiyun 		u32 leNext;	/* Next entry in Little Endian on Adapter */
175*4882a593Smuzhiyun 		u32 leNextASD;
176*4882a593Smuzhiyun 		u32 leBuffer;	/* Buffer for entry in LE for Adapter */
177*4882a593Smuzhiyun 		u16 leLengthASD;
178*4882a593Smuzhiyun 		u16 leOffsetASD;
179*4882a593Smuzhiyun 		u16 leLength;	/* Length of data in segment */
180*4882a593Smuzhiyun 		u16 flags;
181*4882a593Smuzhiyun #define SA_FLAGS_DONE           0x0080	/* Done with Segment */
182*4882a593Smuzhiyun #define SA_FLAGS_CONTINUED      0x8000	/* More Segments */
183*4882a593Smuzhiyun #define SA_FLAGS_IDLE           0x4000	/* Mark IDLE after frm */
184*4882a593Smuzhiyun #define SA_FLAGS_READY_TO_XMIT  0x0800
185*4882a593Smuzhiyun #define SA_FLAGS_STAT_MASK      0x007F
186*4882a593Smuzhiyun 	} xmit[NUM_XBUFFS];
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun     /**********************************************/
189*4882a593Smuzhiyun 	/* Receive Status Area                        */
190*4882a593Smuzhiyun     /**********************************************/
191*4882a593Smuzhiyun 	struct {
192*4882a593Smuzhiyun 		u32 leNext;	/* Next entry in Little Endian on Adapter */
193*4882a593Smuzhiyun 		u32 leNextASD;
194*4882a593Smuzhiyun 		u32 leBuffer;	/* Buffer for entry in LE for Adapter */
195*4882a593Smuzhiyun 		u16 WorkingLength;	/* size of segment */
196*4882a593Smuzhiyun 		u16 reserv01;
197*4882a593Smuzhiyun 		u16 leLength;	/* Length of data in segment */
198*4882a593Smuzhiyun 		u16 flags;
199*4882a593Smuzhiyun #define SA_FL_RCV_DONE           0x0010	/* Data ready */
200*4882a593Smuzhiyun #define SA_FLAGS_OVERRUN         0x0040
201*4882a593Smuzhiyun #define SA_FLAGS_PARITY_ERROR    0x0080
202*4882a593Smuzhiyun #define SA_FLAGS_FRAME_ERROR     0x0001
203*4882a593Smuzhiyun #define SA_FLAGS_FRAME_TRUNC     0x0002
204*4882a593Smuzhiyun #define SA_FLAGS_BREAK_DET       0x0004	/* set conditionally by device driver, not hardware */
205*4882a593Smuzhiyun #define SA_FLAGS_RCV_MASK        0xFFE6
206*4882a593Smuzhiyun 	} rcv[NUM_RBUFFS];
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun struct icom_adapter;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define ICOM_MAJOR       243
213*4882a593Smuzhiyun #define ICOM_MINOR_START 0
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun struct icom_port {
216*4882a593Smuzhiyun 	struct uart_port uart_port;
217*4882a593Smuzhiyun 	u8 imbed_modem;
218*4882a593Smuzhiyun #define ICOM_UNKNOWN		1
219*4882a593Smuzhiyun #define ICOM_RVX		2
220*4882a593Smuzhiyun #define ICOM_IMBED_MODEM	3
221*4882a593Smuzhiyun 	unsigned char cable_id;
222*4882a593Smuzhiyun 	unsigned char read_status_mask;
223*4882a593Smuzhiyun 	unsigned char ignore_status_mask;
224*4882a593Smuzhiyun 	void __iomem * int_reg;
225*4882a593Smuzhiyun 	struct icom_regs __iomem *global_reg;
226*4882a593Smuzhiyun 	struct func_dram __iomem *dram;
227*4882a593Smuzhiyun 	int port;
228*4882a593Smuzhiyun 	struct statusArea *statStg;
229*4882a593Smuzhiyun 	dma_addr_t statStg_pci;
230*4882a593Smuzhiyun 	u32 *xmitRestart;
231*4882a593Smuzhiyun 	dma_addr_t xmitRestart_pci;
232*4882a593Smuzhiyun 	unsigned char *xmit_buf;
233*4882a593Smuzhiyun 	dma_addr_t xmit_buf_pci;
234*4882a593Smuzhiyun 	unsigned char *recv_buf;
235*4882a593Smuzhiyun 	dma_addr_t recv_buf_pci;
236*4882a593Smuzhiyun 	int next_rcv;
237*4882a593Smuzhiyun 	int put_length;
238*4882a593Smuzhiyun 	int status;
239*4882a593Smuzhiyun #define ICOM_PORT_ACTIVE	1	/* Port exists. */
240*4882a593Smuzhiyun #define ICOM_PORT_OFF		0	/* Port does not exist. */
241*4882a593Smuzhiyun 	int load_in_progress;
242*4882a593Smuzhiyun 	struct icom_adapter *adapter;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun struct icom_adapter {
246*4882a593Smuzhiyun 	void __iomem * base_addr;
247*4882a593Smuzhiyun 	unsigned long base_addr_pci;
248*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
249*4882a593Smuzhiyun 	struct icom_port port_info[4];
250*4882a593Smuzhiyun 	int index;
251*4882a593Smuzhiyun 	int version;
252*4882a593Smuzhiyun #define ADAPTER_V1	0x0001
253*4882a593Smuzhiyun #define ADAPTER_V2	0x0002
254*4882a593Smuzhiyun 	u32 subsystem_id;
255*4882a593Smuzhiyun #define FOUR_PORT_MODEL				0x0252
256*4882a593Smuzhiyun #define V2_TWO_PORTS_RVX			0x021A
257*4882a593Smuzhiyun #define V2_ONE_PORT_RVX_ONE_PORT_IMBED_MDM	0x0251
258*4882a593Smuzhiyun 	int numb_ports;
259*4882a593Smuzhiyun 	struct list_head icom_adapter_entry;
260*4882a593Smuzhiyun 	struct kref kref;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* prototype */
264*4882a593Smuzhiyun extern void iCom_sercons_init(void);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct lookup_proc_table {
267*4882a593Smuzhiyun 	u32	__iomem *global_control_reg;
268*4882a593Smuzhiyun 	unsigned long	processor_id;
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun struct lookup_int_table {
272*4882a593Smuzhiyun 	u32	__iomem *global_int_mask;
273*4882a593Smuzhiyun 	unsigned long	processor_id;
274*4882a593Smuzhiyun };
275