1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale lpuart serial port driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2012-2014 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/console.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/dmapool.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/of_dma.h>
19*4882a593Smuzhiyun #include <linux/serial_core.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/tty_flip.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* All registers are 8-bit width */
24*4882a593Smuzhiyun #define UARTBDH 0x00
25*4882a593Smuzhiyun #define UARTBDL 0x01
26*4882a593Smuzhiyun #define UARTCR1 0x02
27*4882a593Smuzhiyun #define UARTCR2 0x03
28*4882a593Smuzhiyun #define UARTSR1 0x04
29*4882a593Smuzhiyun #define UARTCR3 0x06
30*4882a593Smuzhiyun #define UARTDR 0x07
31*4882a593Smuzhiyun #define UARTCR4 0x0a
32*4882a593Smuzhiyun #define UARTCR5 0x0b
33*4882a593Smuzhiyun #define UARTMODEM 0x0d
34*4882a593Smuzhiyun #define UARTPFIFO 0x10
35*4882a593Smuzhiyun #define UARTCFIFO 0x11
36*4882a593Smuzhiyun #define UARTSFIFO 0x12
37*4882a593Smuzhiyun #define UARTTWFIFO 0x13
38*4882a593Smuzhiyun #define UARTTCFIFO 0x14
39*4882a593Smuzhiyun #define UARTRWFIFO 0x15
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define UARTBDH_LBKDIE 0x80
42*4882a593Smuzhiyun #define UARTBDH_RXEDGIE 0x40
43*4882a593Smuzhiyun #define UARTBDH_SBR_MASK 0x1f
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define UARTCR1_LOOPS 0x80
46*4882a593Smuzhiyun #define UARTCR1_RSRC 0x20
47*4882a593Smuzhiyun #define UARTCR1_M 0x10
48*4882a593Smuzhiyun #define UARTCR1_WAKE 0x08
49*4882a593Smuzhiyun #define UARTCR1_ILT 0x04
50*4882a593Smuzhiyun #define UARTCR1_PE 0x02
51*4882a593Smuzhiyun #define UARTCR1_PT 0x01
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define UARTCR2_TIE 0x80
54*4882a593Smuzhiyun #define UARTCR2_TCIE 0x40
55*4882a593Smuzhiyun #define UARTCR2_RIE 0x20
56*4882a593Smuzhiyun #define UARTCR2_ILIE 0x10
57*4882a593Smuzhiyun #define UARTCR2_TE 0x08
58*4882a593Smuzhiyun #define UARTCR2_RE 0x04
59*4882a593Smuzhiyun #define UARTCR2_RWU 0x02
60*4882a593Smuzhiyun #define UARTCR2_SBK 0x01
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define UARTSR1_TDRE 0x80
63*4882a593Smuzhiyun #define UARTSR1_TC 0x40
64*4882a593Smuzhiyun #define UARTSR1_RDRF 0x20
65*4882a593Smuzhiyun #define UARTSR1_IDLE 0x10
66*4882a593Smuzhiyun #define UARTSR1_OR 0x08
67*4882a593Smuzhiyun #define UARTSR1_NF 0x04
68*4882a593Smuzhiyun #define UARTSR1_FE 0x02
69*4882a593Smuzhiyun #define UARTSR1_PE 0x01
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define UARTCR3_R8 0x80
72*4882a593Smuzhiyun #define UARTCR3_T8 0x40
73*4882a593Smuzhiyun #define UARTCR3_TXDIR 0x20
74*4882a593Smuzhiyun #define UARTCR3_TXINV 0x10
75*4882a593Smuzhiyun #define UARTCR3_ORIE 0x08
76*4882a593Smuzhiyun #define UARTCR3_NEIE 0x04
77*4882a593Smuzhiyun #define UARTCR3_FEIE 0x02
78*4882a593Smuzhiyun #define UARTCR3_PEIE 0x01
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define UARTCR4_MAEN1 0x80
81*4882a593Smuzhiyun #define UARTCR4_MAEN2 0x40
82*4882a593Smuzhiyun #define UARTCR4_M10 0x20
83*4882a593Smuzhiyun #define UARTCR4_BRFA_MASK 0x1f
84*4882a593Smuzhiyun #define UARTCR4_BRFA_OFF 0
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define UARTCR5_TDMAS 0x80
87*4882a593Smuzhiyun #define UARTCR5_RDMAS 0x20
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define UARTMODEM_RXRTSE 0x08
90*4882a593Smuzhiyun #define UARTMODEM_TXRTSPOL 0x04
91*4882a593Smuzhiyun #define UARTMODEM_TXRTSE 0x02
92*4882a593Smuzhiyun #define UARTMODEM_TXCTSE 0x01
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define UARTPFIFO_TXFE 0x80
95*4882a593Smuzhiyun #define UARTPFIFO_FIFOSIZE_MASK 0x7
96*4882a593Smuzhiyun #define UARTPFIFO_TXSIZE_OFF 4
97*4882a593Smuzhiyun #define UARTPFIFO_RXFE 0x08
98*4882a593Smuzhiyun #define UARTPFIFO_RXSIZE_OFF 0
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define UARTCFIFO_TXFLUSH 0x80
101*4882a593Smuzhiyun #define UARTCFIFO_RXFLUSH 0x40
102*4882a593Smuzhiyun #define UARTCFIFO_RXOFE 0x04
103*4882a593Smuzhiyun #define UARTCFIFO_TXOFE 0x02
104*4882a593Smuzhiyun #define UARTCFIFO_RXUFE 0x01
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define UARTSFIFO_TXEMPT 0x80
107*4882a593Smuzhiyun #define UARTSFIFO_RXEMPT 0x40
108*4882a593Smuzhiyun #define UARTSFIFO_RXOF 0x04
109*4882a593Smuzhiyun #define UARTSFIFO_TXOF 0x02
110*4882a593Smuzhiyun #define UARTSFIFO_RXUF 0x01
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* 32-bit register definition */
113*4882a593Smuzhiyun #define UARTBAUD 0x00
114*4882a593Smuzhiyun #define UARTSTAT 0x04
115*4882a593Smuzhiyun #define UARTCTRL 0x08
116*4882a593Smuzhiyun #define UARTDATA 0x0C
117*4882a593Smuzhiyun #define UARTMATCH 0x10
118*4882a593Smuzhiyun #define UARTMODIR 0x14
119*4882a593Smuzhiyun #define UARTFIFO 0x18
120*4882a593Smuzhiyun #define UARTWATER 0x1c
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define UARTBAUD_MAEN1 0x80000000
123*4882a593Smuzhiyun #define UARTBAUD_MAEN2 0x40000000
124*4882a593Smuzhiyun #define UARTBAUD_M10 0x20000000
125*4882a593Smuzhiyun #define UARTBAUD_TDMAE 0x00800000
126*4882a593Smuzhiyun #define UARTBAUD_RDMAE 0x00200000
127*4882a593Smuzhiyun #define UARTBAUD_MATCFG 0x00400000
128*4882a593Smuzhiyun #define UARTBAUD_BOTHEDGE 0x00020000
129*4882a593Smuzhiyun #define UARTBAUD_RESYNCDIS 0x00010000
130*4882a593Smuzhiyun #define UARTBAUD_LBKDIE 0x00008000
131*4882a593Smuzhiyun #define UARTBAUD_RXEDGIE 0x00004000
132*4882a593Smuzhiyun #define UARTBAUD_SBNS 0x00002000
133*4882a593Smuzhiyun #define UARTBAUD_SBR 0x00000000
134*4882a593Smuzhiyun #define UARTBAUD_SBR_MASK 0x1fff
135*4882a593Smuzhiyun #define UARTBAUD_OSR_MASK 0x1f
136*4882a593Smuzhiyun #define UARTBAUD_OSR_SHIFT 24
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define UARTSTAT_LBKDIF 0x80000000
139*4882a593Smuzhiyun #define UARTSTAT_RXEDGIF 0x40000000
140*4882a593Smuzhiyun #define UARTSTAT_MSBF 0x20000000
141*4882a593Smuzhiyun #define UARTSTAT_RXINV 0x10000000
142*4882a593Smuzhiyun #define UARTSTAT_RWUID 0x08000000
143*4882a593Smuzhiyun #define UARTSTAT_BRK13 0x04000000
144*4882a593Smuzhiyun #define UARTSTAT_LBKDE 0x02000000
145*4882a593Smuzhiyun #define UARTSTAT_RAF 0x01000000
146*4882a593Smuzhiyun #define UARTSTAT_TDRE 0x00800000
147*4882a593Smuzhiyun #define UARTSTAT_TC 0x00400000
148*4882a593Smuzhiyun #define UARTSTAT_RDRF 0x00200000
149*4882a593Smuzhiyun #define UARTSTAT_IDLE 0x00100000
150*4882a593Smuzhiyun #define UARTSTAT_OR 0x00080000
151*4882a593Smuzhiyun #define UARTSTAT_NF 0x00040000
152*4882a593Smuzhiyun #define UARTSTAT_FE 0x00020000
153*4882a593Smuzhiyun #define UARTSTAT_PE 0x00010000
154*4882a593Smuzhiyun #define UARTSTAT_MA1F 0x00008000
155*4882a593Smuzhiyun #define UARTSTAT_M21F 0x00004000
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define UARTCTRL_R8T9 0x80000000
158*4882a593Smuzhiyun #define UARTCTRL_R9T8 0x40000000
159*4882a593Smuzhiyun #define UARTCTRL_TXDIR 0x20000000
160*4882a593Smuzhiyun #define UARTCTRL_TXINV 0x10000000
161*4882a593Smuzhiyun #define UARTCTRL_ORIE 0x08000000
162*4882a593Smuzhiyun #define UARTCTRL_NEIE 0x04000000
163*4882a593Smuzhiyun #define UARTCTRL_FEIE 0x02000000
164*4882a593Smuzhiyun #define UARTCTRL_PEIE 0x01000000
165*4882a593Smuzhiyun #define UARTCTRL_TIE 0x00800000
166*4882a593Smuzhiyun #define UARTCTRL_TCIE 0x00400000
167*4882a593Smuzhiyun #define UARTCTRL_RIE 0x00200000
168*4882a593Smuzhiyun #define UARTCTRL_ILIE 0x00100000
169*4882a593Smuzhiyun #define UARTCTRL_TE 0x00080000
170*4882a593Smuzhiyun #define UARTCTRL_RE 0x00040000
171*4882a593Smuzhiyun #define UARTCTRL_RWU 0x00020000
172*4882a593Smuzhiyun #define UARTCTRL_SBK 0x00010000
173*4882a593Smuzhiyun #define UARTCTRL_MA1IE 0x00008000
174*4882a593Smuzhiyun #define UARTCTRL_MA2IE 0x00004000
175*4882a593Smuzhiyun #define UARTCTRL_IDLECFG 0x00000100
176*4882a593Smuzhiyun #define UARTCTRL_LOOPS 0x00000080
177*4882a593Smuzhiyun #define UARTCTRL_DOZEEN 0x00000040
178*4882a593Smuzhiyun #define UARTCTRL_RSRC 0x00000020
179*4882a593Smuzhiyun #define UARTCTRL_M 0x00000010
180*4882a593Smuzhiyun #define UARTCTRL_WAKE 0x00000008
181*4882a593Smuzhiyun #define UARTCTRL_ILT 0x00000004
182*4882a593Smuzhiyun #define UARTCTRL_PE 0x00000002
183*4882a593Smuzhiyun #define UARTCTRL_PT 0x00000001
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define UARTDATA_NOISY 0x00008000
186*4882a593Smuzhiyun #define UARTDATA_PARITYE 0x00004000
187*4882a593Smuzhiyun #define UARTDATA_FRETSC 0x00002000
188*4882a593Smuzhiyun #define UARTDATA_RXEMPT 0x00001000
189*4882a593Smuzhiyun #define UARTDATA_IDLINE 0x00000800
190*4882a593Smuzhiyun #define UARTDATA_MASK 0x3ff
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define UARTMODIR_IREN 0x00020000
193*4882a593Smuzhiyun #define UARTMODIR_TXCTSSRC 0x00000020
194*4882a593Smuzhiyun #define UARTMODIR_TXCTSC 0x00000010
195*4882a593Smuzhiyun #define UARTMODIR_RXRTSE 0x00000008
196*4882a593Smuzhiyun #define UARTMODIR_TXRTSPOL 0x00000004
197*4882a593Smuzhiyun #define UARTMODIR_TXRTSE 0x00000002
198*4882a593Smuzhiyun #define UARTMODIR_TXCTSE 0x00000001
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define UARTFIFO_TXEMPT 0x00800000
201*4882a593Smuzhiyun #define UARTFIFO_RXEMPT 0x00400000
202*4882a593Smuzhiyun #define UARTFIFO_TXOF 0x00020000
203*4882a593Smuzhiyun #define UARTFIFO_RXUF 0x00010000
204*4882a593Smuzhiyun #define UARTFIFO_TXFLUSH 0x00008000
205*4882a593Smuzhiyun #define UARTFIFO_RXFLUSH 0x00004000
206*4882a593Smuzhiyun #define UARTFIFO_TXOFE 0x00000200
207*4882a593Smuzhiyun #define UARTFIFO_RXUFE 0x00000100
208*4882a593Smuzhiyun #define UARTFIFO_TXFE 0x00000080
209*4882a593Smuzhiyun #define UARTFIFO_FIFOSIZE_MASK 0x7
210*4882a593Smuzhiyun #define UARTFIFO_TXSIZE_OFF 4
211*4882a593Smuzhiyun #define UARTFIFO_RXFE 0x00000008
212*4882a593Smuzhiyun #define UARTFIFO_RXSIZE_OFF 0
213*4882a593Smuzhiyun #define UARTFIFO_DEPTH(x) (0x1 << ((x) ? ((x) + 1) : 0))
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define UARTWATER_COUNT_MASK 0xff
216*4882a593Smuzhiyun #define UARTWATER_TXCNT_OFF 8
217*4882a593Smuzhiyun #define UARTWATER_RXCNT_OFF 24
218*4882a593Smuzhiyun #define UARTWATER_WATER_MASK 0xff
219*4882a593Smuzhiyun #define UARTWATER_TXWATER_OFF 0
220*4882a593Smuzhiyun #define UARTWATER_RXWATER_OFF 16
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Rx DMA timeout in ms, which is used to calculate Rx ring buffer size */
223*4882a593Smuzhiyun #define DMA_RX_TIMEOUT (10)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define DRIVER_NAME "fsl-lpuart"
226*4882a593Smuzhiyun #define DEV_NAME "ttyLP"
227*4882a593Smuzhiyun #define UART_NR 6
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* IMX lpuart has four extra unused regs located at the beginning */
230*4882a593Smuzhiyun #define IMX_REG_OFF 0x10
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun enum lpuart_type {
233*4882a593Smuzhiyun VF610_LPUART,
234*4882a593Smuzhiyun LS1021A_LPUART,
235*4882a593Smuzhiyun LS1028A_LPUART,
236*4882a593Smuzhiyun IMX7ULP_LPUART,
237*4882a593Smuzhiyun IMX8QXP_LPUART,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun struct lpuart_port {
241*4882a593Smuzhiyun struct uart_port port;
242*4882a593Smuzhiyun enum lpuart_type devtype;
243*4882a593Smuzhiyun struct clk *ipg_clk;
244*4882a593Smuzhiyun struct clk *baud_clk;
245*4882a593Smuzhiyun unsigned int txfifo_size;
246*4882a593Smuzhiyun unsigned int rxfifo_size;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun bool lpuart_dma_tx_use;
249*4882a593Smuzhiyun bool lpuart_dma_rx_use;
250*4882a593Smuzhiyun struct dma_chan *dma_tx_chan;
251*4882a593Smuzhiyun struct dma_chan *dma_rx_chan;
252*4882a593Smuzhiyun struct dma_async_tx_descriptor *dma_tx_desc;
253*4882a593Smuzhiyun struct dma_async_tx_descriptor *dma_rx_desc;
254*4882a593Smuzhiyun dma_cookie_t dma_tx_cookie;
255*4882a593Smuzhiyun dma_cookie_t dma_rx_cookie;
256*4882a593Smuzhiyun unsigned int dma_tx_bytes;
257*4882a593Smuzhiyun unsigned int dma_rx_bytes;
258*4882a593Smuzhiyun bool dma_tx_in_progress;
259*4882a593Smuzhiyun unsigned int dma_rx_timeout;
260*4882a593Smuzhiyun struct timer_list lpuart_timer;
261*4882a593Smuzhiyun struct scatterlist rx_sgl, tx_sgl[2];
262*4882a593Smuzhiyun struct circ_buf rx_ring;
263*4882a593Smuzhiyun int rx_dma_rng_buf_len;
264*4882a593Smuzhiyun unsigned int dma_tx_nents;
265*4882a593Smuzhiyun wait_queue_head_t dma_wait;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun struct lpuart_soc_data {
269*4882a593Smuzhiyun enum lpuart_type devtype;
270*4882a593Smuzhiyun char iotype;
271*4882a593Smuzhiyun u8 reg_off;
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const struct lpuart_soc_data vf_data = {
275*4882a593Smuzhiyun .devtype = VF610_LPUART,
276*4882a593Smuzhiyun .iotype = UPIO_MEM,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static const struct lpuart_soc_data ls1021a_data = {
280*4882a593Smuzhiyun .devtype = LS1021A_LPUART,
281*4882a593Smuzhiyun .iotype = UPIO_MEM32BE,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct lpuart_soc_data ls1028a_data = {
285*4882a593Smuzhiyun .devtype = LS1028A_LPUART,
286*4882a593Smuzhiyun .iotype = UPIO_MEM32,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static struct lpuart_soc_data imx7ulp_data = {
290*4882a593Smuzhiyun .devtype = IMX7ULP_LPUART,
291*4882a593Smuzhiyun .iotype = UPIO_MEM32,
292*4882a593Smuzhiyun .reg_off = IMX_REG_OFF,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static struct lpuart_soc_data imx8qxp_data = {
296*4882a593Smuzhiyun .devtype = IMX8QXP_LPUART,
297*4882a593Smuzhiyun .iotype = UPIO_MEM32,
298*4882a593Smuzhiyun .reg_off = IMX_REG_OFF,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const struct of_device_id lpuart_dt_ids[] = {
302*4882a593Smuzhiyun { .compatible = "fsl,vf610-lpuart", .data = &vf_data, },
303*4882a593Smuzhiyun { .compatible = "fsl,ls1021a-lpuart", .data = &ls1021a_data, },
304*4882a593Smuzhiyun { .compatible = "fsl,ls1028a-lpuart", .data = &ls1028a_data, },
305*4882a593Smuzhiyun { .compatible = "fsl,imx7ulp-lpuart", .data = &imx7ulp_data, },
306*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-lpuart", .data = &imx8qxp_data, },
307*4882a593Smuzhiyun { /* sentinel */ }
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Forward declare this for the dma callbacks*/
312*4882a593Smuzhiyun static void lpuart_dma_tx_complete(void *arg);
313*4882a593Smuzhiyun
is_layerscape_lpuart(struct lpuart_port * sport)314*4882a593Smuzhiyun static inline bool is_layerscape_lpuart(struct lpuart_port *sport)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun return (sport->devtype == LS1021A_LPUART ||
317*4882a593Smuzhiyun sport->devtype == LS1028A_LPUART);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
is_imx8qxp_lpuart(struct lpuart_port * sport)320*4882a593Smuzhiyun static inline bool is_imx8qxp_lpuart(struct lpuart_port *sport)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun return sport->devtype == IMX8QXP_LPUART;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
lpuart32_read(struct uart_port * port,u32 off)325*4882a593Smuzhiyun static inline u32 lpuart32_read(struct uart_port *port, u32 off)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun switch (port->iotype) {
328*4882a593Smuzhiyun case UPIO_MEM32:
329*4882a593Smuzhiyun return readl(port->membase + off);
330*4882a593Smuzhiyun case UPIO_MEM32BE:
331*4882a593Smuzhiyun return ioread32be(port->membase + off);
332*4882a593Smuzhiyun default:
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
lpuart32_write(struct uart_port * port,u32 val,u32 off)337*4882a593Smuzhiyun static inline void lpuart32_write(struct uart_port *port, u32 val,
338*4882a593Smuzhiyun u32 off)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun switch (port->iotype) {
341*4882a593Smuzhiyun case UPIO_MEM32:
342*4882a593Smuzhiyun writel(val, port->membase + off);
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case UPIO_MEM32BE:
345*4882a593Smuzhiyun iowrite32be(val, port->membase + off);
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
__lpuart_enable_clks(struct lpuart_port * sport,bool is_en)350*4882a593Smuzhiyun static int __lpuart_enable_clks(struct lpuart_port *sport, bool is_en)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun int ret = 0;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (is_en) {
355*4882a593Smuzhiyun ret = clk_prepare_enable(sport->ipg_clk);
356*4882a593Smuzhiyun if (ret)
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = clk_prepare_enable(sport->baud_clk);
360*4882a593Smuzhiyun if (ret) {
361*4882a593Smuzhiyun clk_disable_unprepare(sport->ipg_clk);
362*4882a593Smuzhiyun return ret;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun } else {
365*4882a593Smuzhiyun clk_disable_unprepare(sport->baud_clk);
366*4882a593Smuzhiyun clk_disable_unprepare(sport->ipg_clk);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
lpuart_get_baud_clk_rate(struct lpuart_port * sport)372*4882a593Smuzhiyun static unsigned int lpuart_get_baud_clk_rate(struct lpuart_port *sport)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun if (is_imx8qxp_lpuart(sport))
375*4882a593Smuzhiyun return clk_get_rate(sport->baud_clk);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return clk_get_rate(sport->ipg_clk);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define lpuart_enable_clks(x) __lpuart_enable_clks(x, true)
381*4882a593Smuzhiyun #define lpuart_disable_clks(x) __lpuart_enable_clks(x, false)
382*4882a593Smuzhiyun
lpuart_stop_tx(struct uart_port * port)383*4882a593Smuzhiyun static void lpuart_stop_tx(struct uart_port *port)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun unsigned char temp;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun temp = readb(port->membase + UARTCR2);
388*4882a593Smuzhiyun temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
389*4882a593Smuzhiyun writeb(temp, port->membase + UARTCR2);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
lpuart32_stop_tx(struct uart_port * port)392*4882a593Smuzhiyun static void lpuart32_stop_tx(struct uart_port *port)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun unsigned long temp;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun temp = lpuart32_read(port, UARTCTRL);
397*4882a593Smuzhiyun temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
398*4882a593Smuzhiyun lpuart32_write(port, temp, UARTCTRL);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
lpuart_stop_rx(struct uart_port * port)401*4882a593Smuzhiyun static void lpuart_stop_rx(struct uart_port *port)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun unsigned char temp;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun temp = readb(port->membase + UARTCR2);
406*4882a593Smuzhiyun writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
lpuart32_stop_rx(struct uart_port * port)409*4882a593Smuzhiyun static void lpuart32_stop_rx(struct uart_port *port)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun unsigned long temp;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun temp = lpuart32_read(port, UARTCTRL);
414*4882a593Smuzhiyun lpuart32_write(port, temp & ~UARTCTRL_RE, UARTCTRL);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
lpuart_dma_tx(struct lpuart_port * sport)417*4882a593Smuzhiyun static void lpuart_dma_tx(struct lpuart_port *sport)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
420*4882a593Smuzhiyun struct scatterlist *sgl = sport->tx_sgl;
421*4882a593Smuzhiyun struct device *dev = sport->port.dev;
422*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_tx_chan;
423*4882a593Smuzhiyun int ret;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (sport->dma_tx_in_progress)
426*4882a593Smuzhiyun return;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun sport->dma_tx_bytes = uart_circ_chars_pending(xmit);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (xmit->tail < xmit->head || xmit->head == 0) {
431*4882a593Smuzhiyun sport->dma_tx_nents = 1;
432*4882a593Smuzhiyun sg_init_one(sgl, xmit->buf + xmit->tail, sport->dma_tx_bytes);
433*4882a593Smuzhiyun } else {
434*4882a593Smuzhiyun sport->dma_tx_nents = 2;
435*4882a593Smuzhiyun sg_init_table(sgl, 2);
436*4882a593Smuzhiyun sg_set_buf(sgl, xmit->buf + xmit->tail,
437*4882a593Smuzhiyun UART_XMIT_SIZE - xmit->tail);
438*4882a593Smuzhiyun sg_set_buf(sgl + 1, xmit->buf, xmit->head);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun ret = dma_map_sg(chan->device->dev, sgl, sport->dma_tx_nents,
442*4882a593Smuzhiyun DMA_TO_DEVICE);
443*4882a593Smuzhiyun if (!ret) {
444*4882a593Smuzhiyun dev_err(dev, "DMA mapping error for TX.\n");
445*4882a593Smuzhiyun return;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun sport->dma_tx_desc = dmaengine_prep_slave_sg(chan, sgl,
449*4882a593Smuzhiyun ret, DMA_MEM_TO_DEV,
450*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
451*4882a593Smuzhiyun if (!sport->dma_tx_desc) {
452*4882a593Smuzhiyun dma_unmap_sg(chan->device->dev, sgl, sport->dma_tx_nents,
453*4882a593Smuzhiyun DMA_TO_DEVICE);
454*4882a593Smuzhiyun dev_err(dev, "Cannot prepare TX slave DMA!\n");
455*4882a593Smuzhiyun return;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
459*4882a593Smuzhiyun sport->dma_tx_desc->callback_param = sport;
460*4882a593Smuzhiyun sport->dma_tx_in_progress = true;
461*4882a593Smuzhiyun sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
462*4882a593Smuzhiyun dma_async_issue_pending(chan);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
lpuart_stopped_or_empty(struct uart_port * port)465*4882a593Smuzhiyun static bool lpuart_stopped_or_empty(struct uart_port *port)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun return uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
lpuart_dma_tx_complete(void * arg)470*4882a593Smuzhiyun static void lpuart_dma_tx_complete(void *arg)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct lpuart_port *sport = arg;
473*4882a593Smuzhiyun struct scatterlist *sgl = &sport->tx_sgl[0];
474*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
475*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_tx_chan;
476*4882a593Smuzhiyun unsigned long flags;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dma_unmap_sg(chan->device->dev, sgl, sport->dma_tx_nents,
481*4882a593Smuzhiyun DMA_TO_DEVICE);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun sport->port.icount.tx += sport->dma_tx_bytes;
486*4882a593Smuzhiyun sport->dma_tx_in_progress = false;
487*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
490*4882a593Smuzhiyun uart_write_wakeup(&sport->port);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (waitqueue_active(&sport->dma_wait)) {
493*4882a593Smuzhiyun wake_up(&sport->dma_wait);
494*4882a593Smuzhiyun return;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (!lpuart_stopped_or_empty(&sport->port))
500*4882a593Smuzhiyun lpuart_dma_tx(sport);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
lpuart_dma_datareg_addr(struct lpuart_port * sport)505*4882a593Smuzhiyun static dma_addr_t lpuart_dma_datareg_addr(struct lpuart_port *sport)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun switch (sport->port.iotype) {
508*4882a593Smuzhiyun case UPIO_MEM32:
509*4882a593Smuzhiyun return sport->port.mapbase + UARTDATA;
510*4882a593Smuzhiyun case UPIO_MEM32BE:
511*4882a593Smuzhiyun return sport->port.mapbase + UARTDATA + sizeof(u32) - 1;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun return sport->port.mapbase + UARTDR;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
lpuart_dma_tx_request(struct uart_port * port)516*4882a593Smuzhiyun static int lpuart_dma_tx_request(struct uart_port *port)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
519*4882a593Smuzhiyun struct lpuart_port, port);
520*4882a593Smuzhiyun struct dma_slave_config dma_tx_sconfig = {};
521*4882a593Smuzhiyun int ret;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun dma_tx_sconfig.dst_addr = lpuart_dma_datareg_addr(sport);
524*4882a593Smuzhiyun dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
525*4882a593Smuzhiyun dma_tx_sconfig.dst_maxburst = 1;
526*4882a593Smuzhiyun dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
527*4882a593Smuzhiyun ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (ret) {
530*4882a593Smuzhiyun dev_err(sport->port.dev,
531*4882a593Smuzhiyun "DMA slave config failed, err = %d\n", ret);
532*4882a593Smuzhiyun return ret;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
lpuart_is_32(struct lpuart_port * sport)538*4882a593Smuzhiyun static bool lpuart_is_32(struct lpuart_port *sport)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun return sport->port.iotype == UPIO_MEM32 ||
541*4882a593Smuzhiyun sport->port.iotype == UPIO_MEM32BE;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
lpuart_flush_buffer(struct uart_port * port)544*4882a593Smuzhiyun static void lpuart_flush_buffer(struct uart_port *port)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
547*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_tx_chan;
548*4882a593Smuzhiyun u32 val;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (sport->lpuart_dma_tx_use) {
551*4882a593Smuzhiyun if (sport->dma_tx_in_progress) {
552*4882a593Smuzhiyun dma_unmap_sg(chan->device->dev, &sport->tx_sgl[0],
553*4882a593Smuzhiyun sport->dma_tx_nents, DMA_TO_DEVICE);
554*4882a593Smuzhiyun sport->dma_tx_in_progress = false;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun dmaengine_terminate_all(chan);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
560*4882a593Smuzhiyun val = lpuart32_read(&sport->port, UARTFIFO);
561*4882a593Smuzhiyun val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
562*4882a593Smuzhiyun lpuart32_write(&sport->port, val, UARTFIFO);
563*4882a593Smuzhiyun } else {
564*4882a593Smuzhiyun val = readb(sport->port.membase + UARTCFIFO);
565*4882a593Smuzhiyun val |= UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH;
566*4882a593Smuzhiyun writeb(val, sport->port.membase + UARTCFIFO);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
lpuart_wait_bit_set(struct uart_port * port,unsigned int offset,u8 bit)570*4882a593Smuzhiyun static void lpuart_wait_bit_set(struct uart_port *port, unsigned int offset,
571*4882a593Smuzhiyun u8 bit)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun while (!(readb(port->membase + offset) & bit))
574*4882a593Smuzhiyun cpu_relax();
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
lpuart32_wait_bit_set(struct uart_port * port,unsigned int offset,u32 bit)577*4882a593Smuzhiyun static void lpuart32_wait_bit_set(struct uart_port *port, unsigned int offset,
578*4882a593Smuzhiyun u32 bit)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun while (!(lpuart32_read(port, offset) & bit))
581*4882a593Smuzhiyun cpu_relax();
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun #if defined(CONFIG_CONSOLE_POLL)
585*4882a593Smuzhiyun
lpuart_poll_init(struct uart_port * port)586*4882a593Smuzhiyun static int lpuart_poll_init(struct uart_port *port)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
589*4882a593Smuzhiyun struct lpuart_port, port);
590*4882a593Smuzhiyun unsigned long flags;
591*4882a593Smuzhiyun unsigned char temp;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun sport->port.fifosize = 0;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
596*4882a593Smuzhiyun /* Disable Rx & Tx */
597*4882a593Smuzhiyun writeb(0, sport->port.membase + UARTCR2);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun temp = readb(sport->port.membase + UARTPFIFO);
600*4882a593Smuzhiyun /* Enable Rx and Tx FIFO */
601*4882a593Smuzhiyun writeb(temp | UARTPFIFO_RXFE | UARTPFIFO_TXFE,
602*4882a593Smuzhiyun sport->port.membase + UARTPFIFO);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* flush Tx and Rx FIFO */
605*4882a593Smuzhiyun writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
606*4882a593Smuzhiyun sport->port.membase + UARTCFIFO);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* explicitly clear RDRF */
609*4882a593Smuzhiyun if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
610*4882a593Smuzhiyun readb(sport->port.membase + UARTDR);
611*4882a593Smuzhiyun writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun writeb(0, sport->port.membase + UARTTWFIFO);
615*4882a593Smuzhiyun writeb(1, sport->port.membase + UARTRWFIFO);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Enable Rx and Tx */
618*4882a593Smuzhiyun writeb(UARTCR2_RE | UARTCR2_TE, sport->port.membase + UARTCR2);
619*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
lpuart_poll_put_char(struct uart_port * port,unsigned char c)624*4882a593Smuzhiyun static void lpuart_poll_put_char(struct uart_port *port, unsigned char c)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun /* drain */
627*4882a593Smuzhiyun lpuart_wait_bit_set(port, UARTSR1, UARTSR1_TDRE);
628*4882a593Smuzhiyun writeb(c, port->membase + UARTDR);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
lpuart_poll_get_char(struct uart_port * port)631*4882a593Smuzhiyun static int lpuart_poll_get_char(struct uart_port *port)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun if (!(readb(port->membase + UARTSR1) & UARTSR1_RDRF))
634*4882a593Smuzhiyun return NO_POLL_CHAR;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return readb(port->membase + UARTDR);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
lpuart32_poll_init(struct uart_port * port)639*4882a593Smuzhiyun static int lpuart32_poll_init(struct uart_port *port)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun unsigned long flags;
642*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
643*4882a593Smuzhiyun u32 temp;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun sport->port.fifosize = 0;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Disable Rx & Tx */
650*4882a593Smuzhiyun lpuart32_write(&sport->port, 0, UARTCTRL);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTFIFO);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Enable Rx and Tx FIFO */
655*4882a593Smuzhiyun lpuart32_write(&sport->port, temp | UARTFIFO_RXFE | UARTFIFO_TXFE, UARTFIFO);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* flush Tx and Rx FIFO */
658*4882a593Smuzhiyun lpuart32_write(&sport->port, UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH, UARTFIFO);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* explicitly clear RDRF */
661*4882a593Smuzhiyun if (lpuart32_read(&sport->port, UARTSTAT) & UARTSTAT_RDRF) {
662*4882a593Smuzhiyun lpuart32_read(&sport->port, UARTDATA);
663*4882a593Smuzhiyun lpuart32_write(&sport->port, UARTFIFO_RXUF, UARTFIFO);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* Enable Rx and Tx */
667*4882a593Smuzhiyun lpuart32_write(&sport->port, UARTCTRL_RE | UARTCTRL_TE, UARTCTRL);
668*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
lpuart32_poll_put_char(struct uart_port * port,unsigned char c)673*4882a593Smuzhiyun static void lpuart32_poll_put_char(struct uart_port *port, unsigned char c)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun lpuart32_wait_bit_set(port, UARTSTAT, UARTSTAT_TDRE);
676*4882a593Smuzhiyun lpuart32_write(port, c, UARTDATA);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
lpuart32_poll_get_char(struct uart_port * port)679*4882a593Smuzhiyun static int lpuart32_poll_get_char(struct uart_port *port)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun if (!(lpuart32_read(port, UARTWATER) >> UARTWATER_RXCNT_OFF))
682*4882a593Smuzhiyun return NO_POLL_CHAR;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return lpuart32_read(port, UARTDATA);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun #endif
687*4882a593Smuzhiyun
lpuart_transmit_buffer(struct lpuart_port * sport)688*4882a593Smuzhiyun static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (sport->port.x_char) {
693*4882a593Smuzhiyun writeb(sport->port.x_char, sport->port.membase + UARTDR);
694*4882a593Smuzhiyun sport->port.icount.tx++;
695*4882a593Smuzhiyun sport->port.x_char = 0;
696*4882a593Smuzhiyun return;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (lpuart_stopped_or_empty(&sport->port)) {
700*4882a593Smuzhiyun lpuart_stop_tx(&sport->port);
701*4882a593Smuzhiyun return;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun while (!uart_circ_empty(xmit) &&
705*4882a593Smuzhiyun (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
706*4882a593Smuzhiyun writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
707*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
708*4882a593Smuzhiyun sport->port.icount.tx++;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
712*4882a593Smuzhiyun uart_write_wakeup(&sport->port);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (uart_circ_empty(xmit))
715*4882a593Smuzhiyun lpuart_stop_tx(&sport->port);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
lpuart32_transmit_buffer(struct lpuart_port * sport)718*4882a593Smuzhiyun static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct circ_buf *xmit = &sport->port.state->xmit;
721*4882a593Smuzhiyun unsigned long txcnt;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (sport->port.x_char) {
724*4882a593Smuzhiyun lpuart32_write(&sport->port, sport->port.x_char, UARTDATA);
725*4882a593Smuzhiyun sport->port.icount.tx++;
726*4882a593Smuzhiyun sport->port.x_char = 0;
727*4882a593Smuzhiyun return;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (lpuart_stopped_or_empty(&sport->port)) {
731*4882a593Smuzhiyun lpuart32_stop_tx(&sport->port);
732*4882a593Smuzhiyun return;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun txcnt = lpuart32_read(&sport->port, UARTWATER);
736*4882a593Smuzhiyun txcnt = txcnt >> UARTWATER_TXCNT_OFF;
737*4882a593Smuzhiyun txcnt &= UARTWATER_COUNT_MASK;
738*4882a593Smuzhiyun while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
739*4882a593Smuzhiyun lpuart32_write(&sport->port, xmit->buf[xmit->tail], UARTDATA);
740*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
741*4882a593Smuzhiyun sport->port.icount.tx++;
742*4882a593Smuzhiyun txcnt = lpuart32_read(&sport->port, UARTWATER);
743*4882a593Smuzhiyun txcnt = txcnt >> UARTWATER_TXCNT_OFF;
744*4882a593Smuzhiyun txcnt &= UARTWATER_COUNT_MASK;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
748*4882a593Smuzhiyun uart_write_wakeup(&sport->port);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (uart_circ_empty(xmit))
751*4882a593Smuzhiyun lpuart32_stop_tx(&sport->port);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
lpuart_start_tx(struct uart_port * port)754*4882a593Smuzhiyun static void lpuart_start_tx(struct uart_port *port)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
757*4882a593Smuzhiyun struct lpuart_port, port);
758*4882a593Smuzhiyun unsigned char temp;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun temp = readb(port->membase + UARTCR2);
761*4882a593Smuzhiyun writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (sport->lpuart_dma_tx_use) {
764*4882a593Smuzhiyun if (!lpuart_stopped_or_empty(port))
765*4882a593Smuzhiyun lpuart_dma_tx(sport);
766*4882a593Smuzhiyun } else {
767*4882a593Smuzhiyun if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
768*4882a593Smuzhiyun lpuart_transmit_buffer(sport);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
lpuart32_start_tx(struct uart_port * port)772*4882a593Smuzhiyun static void lpuart32_start_tx(struct uart_port *port)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
775*4882a593Smuzhiyun unsigned long temp;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (sport->lpuart_dma_tx_use) {
778*4882a593Smuzhiyun if (!lpuart_stopped_or_empty(port))
779*4882a593Smuzhiyun lpuart_dma_tx(sport);
780*4882a593Smuzhiyun } else {
781*4882a593Smuzhiyun temp = lpuart32_read(port, UARTCTRL);
782*4882a593Smuzhiyun lpuart32_write(port, temp | UARTCTRL_TIE, UARTCTRL);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (lpuart32_read(port, UARTSTAT) & UARTSTAT_TDRE)
785*4882a593Smuzhiyun lpuart32_transmit_buffer(sport);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* return TIOCSER_TEMT when transmitter is not busy */
lpuart_tx_empty(struct uart_port * port)790*4882a593Smuzhiyun static unsigned int lpuart_tx_empty(struct uart_port *port)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
793*4882a593Smuzhiyun struct lpuart_port, port);
794*4882a593Smuzhiyun unsigned char sr1 = readb(port->membase + UARTSR1);
795*4882a593Smuzhiyun unsigned char sfifo = readb(port->membase + UARTSFIFO);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (sport->dma_tx_in_progress)
798*4882a593Smuzhiyun return 0;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (sr1 & UARTSR1_TC && sfifo & UARTSFIFO_TXEMPT)
801*4882a593Smuzhiyun return TIOCSER_TEMT;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
lpuart32_tx_empty(struct uart_port * port)806*4882a593Smuzhiyun static unsigned int lpuart32_tx_empty(struct uart_port *port)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
809*4882a593Smuzhiyun struct lpuart_port, port);
810*4882a593Smuzhiyun unsigned long stat = lpuart32_read(port, UARTSTAT);
811*4882a593Smuzhiyun unsigned long sfifo = lpuart32_read(port, UARTFIFO);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (sport->dma_tx_in_progress)
814*4882a593Smuzhiyun return 0;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (stat & UARTSTAT_TC && sfifo & UARTFIFO_TXEMPT)
817*4882a593Smuzhiyun return TIOCSER_TEMT;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
lpuart_txint(struct lpuart_port * sport)822*4882a593Smuzhiyun static void lpuart_txint(struct lpuart_port *sport)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun unsigned long flags;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
827*4882a593Smuzhiyun lpuart_transmit_buffer(sport);
828*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
lpuart_rxint(struct lpuart_port * sport)831*4882a593Smuzhiyun static void lpuart_rxint(struct lpuart_port *sport)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun unsigned int flg, ignored = 0, overrun = 0;
834*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
835*4882a593Smuzhiyun unsigned long flags;
836*4882a593Smuzhiyun unsigned char rx, sr;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
841*4882a593Smuzhiyun flg = TTY_NORMAL;
842*4882a593Smuzhiyun sport->port.icount.rx++;
843*4882a593Smuzhiyun /*
844*4882a593Smuzhiyun * to clear the FE, OR, NF, FE, PE flags,
845*4882a593Smuzhiyun * read SR1 then read DR
846*4882a593Smuzhiyun */
847*4882a593Smuzhiyun sr = readb(sport->port.membase + UARTSR1);
848*4882a593Smuzhiyun rx = readb(sport->port.membase + UARTDR);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
851*4882a593Smuzhiyun continue;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
854*4882a593Smuzhiyun if (sr & UARTSR1_PE)
855*4882a593Smuzhiyun sport->port.icount.parity++;
856*4882a593Smuzhiyun else if (sr & UARTSR1_FE)
857*4882a593Smuzhiyun sport->port.icount.frame++;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (sr & UARTSR1_OR)
860*4882a593Smuzhiyun overrun++;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (sr & sport->port.ignore_status_mask) {
863*4882a593Smuzhiyun if (++ignored > 100)
864*4882a593Smuzhiyun goto out;
865*4882a593Smuzhiyun continue;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun sr &= sport->port.read_status_mask;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (sr & UARTSR1_PE)
871*4882a593Smuzhiyun flg = TTY_PARITY;
872*4882a593Smuzhiyun else if (sr & UARTSR1_FE)
873*4882a593Smuzhiyun flg = TTY_FRAME;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (sr & UARTSR1_OR)
876*4882a593Smuzhiyun flg = TTY_OVERRUN;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun sport->port.sysrq = 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun tty_insert_flip_char(port, rx, flg);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun out:
885*4882a593Smuzhiyun if (overrun) {
886*4882a593Smuzhiyun sport->port.icount.overrun += overrun;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /*
889*4882a593Smuzhiyun * Overruns cause FIFO pointers to become missaligned.
890*4882a593Smuzhiyun * Flushing the receive FIFO reinitializes the pointers.
891*4882a593Smuzhiyun */
892*4882a593Smuzhiyun writeb(UARTCFIFO_RXFLUSH, sport->port.membase + UARTCFIFO);
893*4882a593Smuzhiyun writeb(UARTSFIFO_RXOF, sport->port.membase + UARTSFIFO);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun tty_flip_buffer_push(port);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
lpuart32_txint(struct lpuart_port * sport)901*4882a593Smuzhiyun static void lpuart32_txint(struct lpuart_port *sport)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun unsigned long flags;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
906*4882a593Smuzhiyun lpuart32_transmit_buffer(sport);
907*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
lpuart32_rxint(struct lpuart_port * sport)910*4882a593Smuzhiyun static void lpuart32_rxint(struct lpuart_port *sport)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun unsigned int flg, ignored = 0;
913*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
914*4882a593Smuzhiyun unsigned long flags;
915*4882a593Smuzhiyun unsigned long rx, sr;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun while (!(lpuart32_read(&sport->port, UARTFIFO) & UARTFIFO_RXEMPT)) {
920*4882a593Smuzhiyun flg = TTY_NORMAL;
921*4882a593Smuzhiyun sport->port.icount.rx++;
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * to clear the FE, OR, NF, FE, PE flags,
924*4882a593Smuzhiyun * read STAT then read DATA reg
925*4882a593Smuzhiyun */
926*4882a593Smuzhiyun sr = lpuart32_read(&sport->port, UARTSTAT);
927*4882a593Smuzhiyun rx = lpuart32_read(&sport->port, UARTDATA);
928*4882a593Smuzhiyun rx &= 0x3ff;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
931*4882a593Smuzhiyun continue;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
934*4882a593Smuzhiyun if (sr & UARTSTAT_PE)
935*4882a593Smuzhiyun sport->port.icount.parity++;
936*4882a593Smuzhiyun else if (sr & UARTSTAT_FE)
937*4882a593Smuzhiyun sport->port.icount.frame++;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (sr & UARTSTAT_OR)
940*4882a593Smuzhiyun sport->port.icount.overrun++;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (sr & sport->port.ignore_status_mask) {
943*4882a593Smuzhiyun if (++ignored > 100)
944*4882a593Smuzhiyun goto out;
945*4882a593Smuzhiyun continue;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun sr &= sport->port.read_status_mask;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (sr & UARTSTAT_PE)
951*4882a593Smuzhiyun flg = TTY_PARITY;
952*4882a593Smuzhiyun else if (sr & UARTSTAT_FE)
953*4882a593Smuzhiyun flg = TTY_FRAME;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (sr & UARTSTAT_OR)
956*4882a593Smuzhiyun flg = TTY_OVERRUN;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun sport->port.sysrq = 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun tty_insert_flip_char(port, rx, flg);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun out:
965*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun tty_flip_buffer_push(port);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
lpuart_int(int irq,void * dev_id)970*4882a593Smuzhiyun static irqreturn_t lpuart_int(int irq, void *dev_id)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct lpuart_port *sport = dev_id;
973*4882a593Smuzhiyun unsigned char sts;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun sts = readb(sport->port.membase + UARTSR1);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* SysRq, using dma, check for linebreak by framing err. */
978*4882a593Smuzhiyun if (sts & UARTSR1_FE && sport->lpuart_dma_rx_use) {
979*4882a593Smuzhiyun readb(sport->port.membase + UARTDR);
980*4882a593Smuzhiyun uart_handle_break(&sport->port);
981*4882a593Smuzhiyun /* linebreak produces some garbage, removing it */
982*4882a593Smuzhiyun writeb(UARTCFIFO_RXFLUSH, sport->port.membase + UARTCFIFO);
983*4882a593Smuzhiyun return IRQ_HANDLED;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (sts & UARTSR1_RDRF && !sport->lpuart_dma_rx_use)
987*4882a593Smuzhiyun lpuart_rxint(sport);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (sts & UARTSR1_TDRE && !sport->lpuart_dma_tx_use)
990*4882a593Smuzhiyun lpuart_txint(sport);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return IRQ_HANDLED;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
lpuart32_int(int irq,void * dev_id)995*4882a593Smuzhiyun static irqreturn_t lpuart32_int(int irq, void *dev_id)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct lpuart_port *sport = dev_id;
998*4882a593Smuzhiyun unsigned long sts, rxcount;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun sts = lpuart32_read(&sport->port, UARTSTAT);
1001*4882a593Smuzhiyun rxcount = lpuart32_read(&sport->port, UARTWATER);
1002*4882a593Smuzhiyun rxcount = rxcount >> UARTWATER_RXCNT_OFF;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if ((sts & UARTSTAT_RDRF || rxcount > 0) && !sport->lpuart_dma_rx_use)
1005*4882a593Smuzhiyun lpuart32_rxint(sport);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if ((sts & UARTSTAT_TDRE) && !sport->lpuart_dma_tx_use)
1008*4882a593Smuzhiyun lpuart32_txint(sport);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun lpuart32_write(&sport->port, sts, UARTSTAT);
1011*4882a593Smuzhiyun return IRQ_HANDLED;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun
lpuart_handle_sysrq_chars(struct uart_port * port,unsigned char * p,int count)1015*4882a593Smuzhiyun static inline void lpuart_handle_sysrq_chars(struct uart_port *port,
1016*4882a593Smuzhiyun unsigned char *p, int count)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun while (count--) {
1019*4882a593Smuzhiyun if (*p && uart_handle_sysrq_char(port, *p))
1020*4882a593Smuzhiyun return;
1021*4882a593Smuzhiyun p++;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
lpuart_handle_sysrq(struct lpuart_port * sport)1025*4882a593Smuzhiyun static void lpuart_handle_sysrq(struct lpuart_port *sport)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun struct circ_buf *ring = &sport->rx_ring;
1028*4882a593Smuzhiyun int count;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (ring->head < ring->tail) {
1031*4882a593Smuzhiyun count = sport->rx_sgl.length - ring->tail;
1032*4882a593Smuzhiyun lpuart_handle_sysrq_chars(&sport->port,
1033*4882a593Smuzhiyun ring->buf + ring->tail, count);
1034*4882a593Smuzhiyun ring->tail = 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun if (ring->head > ring->tail) {
1038*4882a593Smuzhiyun count = ring->head - ring->tail;
1039*4882a593Smuzhiyun lpuart_handle_sysrq_chars(&sport->port,
1040*4882a593Smuzhiyun ring->buf + ring->tail, count);
1041*4882a593Smuzhiyun ring->tail = ring->head;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
lpuart_copy_rx_to_tty(struct lpuart_port * sport)1045*4882a593Smuzhiyun static void lpuart_copy_rx_to_tty(struct lpuart_port *sport)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
1048*4882a593Smuzhiyun struct dma_tx_state state;
1049*4882a593Smuzhiyun enum dma_status dmastat;
1050*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_rx_chan;
1051*4882a593Smuzhiyun struct circ_buf *ring = &sport->rx_ring;
1052*4882a593Smuzhiyun unsigned long flags;
1053*4882a593Smuzhiyun int count = 0;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
1056*4882a593Smuzhiyun unsigned long sr = lpuart32_read(&sport->port, UARTSTAT);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (sr & (UARTSTAT_PE | UARTSTAT_FE)) {
1059*4882a593Smuzhiyun /* Read DR to clear the error flags */
1060*4882a593Smuzhiyun lpuart32_read(&sport->port, UARTDATA);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (sr & UARTSTAT_PE)
1063*4882a593Smuzhiyun sport->port.icount.parity++;
1064*4882a593Smuzhiyun else if (sr & UARTSTAT_FE)
1065*4882a593Smuzhiyun sport->port.icount.frame++;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun } else {
1068*4882a593Smuzhiyun unsigned char sr = readb(sport->port.membase + UARTSR1);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun if (sr & (UARTSR1_PE | UARTSR1_FE)) {
1071*4882a593Smuzhiyun unsigned char cr2;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* Disable receiver during this operation... */
1074*4882a593Smuzhiyun cr2 = readb(sport->port.membase + UARTCR2);
1075*4882a593Smuzhiyun cr2 &= ~UARTCR2_RE;
1076*4882a593Smuzhiyun writeb(cr2, sport->port.membase + UARTCR2);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /* Read DR to clear the error flags */
1079*4882a593Smuzhiyun readb(sport->port.membase + UARTDR);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (sr & UARTSR1_PE)
1082*4882a593Smuzhiyun sport->port.icount.parity++;
1083*4882a593Smuzhiyun else if (sr & UARTSR1_FE)
1084*4882a593Smuzhiyun sport->port.icount.frame++;
1085*4882a593Smuzhiyun /*
1086*4882a593Smuzhiyun * At this point parity/framing error is
1087*4882a593Smuzhiyun * cleared However, since the DMA already read
1088*4882a593Smuzhiyun * the data register and we had to read it
1089*4882a593Smuzhiyun * again after reading the status register to
1090*4882a593Smuzhiyun * properly clear the flags, the FIFO actually
1091*4882a593Smuzhiyun * underflowed... This requires a clearing of
1092*4882a593Smuzhiyun * the FIFO...
1093*4882a593Smuzhiyun */
1094*4882a593Smuzhiyun if (readb(sport->port.membase + UARTSFIFO) &
1095*4882a593Smuzhiyun UARTSFIFO_RXUF) {
1096*4882a593Smuzhiyun writeb(UARTSFIFO_RXUF,
1097*4882a593Smuzhiyun sport->port.membase + UARTSFIFO);
1098*4882a593Smuzhiyun writeb(UARTCFIFO_RXFLUSH,
1099*4882a593Smuzhiyun sport->port.membase + UARTCFIFO);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun cr2 |= UARTCR2_RE;
1103*4882a593Smuzhiyun writeb(cr2, sport->port.membase + UARTCR2);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun async_tx_ack(sport->dma_rx_desc);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun dmastat = dmaengine_tx_status(chan, sport->dma_rx_cookie, &state);
1112*4882a593Smuzhiyun if (dmastat == DMA_ERROR) {
1113*4882a593Smuzhiyun dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
1114*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1115*4882a593Smuzhiyun return;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* CPU claims ownership of RX DMA buffer */
1119*4882a593Smuzhiyun dma_sync_sg_for_cpu(chan->device->dev, &sport->rx_sgl, 1,
1120*4882a593Smuzhiyun DMA_FROM_DEVICE);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /*
1123*4882a593Smuzhiyun * ring->head points to the end of data already written by the DMA.
1124*4882a593Smuzhiyun * ring->tail points to the beginning of data to be read by the
1125*4882a593Smuzhiyun * framework.
1126*4882a593Smuzhiyun * The current transfer size should not be larger than the dma buffer
1127*4882a593Smuzhiyun * length.
1128*4882a593Smuzhiyun */
1129*4882a593Smuzhiyun ring->head = sport->rx_sgl.length - state.residue;
1130*4882a593Smuzhiyun BUG_ON(ring->head > sport->rx_sgl.length);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /*
1133*4882a593Smuzhiyun * Silent handling of keys pressed in the sysrq timeframe
1134*4882a593Smuzhiyun */
1135*4882a593Smuzhiyun if (sport->port.sysrq) {
1136*4882a593Smuzhiyun lpuart_handle_sysrq(sport);
1137*4882a593Smuzhiyun goto exit;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /*
1141*4882a593Smuzhiyun * At this point ring->head may point to the first byte right after the
1142*4882a593Smuzhiyun * last byte of the dma buffer:
1143*4882a593Smuzhiyun * 0 <= ring->head <= sport->rx_sgl.length
1144*4882a593Smuzhiyun *
1145*4882a593Smuzhiyun * However ring->tail must always points inside the dma buffer:
1146*4882a593Smuzhiyun * 0 <= ring->tail <= sport->rx_sgl.length - 1
1147*4882a593Smuzhiyun *
1148*4882a593Smuzhiyun * Since we use a ring buffer, we have to handle the case
1149*4882a593Smuzhiyun * where head is lower than tail. In such a case, we first read from
1150*4882a593Smuzhiyun * tail to the end of the buffer then reset tail.
1151*4882a593Smuzhiyun */
1152*4882a593Smuzhiyun if (ring->head < ring->tail) {
1153*4882a593Smuzhiyun count = sport->rx_sgl.length - ring->tail;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun tty_insert_flip_string(port, ring->buf + ring->tail, count);
1156*4882a593Smuzhiyun ring->tail = 0;
1157*4882a593Smuzhiyun sport->port.icount.rx += count;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* Finally we read data from tail to head */
1161*4882a593Smuzhiyun if (ring->tail < ring->head) {
1162*4882a593Smuzhiyun count = ring->head - ring->tail;
1163*4882a593Smuzhiyun tty_insert_flip_string(port, ring->buf + ring->tail, count);
1164*4882a593Smuzhiyun /* Wrap ring->head if needed */
1165*4882a593Smuzhiyun if (ring->head >= sport->rx_sgl.length)
1166*4882a593Smuzhiyun ring->head = 0;
1167*4882a593Smuzhiyun ring->tail = ring->head;
1168*4882a593Smuzhiyun sport->port.icount.rx += count;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun exit:
1172*4882a593Smuzhiyun dma_sync_sg_for_device(chan->device->dev, &sport->rx_sgl, 1,
1173*4882a593Smuzhiyun DMA_FROM_DEVICE);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun tty_flip_buffer_push(port);
1178*4882a593Smuzhiyun mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
lpuart_dma_rx_complete(void * arg)1181*4882a593Smuzhiyun static void lpuart_dma_rx_complete(void *arg)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun struct lpuart_port *sport = arg;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun lpuart_copy_rx_to_tty(sport);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
lpuart_timer_func(struct timer_list * t)1188*4882a593Smuzhiyun static void lpuart_timer_func(struct timer_list *t)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun struct lpuart_port *sport = from_timer(sport, t, lpuart_timer);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun lpuart_copy_rx_to_tty(sport);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
lpuart_start_rx_dma(struct lpuart_port * sport)1195*4882a593Smuzhiyun static inline int lpuart_start_rx_dma(struct lpuart_port *sport)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct dma_slave_config dma_rx_sconfig = {};
1198*4882a593Smuzhiyun struct circ_buf *ring = &sport->rx_ring;
1199*4882a593Smuzhiyun int ret, nent;
1200*4882a593Smuzhiyun int bits, baud;
1201*4882a593Smuzhiyun struct tty_port *port = &sport->port.state->port;
1202*4882a593Smuzhiyun struct tty_struct *tty = port->tty;
1203*4882a593Smuzhiyun struct ktermios *termios = &tty->termios;
1204*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_rx_chan;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun baud = tty_get_baud_rate(tty);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun bits = (termios->c_cflag & CSIZE) == CS7 ? 9 : 10;
1209*4882a593Smuzhiyun if (termios->c_cflag & PARENB)
1210*4882a593Smuzhiyun bits++;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /*
1213*4882a593Smuzhiyun * Calculate length of one DMA buffer size to keep latency below
1214*4882a593Smuzhiyun * 10ms at any baud rate.
1215*4882a593Smuzhiyun */
1216*4882a593Smuzhiyun sport->rx_dma_rng_buf_len = (DMA_RX_TIMEOUT * baud / bits / 1000) * 2;
1217*4882a593Smuzhiyun sport->rx_dma_rng_buf_len = (1 << (fls(sport->rx_dma_rng_buf_len) - 1));
1218*4882a593Smuzhiyun if (sport->rx_dma_rng_buf_len < 16)
1219*4882a593Smuzhiyun sport->rx_dma_rng_buf_len = 16;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun ring->buf = kzalloc(sport->rx_dma_rng_buf_len, GFP_ATOMIC);
1222*4882a593Smuzhiyun if (!ring->buf)
1223*4882a593Smuzhiyun return -ENOMEM;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun sg_init_one(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
1226*4882a593Smuzhiyun nent = dma_map_sg(chan->device->dev, &sport->rx_sgl, 1,
1227*4882a593Smuzhiyun DMA_FROM_DEVICE);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun if (!nent) {
1230*4882a593Smuzhiyun dev_err(sport->port.dev, "DMA Rx mapping error\n");
1231*4882a593Smuzhiyun return -EINVAL;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun dma_rx_sconfig.src_addr = lpuart_dma_datareg_addr(sport);
1235*4882a593Smuzhiyun dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1236*4882a593Smuzhiyun dma_rx_sconfig.src_maxburst = 1;
1237*4882a593Smuzhiyun dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
1238*4882a593Smuzhiyun ret = dmaengine_slave_config(chan, &dma_rx_sconfig);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (ret < 0) {
1241*4882a593Smuzhiyun dev_err(sport->port.dev,
1242*4882a593Smuzhiyun "DMA Rx slave config failed, err = %d\n", ret);
1243*4882a593Smuzhiyun return ret;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun sport->dma_rx_desc = dmaengine_prep_dma_cyclic(chan,
1247*4882a593Smuzhiyun sg_dma_address(&sport->rx_sgl),
1248*4882a593Smuzhiyun sport->rx_sgl.length,
1249*4882a593Smuzhiyun sport->rx_sgl.length / 2,
1250*4882a593Smuzhiyun DMA_DEV_TO_MEM,
1251*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
1252*4882a593Smuzhiyun if (!sport->dma_rx_desc) {
1253*4882a593Smuzhiyun dev_err(sport->port.dev, "Cannot prepare cyclic DMA\n");
1254*4882a593Smuzhiyun return -EFAULT;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
1258*4882a593Smuzhiyun sport->dma_rx_desc->callback_param = sport;
1259*4882a593Smuzhiyun sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
1260*4882a593Smuzhiyun dma_async_issue_pending(chan);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
1263*4882a593Smuzhiyun unsigned long temp = lpuart32_read(&sport->port, UARTBAUD);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun lpuart32_write(&sport->port, temp | UARTBAUD_RDMAE, UARTBAUD);
1266*4882a593Smuzhiyun } else {
1267*4882a593Smuzhiyun writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_RDMAS,
1268*4882a593Smuzhiyun sport->port.membase + UARTCR5);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun return 0;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
lpuart_dma_rx_free(struct uart_port * port)1274*4882a593Smuzhiyun static void lpuart_dma_rx_free(struct uart_port *port)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
1277*4882a593Smuzhiyun struct lpuart_port, port);
1278*4882a593Smuzhiyun struct dma_chan *chan = sport->dma_rx_chan;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun dmaengine_terminate_all(chan);
1281*4882a593Smuzhiyun dma_unmap_sg(chan->device->dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
1282*4882a593Smuzhiyun kfree(sport->rx_ring.buf);
1283*4882a593Smuzhiyun sport->rx_ring.tail = 0;
1284*4882a593Smuzhiyun sport->rx_ring.head = 0;
1285*4882a593Smuzhiyun sport->dma_rx_desc = NULL;
1286*4882a593Smuzhiyun sport->dma_rx_cookie = -EINVAL;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
lpuart_config_rs485(struct uart_port * port,struct serial_rs485 * rs485)1289*4882a593Smuzhiyun static int lpuart_config_rs485(struct uart_port *port,
1290*4882a593Smuzhiyun struct serial_rs485 *rs485)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
1293*4882a593Smuzhiyun struct lpuart_port, port);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun u8 modem = readb(sport->port.membase + UARTMODEM) &
1296*4882a593Smuzhiyun ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
1297*4882a593Smuzhiyun writeb(modem, sport->port.membase + UARTMODEM);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* clear unsupported configurations */
1300*4882a593Smuzhiyun rs485->delay_rts_before_send = 0;
1301*4882a593Smuzhiyun rs485->delay_rts_after_send = 0;
1302*4882a593Smuzhiyun rs485->flags &= ~SER_RS485_RX_DURING_TX;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun if (rs485->flags & SER_RS485_ENABLED) {
1305*4882a593Smuzhiyun /* Enable auto RS-485 RTS mode */
1306*4882a593Smuzhiyun modem |= UARTMODEM_TXRTSE;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun /*
1309*4882a593Smuzhiyun * RTS needs to be logic HIGH either during transfer _or_ after
1310*4882a593Smuzhiyun * transfer, other variants are not supported by the hardware.
1311*4882a593Smuzhiyun */
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
1314*4882a593Smuzhiyun SER_RS485_RTS_AFTER_SEND)))
1315*4882a593Smuzhiyun rs485->flags |= SER_RS485_RTS_ON_SEND;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (rs485->flags & SER_RS485_RTS_ON_SEND &&
1318*4882a593Smuzhiyun rs485->flags & SER_RS485_RTS_AFTER_SEND)
1319*4882a593Smuzhiyun rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /*
1322*4882a593Smuzhiyun * The hardware defaults to RTS logic HIGH while transfer.
1323*4882a593Smuzhiyun * Switch polarity in case RTS shall be logic HIGH
1324*4882a593Smuzhiyun * after transfer.
1325*4882a593Smuzhiyun * Note: UART is assumed to be active high.
1326*4882a593Smuzhiyun */
1327*4882a593Smuzhiyun if (rs485->flags & SER_RS485_RTS_ON_SEND)
1328*4882a593Smuzhiyun modem &= ~UARTMODEM_TXRTSPOL;
1329*4882a593Smuzhiyun else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
1330*4882a593Smuzhiyun modem |= UARTMODEM_TXRTSPOL;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun /* Store the new configuration */
1334*4882a593Smuzhiyun sport->port.rs485 = *rs485;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun writeb(modem, sport->port.membase + UARTMODEM);
1337*4882a593Smuzhiyun return 0;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
lpuart32_config_rs485(struct uart_port * port,struct serial_rs485 * rs485)1340*4882a593Smuzhiyun static int lpuart32_config_rs485(struct uart_port *port,
1341*4882a593Smuzhiyun struct serial_rs485 *rs485)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
1344*4882a593Smuzhiyun struct lpuart_port, port);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun unsigned long modem = lpuart32_read(&sport->port, UARTMODIR)
1347*4882a593Smuzhiyun & ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
1348*4882a593Smuzhiyun lpuart32_write(&sport->port, modem, UARTMODIR);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /* clear unsupported configurations */
1351*4882a593Smuzhiyun rs485->delay_rts_before_send = 0;
1352*4882a593Smuzhiyun rs485->delay_rts_after_send = 0;
1353*4882a593Smuzhiyun rs485->flags &= ~SER_RS485_RX_DURING_TX;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun if (rs485->flags & SER_RS485_ENABLED) {
1356*4882a593Smuzhiyun /* Enable auto RS-485 RTS mode */
1357*4882a593Smuzhiyun modem |= UARTMODEM_TXRTSE;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /*
1360*4882a593Smuzhiyun * RTS needs to be logic HIGH either during transfer _or_ after
1361*4882a593Smuzhiyun * transfer, other variants are not supported by the hardware.
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
1365*4882a593Smuzhiyun SER_RS485_RTS_AFTER_SEND)))
1366*4882a593Smuzhiyun rs485->flags |= SER_RS485_RTS_ON_SEND;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun if (rs485->flags & SER_RS485_RTS_ON_SEND &&
1369*4882a593Smuzhiyun rs485->flags & SER_RS485_RTS_AFTER_SEND)
1370*4882a593Smuzhiyun rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /*
1373*4882a593Smuzhiyun * The hardware defaults to RTS logic HIGH while transfer.
1374*4882a593Smuzhiyun * Switch polarity in case RTS shall be logic HIGH
1375*4882a593Smuzhiyun * after transfer.
1376*4882a593Smuzhiyun * Note: UART is assumed to be active high.
1377*4882a593Smuzhiyun */
1378*4882a593Smuzhiyun if (rs485->flags & SER_RS485_RTS_ON_SEND)
1379*4882a593Smuzhiyun modem |= UARTMODEM_TXRTSPOL;
1380*4882a593Smuzhiyun else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
1381*4882a593Smuzhiyun modem &= ~UARTMODEM_TXRTSPOL;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /* Store the new configuration */
1385*4882a593Smuzhiyun sport->port.rs485 = *rs485;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun lpuart32_write(&sport->port, modem, UARTMODIR);
1388*4882a593Smuzhiyun return 0;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
lpuart_get_mctrl(struct uart_port * port)1391*4882a593Smuzhiyun static unsigned int lpuart_get_mctrl(struct uart_port *port)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun unsigned int temp = 0;
1394*4882a593Smuzhiyun unsigned char reg;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun reg = readb(port->membase + UARTMODEM);
1397*4882a593Smuzhiyun if (reg & UARTMODEM_TXCTSE)
1398*4882a593Smuzhiyun temp |= TIOCM_CTS;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (reg & UARTMODEM_RXRTSE)
1401*4882a593Smuzhiyun temp |= TIOCM_RTS;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun return temp;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
lpuart32_get_mctrl(struct uart_port * port)1406*4882a593Smuzhiyun static unsigned int lpuart32_get_mctrl(struct uart_port *port)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun return 0;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
lpuart_set_mctrl(struct uart_port * port,unsigned int mctrl)1411*4882a593Smuzhiyun static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun unsigned char temp;
1414*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port,
1415*4882a593Smuzhiyun struct lpuart_port, port);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Make sure RXRTSE bit is not set when RS485 is enabled */
1418*4882a593Smuzhiyun if (!(sport->port.rs485.flags & SER_RS485_ENABLED)) {
1419*4882a593Smuzhiyun temp = readb(sport->port.membase + UARTMODEM) &
1420*4882a593Smuzhiyun ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun if (mctrl & TIOCM_RTS)
1423*4882a593Smuzhiyun temp |= UARTMODEM_RXRTSE;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (mctrl & TIOCM_CTS)
1426*4882a593Smuzhiyun temp |= UARTMODEM_TXCTSE;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun writeb(temp, port->membase + UARTMODEM);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
lpuart32_set_mctrl(struct uart_port * port,unsigned int mctrl)1432*4882a593Smuzhiyun static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
lpuart_break_ctl(struct uart_port * port,int break_state)1437*4882a593Smuzhiyun static void lpuart_break_ctl(struct uart_port *port, int break_state)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun unsigned char temp;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun if (break_state != 0)
1444*4882a593Smuzhiyun temp |= UARTCR2_SBK;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun writeb(temp, port->membase + UARTCR2);
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
lpuart32_break_ctl(struct uart_port * port,int break_state)1449*4882a593Smuzhiyun static void lpuart32_break_ctl(struct uart_port *port, int break_state)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun unsigned long temp;
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun temp = lpuart32_read(port, UARTCTRL) & ~UARTCTRL_SBK;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun if (break_state != 0)
1456*4882a593Smuzhiyun temp |= UARTCTRL_SBK;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun lpuart32_write(port, temp, UARTCTRL);
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
lpuart_setup_watermark(struct lpuart_port * sport)1461*4882a593Smuzhiyun static void lpuart_setup_watermark(struct lpuart_port *sport)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun unsigned char val, cr2;
1464*4882a593Smuzhiyun unsigned char cr2_saved;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun cr2 = readb(sport->port.membase + UARTCR2);
1467*4882a593Smuzhiyun cr2_saved = cr2;
1468*4882a593Smuzhiyun cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
1469*4882a593Smuzhiyun UARTCR2_RIE | UARTCR2_RE);
1470*4882a593Smuzhiyun writeb(cr2, sport->port.membase + UARTCR2);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun val = readb(sport->port.membase + UARTPFIFO);
1473*4882a593Smuzhiyun writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
1474*4882a593Smuzhiyun sport->port.membase + UARTPFIFO);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* flush Tx and Rx FIFO */
1477*4882a593Smuzhiyun writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
1478*4882a593Smuzhiyun sport->port.membase + UARTCFIFO);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* explicitly clear RDRF */
1481*4882a593Smuzhiyun if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
1482*4882a593Smuzhiyun readb(sport->port.membase + UARTDR);
1483*4882a593Smuzhiyun writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun writeb(0, sport->port.membase + UARTTWFIFO);
1487*4882a593Smuzhiyun writeb(1, sport->port.membase + UARTRWFIFO);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* Restore cr2 */
1490*4882a593Smuzhiyun writeb(cr2_saved, sport->port.membase + UARTCR2);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
lpuart_setup_watermark_enable(struct lpuart_port * sport)1493*4882a593Smuzhiyun static void lpuart_setup_watermark_enable(struct lpuart_port *sport)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun unsigned char cr2;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun lpuart_setup_watermark(sport);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun cr2 = readb(sport->port.membase + UARTCR2);
1500*4882a593Smuzhiyun cr2 |= UARTCR2_RIE | UARTCR2_RE | UARTCR2_TE;
1501*4882a593Smuzhiyun writeb(cr2, sport->port.membase + UARTCR2);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
lpuart32_setup_watermark(struct lpuart_port * sport)1504*4882a593Smuzhiyun static void lpuart32_setup_watermark(struct lpuart_port *sport)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun unsigned long val, ctrl;
1507*4882a593Smuzhiyun unsigned long ctrl_saved;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun ctrl = lpuart32_read(&sport->port, UARTCTRL);
1510*4882a593Smuzhiyun ctrl_saved = ctrl;
1511*4882a593Smuzhiyun ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
1512*4882a593Smuzhiyun UARTCTRL_RIE | UARTCTRL_RE);
1513*4882a593Smuzhiyun lpuart32_write(&sport->port, ctrl, UARTCTRL);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* enable FIFO mode */
1516*4882a593Smuzhiyun val = lpuart32_read(&sport->port, UARTFIFO);
1517*4882a593Smuzhiyun val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
1518*4882a593Smuzhiyun val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
1519*4882a593Smuzhiyun lpuart32_write(&sport->port, val, UARTFIFO);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun /* set the watermark */
1522*4882a593Smuzhiyun val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
1523*4882a593Smuzhiyun lpuart32_write(&sport->port, val, UARTWATER);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /* Restore cr2 */
1526*4882a593Smuzhiyun lpuart32_write(&sport->port, ctrl_saved, UARTCTRL);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
lpuart32_setup_watermark_enable(struct lpuart_port * sport)1529*4882a593Smuzhiyun static void lpuart32_setup_watermark_enable(struct lpuart_port *sport)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun u32 temp;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun lpuart32_setup_watermark(sport);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTCTRL);
1536*4882a593Smuzhiyun temp |= UARTCTRL_RE | UARTCTRL_TE | UARTCTRL_ILIE;
1537*4882a593Smuzhiyun lpuart32_write(&sport->port, temp, UARTCTRL);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
rx_dma_timer_init(struct lpuart_port * sport)1540*4882a593Smuzhiyun static void rx_dma_timer_init(struct lpuart_port *sport)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun timer_setup(&sport->lpuart_timer, lpuart_timer_func, 0);
1543*4882a593Smuzhiyun sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
1544*4882a593Smuzhiyun add_timer(&sport->lpuart_timer);
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
lpuart_request_dma(struct lpuart_port * sport)1547*4882a593Smuzhiyun static void lpuart_request_dma(struct lpuart_port *sport)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun sport->dma_tx_chan = dma_request_chan(sport->port.dev, "tx");
1550*4882a593Smuzhiyun if (IS_ERR(sport->dma_tx_chan)) {
1551*4882a593Smuzhiyun dev_dbg_once(sport->port.dev,
1552*4882a593Smuzhiyun "DMA tx channel request failed, operating without tx DMA (%ld)\n",
1553*4882a593Smuzhiyun PTR_ERR(sport->dma_tx_chan));
1554*4882a593Smuzhiyun sport->dma_tx_chan = NULL;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun sport->dma_rx_chan = dma_request_chan(sport->port.dev, "rx");
1558*4882a593Smuzhiyun if (IS_ERR(sport->dma_rx_chan)) {
1559*4882a593Smuzhiyun dev_dbg_once(sport->port.dev,
1560*4882a593Smuzhiyun "DMA rx channel request failed, operating without rx DMA (%ld)\n",
1561*4882a593Smuzhiyun PTR_ERR(sport->dma_rx_chan));
1562*4882a593Smuzhiyun sport->dma_rx_chan = NULL;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
lpuart_tx_dma_startup(struct lpuart_port * sport)1566*4882a593Smuzhiyun static void lpuart_tx_dma_startup(struct lpuart_port *sport)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun u32 uartbaud;
1569*4882a593Smuzhiyun int ret;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (uart_console(&sport->port))
1572*4882a593Smuzhiyun goto err;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (!sport->dma_tx_chan)
1575*4882a593Smuzhiyun goto err;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun ret = lpuart_dma_tx_request(&sport->port);
1578*4882a593Smuzhiyun if (ret)
1579*4882a593Smuzhiyun goto err;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun init_waitqueue_head(&sport->dma_wait);
1582*4882a593Smuzhiyun sport->lpuart_dma_tx_use = true;
1583*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
1584*4882a593Smuzhiyun uartbaud = lpuart32_read(&sport->port, UARTBAUD);
1585*4882a593Smuzhiyun lpuart32_write(&sport->port,
1586*4882a593Smuzhiyun uartbaud | UARTBAUD_TDMAE, UARTBAUD);
1587*4882a593Smuzhiyun } else {
1588*4882a593Smuzhiyun writeb(readb(sport->port.membase + UARTCR5) |
1589*4882a593Smuzhiyun UARTCR5_TDMAS, sport->port.membase + UARTCR5);
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun return;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun err:
1595*4882a593Smuzhiyun sport->lpuart_dma_tx_use = false;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
lpuart_rx_dma_startup(struct lpuart_port * sport)1598*4882a593Smuzhiyun static void lpuart_rx_dma_startup(struct lpuart_port *sport)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun int ret;
1601*4882a593Smuzhiyun unsigned char cr3;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun if (uart_console(&sport->port))
1604*4882a593Smuzhiyun goto err;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun if (!sport->dma_rx_chan)
1607*4882a593Smuzhiyun goto err;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun ret = lpuart_start_rx_dma(sport);
1610*4882a593Smuzhiyun if (ret)
1611*4882a593Smuzhiyun goto err;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* set Rx DMA timeout */
1614*4882a593Smuzhiyun sport->dma_rx_timeout = msecs_to_jiffies(DMA_RX_TIMEOUT);
1615*4882a593Smuzhiyun if (!sport->dma_rx_timeout)
1616*4882a593Smuzhiyun sport->dma_rx_timeout = 1;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun sport->lpuart_dma_rx_use = true;
1619*4882a593Smuzhiyun rx_dma_timer_init(sport);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun if (sport->port.has_sysrq && !lpuart_is_32(sport)) {
1622*4882a593Smuzhiyun cr3 = readb(sport->port.membase + UARTCR3);
1623*4882a593Smuzhiyun cr3 |= UARTCR3_FEIE;
1624*4882a593Smuzhiyun writeb(cr3, sport->port.membase + UARTCR3);
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun return;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun err:
1630*4882a593Smuzhiyun sport->lpuart_dma_rx_use = false;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
lpuart_startup(struct uart_port * port)1633*4882a593Smuzhiyun static int lpuart_startup(struct uart_port *port)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1636*4882a593Smuzhiyun unsigned long flags;
1637*4882a593Smuzhiyun unsigned char temp;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun /* determine FIFO size and enable FIFO mode */
1640*4882a593Smuzhiyun temp = readb(sport->port.membase + UARTPFIFO);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun sport->txfifo_size = UARTFIFO_DEPTH((temp >> UARTPFIFO_TXSIZE_OFF) &
1643*4882a593Smuzhiyun UARTPFIFO_FIFOSIZE_MASK);
1644*4882a593Smuzhiyun sport->port.fifosize = sport->txfifo_size;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun sport->rxfifo_size = UARTFIFO_DEPTH((temp >> UARTPFIFO_RXSIZE_OFF) &
1647*4882a593Smuzhiyun UARTPFIFO_FIFOSIZE_MASK);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun lpuart_request_dma(sport);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun lpuart_setup_watermark_enable(sport);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun lpuart_rx_dma_startup(sport);
1656*4882a593Smuzhiyun lpuart_tx_dma_startup(sport);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun return 0;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
lpuart32_configure(struct lpuart_port * sport)1663*4882a593Smuzhiyun static void lpuart32_configure(struct lpuart_port *sport)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun unsigned long temp;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (sport->lpuart_dma_rx_use) {
1668*4882a593Smuzhiyun /* RXWATER must be 0 */
1669*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTWATER);
1670*4882a593Smuzhiyun temp &= ~(UARTWATER_WATER_MASK << UARTWATER_RXWATER_OFF);
1671*4882a593Smuzhiyun lpuart32_write(&sport->port, temp, UARTWATER);
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTCTRL);
1674*4882a593Smuzhiyun if (!sport->lpuart_dma_rx_use)
1675*4882a593Smuzhiyun temp |= UARTCTRL_RIE;
1676*4882a593Smuzhiyun if (!sport->lpuart_dma_tx_use)
1677*4882a593Smuzhiyun temp |= UARTCTRL_TIE;
1678*4882a593Smuzhiyun lpuart32_write(&sport->port, temp, UARTCTRL);
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
lpuart32_startup(struct uart_port * port)1681*4882a593Smuzhiyun static int lpuart32_startup(struct uart_port *port)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1684*4882a593Smuzhiyun unsigned long flags;
1685*4882a593Smuzhiyun unsigned long temp;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* determine FIFO size */
1688*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTFIFO);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun sport->txfifo_size = UARTFIFO_DEPTH((temp >> UARTFIFO_TXSIZE_OFF) &
1691*4882a593Smuzhiyun UARTFIFO_FIFOSIZE_MASK);
1692*4882a593Smuzhiyun sport->port.fifosize = sport->txfifo_size;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun sport->rxfifo_size = UARTFIFO_DEPTH((temp >> UARTFIFO_RXSIZE_OFF) &
1695*4882a593Smuzhiyun UARTFIFO_FIFOSIZE_MASK);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /*
1698*4882a593Smuzhiyun * The LS1021A and LS1028A have a fixed FIFO depth of 16 words.
1699*4882a593Smuzhiyun * Although they support the RX/TXSIZE fields, their encoding is
1700*4882a593Smuzhiyun * different. Eg the reference manual states 0b101 is 16 words.
1701*4882a593Smuzhiyun */
1702*4882a593Smuzhiyun if (is_layerscape_lpuart(sport)) {
1703*4882a593Smuzhiyun sport->rxfifo_size = 16;
1704*4882a593Smuzhiyun sport->txfifo_size = 16;
1705*4882a593Smuzhiyun sport->port.fifosize = sport->txfifo_size;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun lpuart_request_dma(sport);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun lpuart32_setup_watermark_enable(sport);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun lpuart_rx_dma_startup(sport);
1715*4882a593Smuzhiyun lpuart_tx_dma_startup(sport);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun lpuart32_configure(sport);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1720*4882a593Smuzhiyun return 0;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
lpuart_dma_shutdown(struct lpuart_port * sport)1723*4882a593Smuzhiyun static void lpuart_dma_shutdown(struct lpuart_port *sport)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun if (sport->lpuart_dma_rx_use) {
1726*4882a593Smuzhiyun del_timer_sync(&sport->lpuart_timer);
1727*4882a593Smuzhiyun lpuart_dma_rx_free(&sport->port);
1728*4882a593Smuzhiyun sport->lpuart_dma_rx_use = false;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun if (sport->lpuart_dma_tx_use) {
1732*4882a593Smuzhiyun if (wait_event_interruptible(sport->dma_wait,
1733*4882a593Smuzhiyun !sport->dma_tx_in_progress) != false) {
1734*4882a593Smuzhiyun sport->dma_tx_in_progress = false;
1735*4882a593Smuzhiyun dmaengine_terminate_all(sport->dma_tx_chan);
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun sport->lpuart_dma_tx_use = false;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (sport->dma_tx_chan)
1741*4882a593Smuzhiyun dma_release_channel(sport->dma_tx_chan);
1742*4882a593Smuzhiyun if (sport->dma_rx_chan)
1743*4882a593Smuzhiyun dma_release_channel(sport->dma_rx_chan);
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
lpuart_shutdown(struct uart_port * port)1746*4882a593Smuzhiyun static void lpuart_shutdown(struct uart_port *port)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1749*4882a593Smuzhiyun unsigned char temp;
1750*4882a593Smuzhiyun unsigned long flags;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun /* disable Rx/Tx and interrupts */
1755*4882a593Smuzhiyun temp = readb(port->membase + UARTCR2);
1756*4882a593Smuzhiyun temp &= ~(UARTCR2_TE | UARTCR2_RE |
1757*4882a593Smuzhiyun UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
1758*4882a593Smuzhiyun writeb(temp, port->membase + UARTCR2);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun lpuart_dma_shutdown(sport);
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
lpuart32_shutdown(struct uart_port * port)1765*4882a593Smuzhiyun static void lpuart32_shutdown(struct uart_port *port)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun struct lpuart_port *sport =
1768*4882a593Smuzhiyun container_of(port, struct lpuart_port, port);
1769*4882a593Smuzhiyun unsigned long temp;
1770*4882a593Smuzhiyun unsigned long flags;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun /* disable Rx/Tx and interrupts */
1775*4882a593Smuzhiyun temp = lpuart32_read(port, UARTCTRL);
1776*4882a593Smuzhiyun temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
1777*4882a593Smuzhiyun UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
1778*4882a593Smuzhiyun lpuart32_write(port, temp, UARTCTRL);
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun lpuart_dma_shutdown(sport);
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun static void
lpuart_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)1786*4882a593Smuzhiyun lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
1787*4882a593Smuzhiyun struct ktermios *old)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1790*4882a593Smuzhiyun unsigned long flags;
1791*4882a593Smuzhiyun unsigned char cr1, old_cr1, old_cr2, cr3, cr4, bdh, modem;
1792*4882a593Smuzhiyun unsigned int baud;
1793*4882a593Smuzhiyun unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1794*4882a593Smuzhiyun unsigned int sbr, brfa;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
1797*4882a593Smuzhiyun old_cr2 = readb(sport->port.membase + UARTCR2);
1798*4882a593Smuzhiyun cr3 = readb(sport->port.membase + UARTCR3);
1799*4882a593Smuzhiyun cr4 = readb(sport->port.membase + UARTCR4);
1800*4882a593Smuzhiyun bdh = readb(sport->port.membase + UARTBDH);
1801*4882a593Smuzhiyun modem = readb(sport->port.membase + UARTMODEM);
1802*4882a593Smuzhiyun /*
1803*4882a593Smuzhiyun * only support CS8 and CS7, and for CS7 must enable PE.
1804*4882a593Smuzhiyun * supported mode:
1805*4882a593Smuzhiyun * - (7,e/o,1)
1806*4882a593Smuzhiyun * - (8,n,1)
1807*4882a593Smuzhiyun * - (8,m/s,1)
1808*4882a593Smuzhiyun * - (8,e/o,1)
1809*4882a593Smuzhiyun */
1810*4882a593Smuzhiyun while ((termios->c_cflag & CSIZE) != CS8 &&
1811*4882a593Smuzhiyun (termios->c_cflag & CSIZE) != CS7) {
1812*4882a593Smuzhiyun termios->c_cflag &= ~CSIZE;
1813*4882a593Smuzhiyun termios->c_cflag |= old_csize;
1814*4882a593Smuzhiyun old_csize = CS8;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS8 ||
1818*4882a593Smuzhiyun (termios->c_cflag & CSIZE) == CS7)
1819*4882a593Smuzhiyun cr1 = old_cr1 & ~UARTCR1_M;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun if (termios->c_cflag & CMSPAR) {
1822*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) != CS8) {
1823*4882a593Smuzhiyun termios->c_cflag &= ~CSIZE;
1824*4882a593Smuzhiyun termios->c_cflag |= CS8;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun cr1 |= UARTCR1_M;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /*
1830*4882a593Smuzhiyun * When auto RS-485 RTS mode is enabled,
1831*4882a593Smuzhiyun * hardware flow control need to be disabled.
1832*4882a593Smuzhiyun */
1833*4882a593Smuzhiyun if (sport->port.rs485.flags & SER_RS485_ENABLED)
1834*4882a593Smuzhiyun termios->c_cflag &= ~CRTSCTS;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS)
1837*4882a593Smuzhiyun modem |= UARTMODEM_RXRTSE | UARTMODEM_TXCTSE;
1838*4882a593Smuzhiyun else
1839*4882a593Smuzhiyun modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun termios->c_cflag &= ~CSTOPB;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* parity must be enabled when CS7 to match 8-bits format */
1844*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS7)
1845*4882a593Smuzhiyun termios->c_cflag |= PARENB;
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
1848*4882a593Smuzhiyun if (termios->c_cflag & CMSPAR) {
1849*4882a593Smuzhiyun cr1 &= ~UARTCR1_PE;
1850*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
1851*4882a593Smuzhiyun cr3 |= UARTCR3_T8;
1852*4882a593Smuzhiyun else
1853*4882a593Smuzhiyun cr3 &= ~UARTCR3_T8;
1854*4882a593Smuzhiyun } else {
1855*4882a593Smuzhiyun cr1 |= UARTCR1_PE;
1856*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS8)
1857*4882a593Smuzhiyun cr1 |= UARTCR1_M;
1858*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
1859*4882a593Smuzhiyun cr1 |= UARTCR1_PT;
1860*4882a593Smuzhiyun else
1861*4882a593Smuzhiyun cr1 &= ~UARTCR1_PT;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun } else {
1864*4882a593Smuzhiyun cr1 &= ~UARTCR1_PE;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /* ask the core to calculate the divisor */
1868*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun /*
1871*4882a593Smuzhiyun * Need to update the Ring buffer length according to the selected
1872*4882a593Smuzhiyun * baud rate and restart Rx DMA path.
1873*4882a593Smuzhiyun *
1874*4882a593Smuzhiyun * Since timer function acqures sport->port.lock, need to stop before
1875*4882a593Smuzhiyun * acquring same lock because otherwise del_timer_sync() can deadlock.
1876*4882a593Smuzhiyun */
1877*4882a593Smuzhiyun if (old && sport->lpuart_dma_rx_use) {
1878*4882a593Smuzhiyun del_timer_sync(&sport->lpuart_timer);
1879*4882a593Smuzhiyun lpuart_dma_rx_free(&sport->port);
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun sport->port.read_status_mask = 0;
1885*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
1886*4882a593Smuzhiyun sport->port.read_status_mask |= UARTSR1_FE | UARTSR1_PE;
1887*4882a593Smuzhiyun if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1888*4882a593Smuzhiyun sport->port.read_status_mask |= UARTSR1_FE;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /* characters to ignore */
1891*4882a593Smuzhiyun sport->port.ignore_status_mask = 0;
1892*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
1893*4882a593Smuzhiyun sport->port.ignore_status_mask |= UARTSR1_PE;
1894*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
1895*4882a593Smuzhiyun sport->port.ignore_status_mask |= UARTSR1_FE;
1896*4882a593Smuzhiyun /*
1897*4882a593Smuzhiyun * if we're ignoring parity and break indicators,
1898*4882a593Smuzhiyun * ignore overruns too (for real raw support).
1899*4882a593Smuzhiyun */
1900*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
1901*4882a593Smuzhiyun sport->port.ignore_status_mask |= UARTSR1_OR;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun /* update the per-port timeout */
1905*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun /* wait transmit engin complete */
1908*4882a593Smuzhiyun lpuart_wait_bit_set(&sport->port, UARTSR1, UARTSR1_TC);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /* disable transmit and receive */
1911*4882a593Smuzhiyun writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
1912*4882a593Smuzhiyun sport->port.membase + UARTCR2);
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun sbr = sport->port.uartclk / (16 * baud);
1915*4882a593Smuzhiyun brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
1916*4882a593Smuzhiyun bdh &= ~UARTBDH_SBR_MASK;
1917*4882a593Smuzhiyun bdh |= (sbr >> 8) & 0x1F;
1918*4882a593Smuzhiyun cr4 &= ~UARTCR4_BRFA_MASK;
1919*4882a593Smuzhiyun brfa &= UARTCR4_BRFA_MASK;
1920*4882a593Smuzhiyun writeb(cr4 | brfa, sport->port.membase + UARTCR4);
1921*4882a593Smuzhiyun writeb(bdh, sport->port.membase + UARTBDH);
1922*4882a593Smuzhiyun writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
1923*4882a593Smuzhiyun writeb(cr3, sport->port.membase + UARTCR3);
1924*4882a593Smuzhiyun writeb(cr1, sport->port.membase + UARTCR1);
1925*4882a593Smuzhiyun writeb(modem, sport->port.membase + UARTMODEM);
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun /* restore control register */
1928*4882a593Smuzhiyun writeb(old_cr2, sport->port.membase + UARTCR2);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun if (old && sport->lpuart_dma_rx_use) {
1931*4882a593Smuzhiyun if (!lpuart_start_rx_dma(sport))
1932*4882a593Smuzhiyun rx_dma_timer_init(sport);
1933*4882a593Smuzhiyun else
1934*4882a593Smuzhiyun sport->lpuart_dma_rx_use = false;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
__lpuart32_serial_setbrg(struct uart_port * port,unsigned int baudrate,bool use_rx_dma,bool use_tx_dma)1940*4882a593Smuzhiyun static void __lpuart32_serial_setbrg(struct uart_port *port,
1941*4882a593Smuzhiyun unsigned int baudrate, bool use_rx_dma,
1942*4882a593Smuzhiyun bool use_tx_dma)
1943*4882a593Smuzhiyun {
1944*4882a593Smuzhiyun u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
1945*4882a593Smuzhiyun u32 clk = port->uartclk;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /*
1948*4882a593Smuzhiyun * The idea is to use the best OSR (over-sampling rate) possible.
1949*4882a593Smuzhiyun * Note, OSR is typically hard-set to 16 in other LPUART instantiations.
1950*4882a593Smuzhiyun * Loop to find the best OSR value possible, one that generates minimum
1951*4882a593Smuzhiyun * baud_diff iterate through the rest of the supported values of OSR.
1952*4882a593Smuzhiyun *
1953*4882a593Smuzhiyun * Calculation Formula:
1954*4882a593Smuzhiyun * Baud Rate = baud clock / ((OSR+1) × SBR)
1955*4882a593Smuzhiyun */
1956*4882a593Smuzhiyun baud_diff = baudrate;
1957*4882a593Smuzhiyun osr = 0;
1958*4882a593Smuzhiyun sbr = 0;
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
1961*4882a593Smuzhiyun /* calculate the temporary sbr value */
1962*4882a593Smuzhiyun tmp_sbr = (clk / (baudrate * tmp_osr));
1963*4882a593Smuzhiyun if (tmp_sbr == 0)
1964*4882a593Smuzhiyun tmp_sbr = 1;
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun /*
1967*4882a593Smuzhiyun * calculate the baud rate difference based on the temporary
1968*4882a593Smuzhiyun * osr and sbr values
1969*4882a593Smuzhiyun */
1970*4882a593Smuzhiyun tmp_diff = clk / (tmp_osr * tmp_sbr) - baudrate;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* select best values between sbr and sbr+1 */
1973*4882a593Smuzhiyun tmp = clk / (tmp_osr * (tmp_sbr + 1));
1974*4882a593Smuzhiyun if (tmp_diff > (baudrate - tmp)) {
1975*4882a593Smuzhiyun tmp_diff = baudrate - tmp;
1976*4882a593Smuzhiyun tmp_sbr++;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun if (tmp_sbr > UARTBAUD_SBR_MASK)
1980*4882a593Smuzhiyun continue;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun if (tmp_diff <= baud_diff) {
1983*4882a593Smuzhiyun baud_diff = tmp_diff;
1984*4882a593Smuzhiyun osr = tmp_osr;
1985*4882a593Smuzhiyun sbr = tmp_sbr;
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun if (!baud_diff)
1988*4882a593Smuzhiyun break;
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun /* handle buadrate outside acceptable rate */
1993*4882a593Smuzhiyun if (baud_diff > ((baudrate / 100) * 3))
1994*4882a593Smuzhiyun dev_warn(port->dev,
1995*4882a593Smuzhiyun "unacceptable baud rate difference of more than 3%%\n");
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun tmp = lpuart32_read(port, UARTBAUD);
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun if ((osr > 3) && (osr < 8))
2000*4882a593Smuzhiyun tmp |= UARTBAUD_BOTHEDGE;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun tmp &= ~(UARTBAUD_OSR_MASK << UARTBAUD_OSR_SHIFT);
2003*4882a593Smuzhiyun tmp |= ((osr-1) & UARTBAUD_OSR_MASK) << UARTBAUD_OSR_SHIFT;
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun tmp &= ~UARTBAUD_SBR_MASK;
2006*4882a593Smuzhiyun tmp |= sbr & UARTBAUD_SBR_MASK;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (!use_rx_dma)
2009*4882a593Smuzhiyun tmp &= ~UARTBAUD_RDMAE;
2010*4882a593Smuzhiyun if (!use_tx_dma)
2011*4882a593Smuzhiyun tmp &= ~UARTBAUD_TDMAE;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun lpuart32_write(port, tmp, UARTBAUD);
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
lpuart32_serial_setbrg(struct lpuart_port * sport,unsigned int baudrate)2016*4882a593Smuzhiyun static void lpuart32_serial_setbrg(struct lpuart_port *sport,
2017*4882a593Smuzhiyun unsigned int baudrate)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun __lpuart32_serial_setbrg(&sport->port, baudrate,
2020*4882a593Smuzhiyun sport->lpuart_dma_rx_use,
2021*4882a593Smuzhiyun sport->lpuart_dma_tx_use);
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun static void
lpuart32_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)2026*4882a593Smuzhiyun lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
2027*4882a593Smuzhiyun struct ktermios *old)
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
2030*4882a593Smuzhiyun unsigned long flags;
2031*4882a593Smuzhiyun unsigned long ctrl, old_ctrl, modem;
2032*4882a593Smuzhiyun unsigned int baud;
2033*4882a593Smuzhiyun unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun ctrl = old_ctrl = lpuart32_read(&sport->port, UARTCTRL);
2036*4882a593Smuzhiyun modem = lpuart32_read(&sport->port, UARTMODIR);
2037*4882a593Smuzhiyun /*
2038*4882a593Smuzhiyun * only support CS8 and CS7, and for CS7 must enable PE.
2039*4882a593Smuzhiyun * supported mode:
2040*4882a593Smuzhiyun * - (7,e/o,1)
2041*4882a593Smuzhiyun * - (8,n,1)
2042*4882a593Smuzhiyun * - (8,m/s,1)
2043*4882a593Smuzhiyun * - (8,e/o,1)
2044*4882a593Smuzhiyun */
2045*4882a593Smuzhiyun while ((termios->c_cflag & CSIZE) != CS8 &&
2046*4882a593Smuzhiyun (termios->c_cflag & CSIZE) != CS7) {
2047*4882a593Smuzhiyun termios->c_cflag &= ~CSIZE;
2048*4882a593Smuzhiyun termios->c_cflag |= old_csize;
2049*4882a593Smuzhiyun old_csize = CS8;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS8 ||
2053*4882a593Smuzhiyun (termios->c_cflag & CSIZE) == CS7)
2054*4882a593Smuzhiyun ctrl = old_ctrl & ~UARTCTRL_M;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun if (termios->c_cflag & CMSPAR) {
2057*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) != CS8) {
2058*4882a593Smuzhiyun termios->c_cflag &= ~CSIZE;
2059*4882a593Smuzhiyun termios->c_cflag |= CS8;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun ctrl |= UARTCTRL_M;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun /*
2065*4882a593Smuzhiyun * When auto RS-485 RTS mode is enabled,
2066*4882a593Smuzhiyun * hardware flow control need to be disabled.
2067*4882a593Smuzhiyun */
2068*4882a593Smuzhiyun if (sport->port.rs485.flags & SER_RS485_ENABLED)
2069*4882a593Smuzhiyun termios->c_cflag &= ~CRTSCTS;
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun if (termios->c_cflag & CRTSCTS) {
2072*4882a593Smuzhiyun modem |= (UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
2073*4882a593Smuzhiyun } else {
2074*4882a593Smuzhiyun termios->c_cflag &= ~CRTSCTS;
2075*4882a593Smuzhiyun modem &= ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
2079*4882a593Smuzhiyun termios->c_cflag &= ~CSTOPB;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun /* parity must be enabled when CS7 to match 8-bits format */
2082*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS7)
2083*4882a593Smuzhiyun termios->c_cflag |= PARENB;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun if ((termios->c_cflag & PARENB)) {
2086*4882a593Smuzhiyun if (termios->c_cflag & CMSPAR) {
2087*4882a593Smuzhiyun ctrl &= ~UARTCTRL_PE;
2088*4882a593Smuzhiyun ctrl |= UARTCTRL_M;
2089*4882a593Smuzhiyun } else {
2090*4882a593Smuzhiyun ctrl |= UARTCTRL_PE;
2091*4882a593Smuzhiyun if ((termios->c_cflag & CSIZE) == CS8)
2092*4882a593Smuzhiyun ctrl |= UARTCTRL_M;
2093*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
2094*4882a593Smuzhiyun ctrl |= UARTCTRL_PT;
2095*4882a593Smuzhiyun else
2096*4882a593Smuzhiyun ctrl &= ~UARTCTRL_PT;
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun } else {
2099*4882a593Smuzhiyun ctrl &= ~UARTCTRL_PE;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun /* ask the core to calculate the divisor */
2103*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 4);
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun /*
2106*4882a593Smuzhiyun * Need to update the Ring buffer length according to the selected
2107*4882a593Smuzhiyun * baud rate and restart Rx DMA path.
2108*4882a593Smuzhiyun *
2109*4882a593Smuzhiyun * Since timer function acqures sport->port.lock, need to stop before
2110*4882a593Smuzhiyun * acquring same lock because otherwise del_timer_sync() can deadlock.
2111*4882a593Smuzhiyun */
2112*4882a593Smuzhiyun if (old && sport->lpuart_dma_rx_use) {
2113*4882a593Smuzhiyun del_timer_sync(&sport->lpuart_timer);
2114*4882a593Smuzhiyun lpuart_dma_rx_free(&sport->port);
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun sport->port.read_status_mask = 0;
2120*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
2121*4882a593Smuzhiyun sport->port.read_status_mask |= UARTSTAT_FE | UARTSTAT_PE;
2122*4882a593Smuzhiyun if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
2123*4882a593Smuzhiyun sport->port.read_status_mask |= UARTSTAT_FE;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* characters to ignore */
2126*4882a593Smuzhiyun sport->port.ignore_status_mask = 0;
2127*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
2128*4882a593Smuzhiyun sport->port.ignore_status_mask |= UARTSTAT_PE;
2129*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
2130*4882a593Smuzhiyun sport->port.ignore_status_mask |= UARTSTAT_FE;
2131*4882a593Smuzhiyun /*
2132*4882a593Smuzhiyun * if we're ignoring parity and break indicators,
2133*4882a593Smuzhiyun * ignore overruns too (for real raw support).
2134*4882a593Smuzhiyun */
2135*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
2136*4882a593Smuzhiyun sport->port.ignore_status_mask |= UARTSTAT_OR;
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun /* update the per-port timeout */
2140*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun /* wait transmit engin complete */
2143*4882a593Smuzhiyun lpuart32_write(&sport->port, 0, UARTMODIR);
2144*4882a593Smuzhiyun lpuart32_wait_bit_set(&sport->port, UARTSTAT, UARTSTAT_TC);
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun /* disable transmit and receive */
2147*4882a593Smuzhiyun lpuart32_write(&sport->port, old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
2148*4882a593Smuzhiyun UARTCTRL);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun lpuart32_serial_setbrg(sport, baud);
2151*4882a593Smuzhiyun lpuart32_write(&sport->port, modem, UARTMODIR);
2152*4882a593Smuzhiyun lpuart32_write(&sport->port, ctrl, UARTCTRL);
2153*4882a593Smuzhiyun /* restore control register */
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun if (old && sport->lpuart_dma_rx_use) {
2156*4882a593Smuzhiyun if (!lpuart_start_rx_dma(sport))
2157*4882a593Smuzhiyun rx_dma_timer_init(sport);
2158*4882a593Smuzhiyun else
2159*4882a593Smuzhiyun sport->lpuart_dma_rx_use = false;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun
lpuart_type(struct uart_port * port)2165*4882a593Smuzhiyun static const char *lpuart_type(struct uart_port *port)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun return "FSL_LPUART";
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
lpuart_release_port(struct uart_port * port)2170*4882a593Smuzhiyun static void lpuart_release_port(struct uart_port *port)
2171*4882a593Smuzhiyun {
2172*4882a593Smuzhiyun /* nothing to do */
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
lpuart_request_port(struct uart_port * port)2175*4882a593Smuzhiyun static int lpuart_request_port(struct uart_port *port)
2176*4882a593Smuzhiyun {
2177*4882a593Smuzhiyun return 0;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /* configure/autoconfigure the port */
lpuart_config_port(struct uart_port * port,int flags)2181*4882a593Smuzhiyun static void lpuart_config_port(struct uart_port *port, int flags)
2182*4882a593Smuzhiyun {
2183*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE)
2184*4882a593Smuzhiyun port->type = PORT_LPUART;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
lpuart_verify_port(struct uart_port * port,struct serial_struct * ser)2187*4882a593Smuzhiyun static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun int ret = 0;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
2192*4882a593Smuzhiyun ret = -EINVAL;
2193*4882a593Smuzhiyun if (port->irq != ser->irq)
2194*4882a593Smuzhiyun ret = -EINVAL;
2195*4882a593Smuzhiyun if (ser->io_type != UPIO_MEM)
2196*4882a593Smuzhiyun ret = -EINVAL;
2197*4882a593Smuzhiyun if (port->uartclk / 16 != ser->baud_base)
2198*4882a593Smuzhiyun ret = -EINVAL;
2199*4882a593Smuzhiyun if (port->iobase != ser->port)
2200*4882a593Smuzhiyun ret = -EINVAL;
2201*4882a593Smuzhiyun if (ser->hub6 != 0)
2202*4882a593Smuzhiyun ret = -EINVAL;
2203*4882a593Smuzhiyun return ret;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun static const struct uart_ops lpuart_pops = {
2207*4882a593Smuzhiyun .tx_empty = lpuart_tx_empty,
2208*4882a593Smuzhiyun .set_mctrl = lpuart_set_mctrl,
2209*4882a593Smuzhiyun .get_mctrl = lpuart_get_mctrl,
2210*4882a593Smuzhiyun .stop_tx = lpuart_stop_tx,
2211*4882a593Smuzhiyun .start_tx = lpuart_start_tx,
2212*4882a593Smuzhiyun .stop_rx = lpuart_stop_rx,
2213*4882a593Smuzhiyun .break_ctl = lpuart_break_ctl,
2214*4882a593Smuzhiyun .startup = lpuart_startup,
2215*4882a593Smuzhiyun .shutdown = lpuart_shutdown,
2216*4882a593Smuzhiyun .set_termios = lpuart_set_termios,
2217*4882a593Smuzhiyun .type = lpuart_type,
2218*4882a593Smuzhiyun .request_port = lpuart_request_port,
2219*4882a593Smuzhiyun .release_port = lpuart_release_port,
2220*4882a593Smuzhiyun .config_port = lpuart_config_port,
2221*4882a593Smuzhiyun .verify_port = lpuart_verify_port,
2222*4882a593Smuzhiyun .flush_buffer = lpuart_flush_buffer,
2223*4882a593Smuzhiyun #if defined(CONFIG_CONSOLE_POLL)
2224*4882a593Smuzhiyun .poll_init = lpuart_poll_init,
2225*4882a593Smuzhiyun .poll_get_char = lpuart_poll_get_char,
2226*4882a593Smuzhiyun .poll_put_char = lpuart_poll_put_char,
2227*4882a593Smuzhiyun #endif
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun static const struct uart_ops lpuart32_pops = {
2231*4882a593Smuzhiyun .tx_empty = lpuart32_tx_empty,
2232*4882a593Smuzhiyun .set_mctrl = lpuart32_set_mctrl,
2233*4882a593Smuzhiyun .get_mctrl = lpuart32_get_mctrl,
2234*4882a593Smuzhiyun .stop_tx = lpuart32_stop_tx,
2235*4882a593Smuzhiyun .start_tx = lpuart32_start_tx,
2236*4882a593Smuzhiyun .stop_rx = lpuart32_stop_rx,
2237*4882a593Smuzhiyun .break_ctl = lpuart32_break_ctl,
2238*4882a593Smuzhiyun .startup = lpuart32_startup,
2239*4882a593Smuzhiyun .shutdown = lpuart32_shutdown,
2240*4882a593Smuzhiyun .set_termios = lpuart32_set_termios,
2241*4882a593Smuzhiyun .type = lpuart_type,
2242*4882a593Smuzhiyun .request_port = lpuart_request_port,
2243*4882a593Smuzhiyun .release_port = lpuart_release_port,
2244*4882a593Smuzhiyun .config_port = lpuart_config_port,
2245*4882a593Smuzhiyun .verify_port = lpuart_verify_port,
2246*4882a593Smuzhiyun .flush_buffer = lpuart_flush_buffer,
2247*4882a593Smuzhiyun #if defined(CONFIG_CONSOLE_POLL)
2248*4882a593Smuzhiyun .poll_init = lpuart32_poll_init,
2249*4882a593Smuzhiyun .poll_get_char = lpuart32_poll_get_char,
2250*4882a593Smuzhiyun .poll_put_char = lpuart32_poll_put_char,
2251*4882a593Smuzhiyun #endif
2252*4882a593Smuzhiyun };
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun static struct lpuart_port *lpuart_ports[UART_NR];
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
lpuart_console_putchar(struct uart_port * port,int ch)2257*4882a593Smuzhiyun static void lpuart_console_putchar(struct uart_port *port, int ch)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun lpuart_wait_bit_set(port, UARTSR1, UARTSR1_TDRE);
2260*4882a593Smuzhiyun writeb(ch, port->membase + UARTDR);
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun
lpuart32_console_putchar(struct uart_port * port,int ch)2263*4882a593Smuzhiyun static void lpuart32_console_putchar(struct uart_port *port, int ch)
2264*4882a593Smuzhiyun {
2265*4882a593Smuzhiyun lpuart32_wait_bit_set(port, UARTSTAT, UARTSTAT_TDRE);
2266*4882a593Smuzhiyun lpuart32_write(port, ch, UARTDATA);
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun static void
lpuart_console_write(struct console * co,const char * s,unsigned int count)2270*4882a593Smuzhiyun lpuart_console_write(struct console *co, const char *s, unsigned int count)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun struct lpuart_port *sport = lpuart_ports[co->index];
2273*4882a593Smuzhiyun unsigned char old_cr2, cr2;
2274*4882a593Smuzhiyun unsigned long flags;
2275*4882a593Smuzhiyun int locked = 1;
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun if (sport->port.sysrq || oops_in_progress)
2278*4882a593Smuzhiyun locked = spin_trylock_irqsave(&sport->port.lock, flags);
2279*4882a593Smuzhiyun else
2280*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun /* first save CR2 and then disable interrupts */
2283*4882a593Smuzhiyun cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
2284*4882a593Smuzhiyun cr2 |= UARTCR2_TE | UARTCR2_RE;
2285*4882a593Smuzhiyun cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
2286*4882a593Smuzhiyun writeb(cr2, sport->port.membase + UARTCR2);
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun uart_console_write(&sport->port, s, count, lpuart_console_putchar);
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun /* wait for transmitter finish complete and restore CR2 */
2291*4882a593Smuzhiyun lpuart_wait_bit_set(&sport->port, UARTSR1, UARTSR1_TC);
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun writeb(old_cr2, sport->port.membase + UARTCR2);
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (locked)
2296*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun static void
lpuart32_console_write(struct console * co,const char * s,unsigned int count)2300*4882a593Smuzhiyun lpuart32_console_write(struct console *co, const char *s, unsigned int count)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun struct lpuart_port *sport = lpuart_ports[co->index];
2303*4882a593Smuzhiyun unsigned long old_cr, cr;
2304*4882a593Smuzhiyun unsigned long flags;
2305*4882a593Smuzhiyun int locked = 1;
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun if (sport->port.sysrq || oops_in_progress)
2308*4882a593Smuzhiyun locked = spin_trylock_irqsave(&sport->port.lock, flags);
2309*4882a593Smuzhiyun else
2310*4882a593Smuzhiyun spin_lock_irqsave(&sport->port.lock, flags);
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun /* first save CR2 and then disable interrupts */
2313*4882a593Smuzhiyun cr = old_cr = lpuart32_read(&sport->port, UARTCTRL);
2314*4882a593Smuzhiyun cr |= UARTCTRL_TE | UARTCTRL_RE;
2315*4882a593Smuzhiyun cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
2316*4882a593Smuzhiyun lpuart32_write(&sport->port, cr, UARTCTRL);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun /* wait for transmitter finish complete and restore CR2 */
2321*4882a593Smuzhiyun lpuart32_wait_bit_set(&sport->port, UARTSTAT, UARTSTAT_TC);
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun lpuart32_write(&sport->port, old_cr, UARTCTRL);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun if (locked)
2326*4882a593Smuzhiyun spin_unlock_irqrestore(&sport->port.lock, flags);
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun /*
2330*4882a593Smuzhiyun * if the port was already initialised (eg, by a boot loader),
2331*4882a593Smuzhiyun * try to determine the current setup.
2332*4882a593Smuzhiyun */
2333*4882a593Smuzhiyun static void __init
lpuart_console_get_options(struct lpuart_port * sport,int * baud,int * parity,int * bits)2334*4882a593Smuzhiyun lpuart_console_get_options(struct lpuart_port *sport, int *baud,
2335*4882a593Smuzhiyun int *parity, int *bits)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun unsigned char cr, bdh, bdl, brfa;
2338*4882a593Smuzhiyun unsigned int sbr, uartclk, baud_raw;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun cr = readb(sport->port.membase + UARTCR2);
2341*4882a593Smuzhiyun cr &= UARTCR2_TE | UARTCR2_RE;
2342*4882a593Smuzhiyun if (!cr)
2343*4882a593Smuzhiyun return;
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun /* ok, the port was enabled */
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun cr = readb(sport->port.membase + UARTCR1);
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun *parity = 'n';
2350*4882a593Smuzhiyun if (cr & UARTCR1_PE) {
2351*4882a593Smuzhiyun if (cr & UARTCR1_PT)
2352*4882a593Smuzhiyun *parity = 'o';
2353*4882a593Smuzhiyun else
2354*4882a593Smuzhiyun *parity = 'e';
2355*4882a593Smuzhiyun }
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun if (cr & UARTCR1_M)
2358*4882a593Smuzhiyun *bits = 9;
2359*4882a593Smuzhiyun else
2360*4882a593Smuzhiyun *bits = 8;
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun bdh = readb(sport->port.membase + UARTBDH);
2363*4882a593Smuzhiyun bdh &= UARTBDH_SBR_MASK;
2364*4882a593Smuzhiyun bdl = readb(sport->port.membase + UARTBDL);
2365*4882a593Smuzhiyun sbr = bdh;
2366*4882a593Smuzhiyun sbr <<= 8;
2367*4882a593Smuzhiyun sbr |= bdl;
2368*4882a593Smuzhiyun brfa = readb(sport->port.membase + UARTCR4);
2369*4882a593Smuzhiyun brfa &= UARTCR4_BRFA_MASK;
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun uartclk = lpuart_get_baud_clk_rate(sport);
2372*4882a593Smuzhiyun /*
2373*4882a593Smuzhiyun * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
2374*4882a593Smuzhiyun */
2375*4882a593Smuzhiyun baud_raw = uartclk / (16 * (sbr + brfa / 32));
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun if (*baud != baud_raw)
2378*4882a593Smuzhiyun dev_info(sport->port.dev, "Serial: Console lpuart rounded baud rate"
2379*4882a593Smuzhiyun "from %d to %d\n", baud_raw, *baud);
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun static void __init
lpuart32_console_get_options(struct lpuart_port * sport,int * baud,int * parity,int * bits)2383*4882a593Smuzhiyun lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
2384*4882a593Smuzhiyun int *parity, int *bits)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun unsigned long cr, bd;
2387*4882a593Smuzhiyun unsigned int sbr, uartclk, baud_raw;
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun cr = lpuart32_read(&sport->port, UARTCTRL);
2390*4882a593Smuzhiyun cr &= UARTCTRL_TE | UARTCTRL_RE;
2391*4882a593Smuzhiyun if (!cr)
2392*4882a593Smuzhiyun return;
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun /* ok, the port was enabled */
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun cr = lpuart32_read(&sport->port, UARTCTRL);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun *parity = 'n';
2399*4882a593Smuzhiyun if (cr & UARTCTRL_PE) {
2400*4882a593Smuzhiyun if (cr & UARTCTRL_PT)
2401*4882a593Smuzhiyun *parity = 'o';
2402*4882a593Smuzhiyun else
2403*4882a593Smuzhiyun *parity = 'e';
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun if (cr & UARTCTRL_M)
2407*4882a593Smuzhiyun *bits = 9;
2408*4882a593Smuzhiyun else
2409*4882a593Smuzhiyun *bits = 8;
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun bd = lpuart32_read(&sport->port, UARTBAUD);
2412*4882a593Smuzhiyun bd &= UARTBAUD_SBR_MASK;
2413*4882a593Smuzhiyun if (!bd)
2414*4882a593Smuzhiyun return;
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun sbr = bd;
2417*4882a593Smuzhiyun uartclk = lpuart_get_baud_clk_rate(sport);
2418*4882a593Smuzhiyun /*
2419*4882a593Smuzhiyun * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
2420*4882a593Smuzhiyun */
2421*4882a593Smuzhiyun baud_raw = uartclk / (16 * sbr);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun if (*baud != baud_raw)
2424*4882a593Smuzhiyun dev_info(sport->port.dev, "Serial: Console lpuart rounded baud rate"
2425*4882a593Smuzhiyun "from %d to %d\n", baud_raw, *baud);
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
lpuart_console_setup(struct console * co,char * options)2428*4882a593Smuzhiyun static int __init lpuart_console_setup(struct console *co, char *options)
2429*4882a593Smuzhiyun {
2430*4882a593Smuzhiyun struct lpuart_port *sport;
2431*4882a593Smuzhiyun int baud = 115200;
2432*4882a593Smuzhiyun int bits = 8;
2433*4882a593Smuzhiyun int parity = 'n';
2434*4882a593Smuzhiyun int flow = 'n';
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /*
2437*4882a593Smuzhiyun * check whether an invalid uart number has been specified, and
2438*4882a593Smuzhiyun * if so, search for the first available port that does have
2439*4882a593Smuzhiyun * console support.
2440*4882a593Smuzhiyun */
2441*4882a593Smuzhiyun if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
2442*4882a593Smuzhiyun co->index = 0;
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun sport = lpuart_ports[co->index];
2445*4882a593Smuzhiyun if (sport == NULL)
2446*4882a593Smuzhiyun return -ENODEV;
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun if (options)
2449*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
2450*4882a593Smuzhiyun else
2451*4882a593Smuzhiyun if (lpuart_is_32(sport))
2452*4882a593Smuzhiyun lpuart32_console_get_options(sport, &baud, &parity, &bits);
2453*4882a593Smuzhiyun else
2454*4882a593Smuzhiyun lpuart_console_get_options(sport, &baud, &parity, &bits);
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (lpuart_is_32(sport))
2457*4882a593Smuzhiyun lpuart32_setup_watermark(sport);
2458*4882a593Smuzhiyun else
2459*4882a593Smuzhiyun lpuart_setup_watermark(sport);
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun return uart_set_options(&sport->port, co, baud, parity, bits, flow);
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun static struct uart_driver lpuart_reg;
2465*4882a593Smuzhiyun static struct console lpuart_console = {
2466*4882a593Smuzhiyun .name = DEV_NAME,
2467*4882a593Smuzhiyun .write = lpuart_console_write,
2468*4882a593Smuzhiyun .device = uart_console_device,
2469*4882a593Smuzhiyun .setup = lpuart_console_setup,
2470*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
2471*4882a593Smuzhiyun .index = -1,
2472*4882a593Smuzhiyun .data = &lpuart_reg,
2473*4882a593Smuzhiyun };
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun static struct console lpuart32_console = {
2476*4882a593Smuzhiyun .name = DEV_NAME,
2477*4882a593Smuzhiyun .write = lpuart32_console_write,
2478*4882a593Smuzhiyun .device = uart_console_device,
2479*4882a593Smuzhiyun .setup = lpuart_console_setup,
2480*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
2481*4882a593Smuzhiyun .index = -1,
2482*4882a593Smuzhiyun .data = &lpuart_reg,
2483*4882a593Smuzhiyun };
2484*4882a593Smuzhiyun
lpuart_early_write(struct console * con,const char * s,unsigned n)2485*4882a593Smuzhiyun static void lpuart_early_write(struct console *con, const char *s, unsigned n)
2486*4882a593Smuzhiyun {
2487*4882a593Smuzhiyun struct earlycon_device *dev = con->data;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun uart_console_write(&dev->port, s, n, lpuart_console_putchar);
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun
lpuart32_early_write(struct console * con,const char * s,unsigned n)2492*4882a593Smuzhiyun static void lpuart32_early_write(struct console *con, const char *s, unsigned n)
2493*4882a593Smuzhiyun {
2494*4882a593Smuzhiyun struct earlycon_device *dev = con->data;
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun uart_console_write(&dev->port, s, n, lpuart32_console_putchar);
2497*4882a593Smuzhiyun }
2498*4882a593Smuzhiyun
lpuart_early_console_setup(struct earlycon_device * device,const char * opt)2499*4882a593Smuzhiyun static int __init lpuart_early_console_setup(struct earlycon_device *device,
2500*4882a593Smuzhiyun const char *opt)
2501*4882a593Smuzhiyun {
2502*4882a593Smuzhiyun if (!device->port.membase)
2503*4882a593Smuzhiyun return -ENODEV;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun device->con->write = lpuart_early_write;
2506*4882a593Smuzhiyun return 0;
2507*4882a593Smuzhiyun }
2508*4882a593Smuzhiyun
lpuart32_early_console_setup(struct earlycon_device * device,const char * opt)2509*4882a593Smuzhiyun static int __init lpuart32_early_console_setup(struct earlycon_device *device,
2510*4882a593Smuzhiyun const char *opt)
2511*4882a593Smuzhiyun {
2512*4882a593Smuzhiyun if (!device->port.membase)
2513*4882a593Smuzhiyun return -ENODEV;
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun if (device->port.iotype != UPIO_MEM32)
2516*4882a593Smuzhiyun device->port.iotype = UPIO_MEM32BE;
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun device->con->write = lpuart32_early_write;
2519*4882a593Smuzhiyun return 0;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun
ls1028a_early_console_setup(struct earlycon_device * device,const char * opt)2522*4882a593Smuzhiyun static int __init ls1028a_early_console_setup(struct earlycon_device *device,
2523*4882a593Smuzhiyun const char *opt)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun u32 cr;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun if (!device->port.membase)
2528*4882a593Smuzhiyun return -ENODEV;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun device->port.iotype = UPIO_MEM32;
2531*4882a593Smuzhiyun device->con->write = lpuart32_early_write;
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun /* set the baudrate */
2534*4882a593Smuzhiyun if (device->port.uartclk && device->baud)
2535*4882a593Smuzhiyun __lpuart32_serial_setbrg(&device->port, device->baud,
2536*4882a593Smuzhiyun false, false);
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun /* enable transmitter */
2539*4882a593Smuzhiyun cr = lpuart32_read(&device->port, UARTCTRL);
2540*4882a593Smuzhiyun cr |= UARTCTRL_TE;
2541*4882a593Smuzhiyun lpuart32_write(&device->port, cr, UARTCTRL);
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun return 0;
2544*4882a593Smuzhiyun }
2545*4882a593Smuzhiyun
lpuart32_imx_early_console_setup(struct earlycon_device * device,const char * opt)2546*4882a593Smuzhiyun static int __init lpuart32_imx_early_console_setup(struct earlycon_device *device,
2547*4882a593Smuzhiyun const char *opt)
2548*4882a593Smuzhiyun {
2549*4882a593Smuzhiyun if (!device->port.membase)
2550*4882a593Smuzhiyun return -ENODEV;
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun device->port.iotype = UPIO_MEM32;
2553*4882a593Smuzhiyun device->port.membase += IMX_REG_OFF;
2554*4882a593Smuzhiyun device->con->write = lpuart32_early_write;
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun return 0;
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lpuart, "fsl,vf610-lpuart", lpuart_early_console_setup);
2559*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1021a-lpuart", lpuart32_early_console_setup);
2560*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1028a-lpuart", ls1028a_early_console_setup);
2561*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lpuart32, "fsl,imx7ulp-lpuart", lpuart32_imx_early_console_setup);
2562*4882a593Smuzhiyun OF_EARLYCON_DECLARE(lpuart32, "fsl,imx8qxp-lpuart", lpuart32_imx_early_console_setup);
2563*4882a593Smuzhiyun EARLYCON_DECLARE(lpuart, lpuart_early_console_setup);
2564*4882a593Smuzhiyun EARLYCON_DECLARE(lpuart32, lpuart32_early_console_setup);
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun #define LPUART_CONSOLE (&lpuart_console)
2567*4882a593Smuzhiyun #define LPUART32_CONSOLE (&lpuart32_console)
2568*4882a593Smuzhiyun #else
2569*4882a593Smuzhiyun #define LPUART_CONSOLE NULL
2570*4882a593Smuzhiyun #define LPUART32_CONSOLE NULL
2571*4882a593Smuzhiyun #endif
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun static struct uart_driver lpuart_reg = {
2574*4882a593Smuzhiyun .owner = THIS_MODULE,
2575*4882a593Smuzhiyun .driver_name = DRIVER_NAME,
2576*4882a593Smuzhiyun .dev_name = DEV_NAME,
2577*4882a593Smuzhiyun .nr = ARRAY_SIZE(lpuart_ports),
2578*4882a593Smuzhiyun .cons = LPUART_CONSOLE,
2579*4882a593Smuzhiyun };
2580*4882a593Smuzhiyun
lpuart_probe(struct platform_device * pdev)2581*4882a593Smuzhiyun static int lpuart_probe(struct platform_device *pdev)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun const struct of_device_id *of_id = of_match_device(lpuart_dt_ids,
2584*4882a593Smuzhiyun &pdev->dev);
2585*4882a593Smuzhiyun const struct lpuart_soc_data *sdata = of_id->data;
2586*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
2587*4882a593Smuzhiyun struct lpuart_port *sport;
2588*4882a593Smuzhiyun struct resource *res;
2589*4882a593Smuzhiyun int ret;
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2592*4882a593Smuzhiyun if (!sport)
2593*4882a593Smuzhiyun return -ENOMEM;
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2596*4882a593Smuzhiyun sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
2597*4882a593Smuzhiyun if (IS_ERR(sport->port.membase))
2598*4882a593Smuzhiyun return PTR_ERR(sport->port.membase);
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun sport->port.membase += sdata->reg_off;
2601*4882a593Smuzhiyun sport->port.mapbase = res->start + sdata->reg_off;
2602*4882a593Smuzhiyun sport->port.dev = &pdev->dev;
2603*4882a593Smuzhiyun sport->port.type = PORT_LPUART;
2604*4882a593Smuzhiyun sport->devtype = sdata->devtype;
2605*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
2606*4882a593Smuzhiyun if (ret < 0)
2607*4882a593Smuzhiyun return ret;
2608*4882a593Smuzhiyun sport->port.irq = ret;
2609*4882a593Smuzhiyun sport->port.iotype = sdata->iotype;
2610*4882a593Smuzhiyun if (lpuart_is_32(sport))
2611*4882a593Smuzhiyun sport->port.ops = &lpuart32_pops;
2612*4882a593Smuzhiyun else
2613*4882a593Smuzhiyun sport->port.ops = &lpuart_pops;
2614*4882a593Smuzhiyun sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_FSL_LPUART_CONSOLE);
2615*4882a593Smuzhiyun sport->port.flags = UPF_BOOT_AUTOCONF;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun if (lpuart_is_32(sport))
2618*4882a593Smuzhiyun sport->port.rs485_config = lpuart32_config_rs485;
2619*4882a593Smuzhiyun else
2620*4882a593Smuzhiyun sport->port.rs485_config = lpuart_config_rs485;
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun sport->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
2623*4882a593Smuzhiyun if (IS_ERR(sport->ipg_clk)) {
2624*4882a593Smuzhiyun ret = PTR_ERR(sport->ipg_clk);
2625*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get uart ipg clk: %d\n", ret);
2626*4882a593Smuzhiyun return ret;
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun sport->baud_clk = NULL;
2630*4882a593Smuzhiyun if (is_imx8qxp_lpuart(sport)) {
2631*4882a593Smuzhiyun sport->baud_clk = devm_clk_get(&pdev->dev, "baud");
2632*4882a593Smuzhiyun if (IS_ERR(sport->baud_clk)) {
2633*4882a593Smuzhiyun ret = PTR_ERR(sport->baud_clk);
2634*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get uart baud clk: %d\n", ret);
2635*4882a593Smuzhiyun return ret;
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun ret = of_alias_get_id(np, "serial");
2640*4882a593Smuzhiyun if (ret < 0) {
2641*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2642*4882a593Smuzhiyun return ret;
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun if (ret >= ARRAY_SIZE(lpuart_ports)) {
2645*4882a593Smuzhiyun dev_err(&pdev->dev, "serial%d out of range\n", ret);
2646*4882a593Smuzhiyun return -EINVAL;
2647*4882a593Smuzhiyun }
2648*4882a593Smuzhiyun sport->port.line = ret;
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun ret = lpuart_enable_clks(sport);
2651*4882a593Smuzhiyun if (ret)
2652*4882a593Smuzhiyun return ret;
2653*4882a593Smuzhiyun sport->port.uartclk = lpuart_get_baud_clk_rate(sport);
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun lpuart_ports[sport->port.line] = sport;
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun platform_set_drvdata(pdev, &sport->port);
2658*4882a593Smuzhiyun
2659*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
2660*4882a593Smuzhiyun lpuart_reg.cons = LPUART32_CONSOLE;
2661*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, sport->port.irq, lpuart32_int, 0,
2662*4882a593Smuzhiyun DRIVER_NAME, sport);
2663*4882a593Smuzhiyun } else {
2664*4882a593Smuzhiyun lpuart_reg.cons = LPUART_CONSOLE;
2665*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, sport->port.irq, lpuart_int, 0,
2666*4882a593Smuzhiyun DRIVER_NAME, sport);
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun if (ret)
2670*4882a593Smuzhiyun goto failed_irq_request;
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun ret = uart_get_rs485_mode(&sport->port);
2673*4882a593Smuzhiyun if (ret)
2674*4882a593Smuzhiyun goto failed_get_rs485;
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun if (sport->port.rs485.flags & SER_RS485_RX_DURING_TX)
2677*4882a593Smuzhiyun dev_err(&pdev->dev, "driver doesn't support RX during TX\n");
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun if (sport->port.rs485.delay_rts_before_send ||
2680*4882a593Smuzhiyun sport->port.rs485.delay_rts_after_send)
2681*4882a593Smuzhiyun dev_err(&pdev->dev, "driver doesn't support RTS delays\n");
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun ret = uart_add_one_port(&lpuart_reg, &sport->port);
2684*4882a593Smuzhiyun if (ret)
2685*4882a593Smuzhiyun goto failed_attach_port;
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun return 0;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun failed_get_rs485:
2690*4882a593Smuzhiyun failed_attach_port:
2691*4882a593Smuzhiyun failed_irq_request:
2692*4882a593Smuzhiyun lpuart_disable_clks(sport);
2693*4882a593Smuzhiyun return ret;
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun
lpuart_remove(struct platform_device * pdev)2696*4882a593Smuzhiyun static int lpuart_remove(struct platform_device *pdev)
2697*4882a593Smuzhiyun {
2698*4882a593Smuzhiyun struct lpuart_port *sport = platform_get_drvdata(pdev);
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun uart_remove_one_port(&lpuart_reg, &sport->port);
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun lpuart_disable_clks(sport);
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun if (sport->dma_tx_chan)
2705*4882a593Smuzhiyun dma_release_channel(sport->dma_tx_chan);
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun if (sport->dma_rx_chan)
2708*4882a593Smuzhiyun dma_release_channel(sport->dma_rx_chan);
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun return 0;
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun
lpuart_suspend(struct device * dev)2713*4882a593Smuzhiyun static int __maybe_unused lpuart_suspend(struct device *dev)
2714*4882a593Smuzhiyun {
2715*4882a593Smuzhiyun struct lpuart_port *sport = dev_get_drvdata(dev);
2716*4882a593Smuzhiyun unsigned long temp;
2717*4882a593Smuzhiyun bool irq_wake;
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
2720*4882a593Smuzhiyun /* disable Rx/Tx and interrupts */
2721*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTCTRL);
2722*4882a593Smuzhiyun temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
2723*4882a593Smuzhiyun lpuart32_write(&sport->port, temp, UARTCTRL);
2724*4882a593Smuzhiyun } else {
2725*4882a593Smuzhiyun /* disable Rx/Tx and interrupts */
2726*4882a593Smuzhiyun temp = readb(sport->port.membase + UARTCR2);
2727*4882a593Smuzhiyun temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
2728*4882a593Smuzhiyun writeb(temp, sport->port.membase + UARTCR2);
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun uart_suspend_port(&lpuart_reg, &sport->port);
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun /* uart_suspend_port() might set wakeup flag */
2734*4882a593Smuzhiyun irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun if (sport->lpuart_dma_rx_use) {
2737*4882a593Smuzhiyun /*
2738*4882a593Smuzhiyun * EDMA driver during suspend will forcefully release any
2739*4882a593Smuzhiyun * non-idle DMA channels. If port wakeup is enabled or if port
2740*4882a593Smuzhiyun * is console port or 'no_console_suspend' is set the Rx DMA
2741*4882a593Smuzhiyun * cannot resume as as expected, hence gracefully release the
2742*4882a593Smuzhiyun * Rx DMA path before suspend and start Rx DMA path on resume.
2743*4882a593Smuzhiyun */
2744*4882a593Smuzhiyun if (irq_wake) {
2745*4882a593Smuzhiyun del_timer_sync(&sport->lpuart_timer);
2746*4882a593Smuzhiyun lpuart_dma_rx_free(&sport->port);
2747*4882a593Smuzhiyun }
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun /* Disable Rx DMA to use UART port as wakeup source */
2750*4882a593Smuzhiyun if (lpuart_is_32(sport)) {
2751*4882a593Smuzhiyun temp = lpuart32_read(&sport->port, UARTBAUD);
2752*4882a593Smuzhiyun lpuart32_write(&sport->port, temp & ~UARTBAUD_RDMAE,
2753*4882a593Smuzhiyun UARTBAUD);
2754*4882a593Smuzhiyun } else {
2755*4882a593Smuzhiyun writeb(readb(sport->port.membase + UARTCR5) &
2756*4882a593Smuzhiyun ~UARTCR5_RDMAS, sport->port.membase + UARTCR5);
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun if (sport->lpuart_dma_tx_use) {
2761*4882a593Smuzhiyun sport->dma_tx_in_progress = false;
2762*4882a593Smuzhiyun dmaengine_terminate_all(sport->dma_tx_chan);
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun if (sport->port.suspended && !irq_wake)
2766*4882a593Smuzhiyun lpuart_disable_clks(sport);
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun return 0;
2769*4882a593Smuzhiyun }
2770*4882a593Smuzhiyun
lpuart_resume(struct device * dev)2771*4882a593Smuzhiyun static int __maybe_unused lpuart_resume(struct device *dev)
2772*4882a593Smuzhiyun {
2773*4882a593Smuzhiyun struct lpuart_port *sport = dev_get_drvdata(dev);
2774*4882a593Smuzhiyun bool irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun if (sport->port.suspended && !irq_wake)
2777*4882a593Smuzhiyun lpuart_enable_clks(sport);
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun if (lpuart_is_32(sport))
2780*4882a593Smuzhiyun lpuart32_setup_watermark_enable(sport);
2781*4882a593Smuzhiyun else
2782*4882a593Smuzhiyun lpuart_setup_watermark_enable(sport);
2783*4882a593Smuzhiyun
2784*4882a593Smuzhiyun if (sport->lpuart_dma_rx_use) {
2785*4882a593Smuzhiyun if (irq_wake) {
2786*4882a593Smuzhiyun if (!lpuart_start_rx_dma(sport))
2787*4882a593Smuzhiyun rx_dma_timer_init(sport);
2788*4882a593Smuzhiyun else
2789*4882a593Smuzhiyun sport->lpuart_dma_rx_use = false;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun }
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun lpuart_tx_dma_startup(sport);
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun if (lpuart_is_32(sport))
2796*4882a593Smuzhiyun lpuart32_configure(sport);
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun uart_resume_port(&lpuart_reg, &sport->port);
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun return 0;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun static struct platform_driver lpuart_driver = {
2806*4882a593Smuzhiyun .probe = lpuart_probe,
2807*4882a593Smuzhiyun .remove = lpuart_remove,
2808*4882a593Smuzhiyun .driver = {
2809*4882a593Smuzhiyun .name = "fsl-lpuart",
2810*4882a593Smuzhiyun .of_match_table = lpuart_dt_ids,
2811*4882a593Smuzhiyun .pm = &lpuart_pm_ops,
2812*4882a593Smuzhiyun },
2813*4882a593Smuzhiyun };
2814*4882a593Smuzhiyun
lpuart_serial_init(void)2815*4882a593Smuzhiyun static int __init lpuart_serial_init(void)
2816*4882a593Smuzhiyun {
2817*4882a593Smuzhiyun int ret = uart_register_driver(&lpuart_reg);
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun if (ret)
2820*4882a593Smuzhiyun return ret;
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun ret = platform_driver_register(&lpuart_driver);
2823*4882a593Smuzhiyun if (ret)
2824*4882a593Smuzhiyun uart_unregister_driver(&lpuart_reg);
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun return ret;
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun
lpuart_serial_exit(void)2829*4882a593Smuzhiyun static void __exit lpuart_serial_exit(void)
2830*4882a593Smuzhiyun {
2831*4882a593Smuzhiyun platform_driver_unregister(&lpuart_driver);
2832*4882a593Smuzhiyun uart_unregister_driver(&lpuart_reg);
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun module_init(lpuart_serial_init);
2836*4882a593Smuzhiyun module_exit(lpuart_serial_exit);
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale lpuart serial port driver");
2839*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2840