1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for CLPS711x serial ports
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 1999 ARM Limited
8*4882a593Smuzhiyun * Copyright (C) 2000 Deep Blue Solutions Ltd.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/console.h>
14*4882a593Smuzhiyun #include <linux/serial_core.h>
15*4882a593Smuzhiyun #include <linux/serial.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/tty.h>
19*4882a593Smuzhiyun #include <linux/tty_flip.h>
20*4882a593Smuzhiyun #include <linux/ioport.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
26*4882a593Smuzhiyun #include <linux/mfd/syscon/clps711x.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "serial_mctrl_gpio.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define UART_CLPS711X_DEVNAME "ttyCL"
31*4882a593Smuzhiyun #define UART_CLPS711X_NR 2
32*4882a593Smuzhiyun #define UART_CLPS711X_MAJOR 204
33*4882a593Smuzhiyun #define UART_CLPS711X_MINOR 40
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UARTDR_OFFSET (0x00)
36*4882a593Smuzhiyun #define UBRLCR_OFFSET (0x40)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define UARTDR_FRMERR (1 << 8)
39*4882a593Smuzhiyun #define UARTDR_PARERR (1 << 9)
40*4882a593Smuzhiyun #define UARTDR_OVERR (1 << 10)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define UBRLCR_BAUD_MASK ((1 << 12) - 1)
43*4882a593Smuzhiyun #define UBRLCR_BREAK (1 << 12)
44*4882a593Smuzhiyun #define UBRLCR_PRTEN (1 << 13)
45*4882a593Smuzhiyun #define UBRLCR_EVENPRT (1 << 14)
46*4882a593Smuzhiyun #define UBRLCR_XSTOP (1 << 15)
47*4882a593Smuzhiyun #define UBRLCR_FIFOEN (1 << 16)
48*4882a593Smuzhiyun #define UBRLCR_WRDLEN5 (0 << 17)
49*4882a593Smuzhiyun #define UBRLCR_WRDLEN6 (1 << 17)
50*4882a593Smuzhiyun #define UBRLCR_WRDLEN7 (2 << 17)
51*4882a593Smuzhiyun #define UBRLCR_WRDLEN8 (3 << 17)
52*4882a593Smuzhiyun #define UBRLCR_WRDLEN_MASK (3 << 17)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct clps711x_port {
55*4882a593Smuzhiyun struct uart_port port;
56*4882a593Smuzhiyun unsigned int tx_enabled;
57*4882a593Smuzhiyun int rx_irq;
58*4882a593Smuzhiyun struct regmap *syscon;
59*4882a593Smuzhiyun struct mctrl_gpios *gpios;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct uart_driver clps711x_uart = {
63*4882a593Smuzhiyun .owner = THIS_MODULE,
64*4882a593Smuzhiyun .driver_name = UART_CLPS711X_DEVNAME,
65*4882a593Smuzhiyun .dev_name = UART_CLPS711X_DEVNAME,
66*4882a593Smuzhiyun .major = UART_CLPS711X_MAJOR,
67*4882a593Smuzhiyun .minor = UART_CLPS711X_MINOR,
68*4882a593Smuzhiyun .nr = UART_CLPS711X_NR,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
uart_clps711x_stop_tx(struct uart_port * port)71*4882a593Smuzhiyun static void uart_clps711x_stop_tx(struct uart_port *port)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (s->tx_enabled) {
76*4882a593Smuzhiyun disable_irq(port->irq);
77*4882a593Smuzhiyun s->tx_enabled = 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
uart_clps711x_start_tx(struct uart_port * port)81*4882a593Smuzhiyun static void uart_clps711x_start_tx(struct uart_port *port)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (!s->tx_enabled) {
86*4882a593Smuzhiyun s->tx_enabled = 1;
87*4882a593Smuzhiyun enable_irq(port->irq);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
uart_clps711x_int_rx(int irq,void * dev_id)91*4882a593Smuzhiyun static irqreturn_t uart_clps711x_int_rx(int irq, void *dev_id)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct uart_port *port = dev_id;
94*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
95*4882a593Smuzhiyun unsigned int status, flg;
96*4882a593Smuzhiyun u16 ch;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun for (;;) {
99*4882a593Smuzhiyun u32 sysflg = 0;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
102*4882a593Smuzhiyun if (sysflg & SYSFLG_URXFE)
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun ch = readw(port->membase + UARTDR_OFFSET);
106*4882a593Smuzhiyun status = ch & (UARTDR_FRMERR | UARTDR_PARERR | UARTDR_OVERR);
107*4882a593Smuzhiyun ch &= 0xff;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun port->icount.rx++;
110*4882a593Smuzhiyun flg = TTY_NORMAL;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (unlikely(status)) {
113*4882a593Smuzhiyun if (status & UARTDR_PARERR)
114*4882a593Smuzhiyun port->icount.parity++;
115*4882a593Smuzhiyun else if (status & UARTDR_FRMERR)
116*4882a593Smuzhiyun port->icount.frame++;
117*4882a593Smuzhiyun else if (status & UARTDR_OVERR)
118*4882a593Smuzhiyun port->icount.overrun++;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun status &= port->read_status_mask;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (status & UARTDR_PARERR)
123*4882a593Smuzhiyun flg = TTY_PARITY;
124*4882a593Smuzhiyun else if (status & UARTDR_FRMERR)
125*4882a593Smuzhiyun flg = TTY_FRAME;
126*4882a593Smuzhiyun else if (status & UARTDR_OVERR)
127*4882a593Smuzhiyun flg = TTY_OVERRUN;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (uart_handle_sysrq_char(port, ch))
131*4882a593Smuzhiyun continue;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (status & port->ignore_status_mask)
134*4882a593Smuzhiyun continue;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun uart_insert_char(port, status, UARTDR_OVERR, ch, flg);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun tty_flip_buffer_push(&port->state->port);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return IRQ_HANDLED;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
uart_clps711x_int_tx(int irq,void * dev_id)144*4882a593Smuzhiyun static irqreturn_t uart_clps711x_int_tx(int irq, void *dev_id)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct uart_port *port = dev_id;
147*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
148*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (port->x_char) {
151*4882a593Smuzhiyun writew(port->x_char, port->membase + UARTDR_OFFSET);
152*4882a593Smuzhiyun port->icount.tx++;
153*4882a593Smuzhiyun port->x_char = 0;
154*4882a593Smuzhiyun return IRQ_HANDLED;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
158*4882a593Smuzhiyun if (s->tx_enabled) {
159*4882a593Smuzhiyun disable_irq_nosync(port->irq);
160*4882a593Smuzhiyun s->tx_enabled = 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun return IRQ_HANDLED;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun while (!uart_circ_empty(xmit)) {
166*4882a593Smuzhiyun u32 sysflg = 0;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun writew(xmit->buf[xmit->tail], port->membase + UARTDR_OFFSET);
169*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
170*4882a593Smuzhiyun port->icount.tx++;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
173*4882a593Smuzhiyun if (sysflg & SYSFLG_UTXFF)
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
178*4882a593Smuzhiyun uart_write_wakeup(port);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return IRQ_HANDLED;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
uart_clps711x_tx_empty(struct uart_port * port)183*4882a593Smuzhiyun static unsigned int uart_clps711x_tx_empty(struct uart_port *port)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
186*4882a593Smuzhiyun u32 sysflg = 0;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return (sysflg & SYSFLG_UBUSY) ? 0 : TIOCSER_TEMT;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
uart_clps711x_get_mctrl(struct uart_port * port)193*4882a593Smuzhiyun static unsigned int uart_clps711x_get_mctrl(struct uart_port *port)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun unsigned int result = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
196*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return mctrl_gpio_get(s->gpios, &result);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
uart_clps711x_set_mctrl(struct uart_port * port,unsigned int mctrl)201*4882a593Smuzhiyun static void uart_clps711x_set_mctrl(struct uart_port *port, unsigned int mctrl)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun mctrl_gpio_set(s->gpios, mctrl);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
uart_clps711x_break_ctl(struct uart_port * port,int break_state)208*4882a593Smuzhiyun static void uart_clps711x_break_ctl(struct uart_port *port, int break_state)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun unsigned int ubrlcr;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ubrlcr = readl(port->membase + UBRLCR_OFFSET);
213*4882a593Smuzhiyun if (break_state)
214*4882a593Smuzhiyun ubrlcr |= UBRLCR_BREAK;
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun ubrlcr &= ~UBRLCR_BREAK;
217*4882a593Smuzhiyun writel(ubrlcr, port->membase + UBRLCR_OFFSET);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
uart_clps711x_set_ldisc(struct uart_port * port,struct ktermios * termios)220*4882a593Smuzhiyun static void uart_clps711x_set_ldisc(struct uart_port *port,
221*4882a593Smuzhiyun struct ktermios *termios)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun if (!port->line) {
224*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON1_SIREN,
227*4882a593Smuzhiyun (termios->c_line == N_IRDA) ? SYSCON1_SIREN : 0);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
uart_clps711x_startup(struct uart_port * port)231*4882a593Smuzhiyun static int uart_clps711x_startup(struct uart_port *port)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Disable break */
236*4882a593Smuzhiyun writel(readl(port->membase + UBRLCR_OFFSET) & ~UBRLCR_BREAK,
237*4882a593Smuzhiyun port->membase + UBRLCR_OFFSET);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Enable the port */
240*4882a593Smuzhiyun return regmap_update_bits(s->syscon, SYSCON_OFFSET,
241*4882a593Smuzhiyun SYSCON_UARTEN, SYSCON_UARTEN);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
uart_clps711x_shutdown(struct uart_port * port)244*4882a593Smuzhiyun static void uart_clps711x_shutdown(struct uart_port *port)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Disable the port */
249*4882a593Smuzhiyun regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
uart_clps711x_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)252*4882a593Smuzhiyun static void uart_clps711x_set_termios(struct uart_port *port,
253*4882a593Smuzhiyun struct ktermios *termios,
254*4882a593Smuzhiyun struct ktermios *old)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun u32 ubrlcr;
257*4882a593Smuzhiyun unsigned int baud, quot;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Mask termios capabilities we don't support */
260*4882a593Smuzhiyun termios->c_cflag &= ~CMSPAR;
261*4882a593Smuzhiyun termios->c_iflag &= ~(BRKINT | IGNBRK);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Ask the core to calculate the divisor for us */
264*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, port->uartclk / 4096,
265*4882a593Smuzhiyun port->uartclk / 16);
266*4882a593Smuzhiyun quot = uart_get_divisor(port, baud);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
269*4882a593Smuzhiyun case CS5:
270*4882a593Smuzhiyun ubrlcr = UBRLCR_WRDLEN5;
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case CS6:
273*4882a593Smuzhiyun ubrlcr = UBRLCR_WRDLEN6;
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun case CS7:
276*4882a593Smuzhiyun ubrlcr = UBRLCR_WRDLEN7;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun case CS8:
279*4882a593Smuzhiyun default:
280*4882a593Smuzhiyun ubrlcr = UBRLCR_WRDLEN8;
281*4882a593Smuzhiyun break;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
285*4882a593Smuzhiyun ubrlcr |= UBRLCR_XSTOP;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
288*4882a593Smuzhiyun ubrlcr |= UBRLCR_PRTEN;
289*4882a593Smuzhiyun if (!(termios->c_cflag & PARODD))
290*4882a593Smuzhiyun ubrlcr |= UBRLCR_EVENPRT;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Enable FIFO */
294*4882a593Smuzhiyun ubrlcr |= UBRLCR_FIFOEN;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Set read status mask */
297*4882a593Smuzhiyun port->read_status_mask = UARTDR_OVERR;
298*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
299*4882a593Smuzhiyun port->read_status_mask |= UARTDR_PARERR | UARTDR_FRMERR;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Set status ignore mask */
302*4882a593Smuzhiyun port->ignore_status_mask = 0;
303*4882a593Smuzhiyun if (!(termios->c_cflag & CREAD))
304*4882a593Smuzhiyun port->ignore_status_mask |= UARTDR_OVERR | UARTDR_PARERR |
305*4882a593Smuzhiyun UARTDR_FRMERR;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun writel(ubrlcr | (quot - 1), port->membase + UBRLCR_OFFSET);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
uart_clps711x_type(struct uart_port * port)312*4882a593Smuzhiyun static const char *uart_clps711x_type(struct uart_port *port)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun return (port->type == PORT_CLPS711X) ? "CLPS711X" : NULL;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
uart_clps711x_config_port(struct uart_port * port,int flags)317*4882a593Smuzhiyun static void uart_clps711x_config_port(struct uart_port *port, int flags)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE)
320*4882a593Smuzhiyun port->type = PORT_CLPS711X;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
uart_clps711x_nop_void(struct uart_port * port)323*4882a593Smuzhiyun static void uart_clps711x_nop_void(struct uart_port *port)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
uart_clps711x_nop_int(struct uart_port * port)327*4882a593Smuzhiyun static int uart_clps711x_nop_int(struct uart_port *port)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const struct uart_ops uart_clps711x_ops = {
333*4882a593Smuzhiyun .tx_empty = uart_clps711x_tx_empty,
334*4882a593Smuzhiyun .set_mctrl = uart_clps711x_set_mctrl,
335*4882a593Smuzhiyun .get_mctrl = uart_clps711x_get_mctrl,
336*4882a593Smuzhiyun .stop_tx = uart_clps711x_stop_tx,
337*4882a593Smuzhiyun .start_tx = uart_clps711x_start_tx,
338*4882a593Smuzhiyun .stop_rx = uart_clps711x_nop_void,
339*4882a593Smuzhiyun .break_ctl = uart_clps711x_break_ctl,
340*4882a593Smuzhiyun .set_ldisc = uart_clps711x_set_ldisc,
341*4882a593Smuzhiyun .startup = uart_clps711x_startup,
342*4882a593Smuzhiyun .shutdown = uart_clps711x_shutdown,
343*4882a593Smuzhiyun .set_termios = uart_clps711x_set_termios,
344*4882a593Smuzhiyun .type = uart_clps711x_type,
345*4882a593Smuzhiyun .config_port = uart_clps711x_config_port,
346*4882a593Smuzhiyun .release_port = uart_clps711x_nop_void,
347*4882a593Smuzhiyun .request_port = uart_clps711x_nop_int,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
uart_clps711x_console_putchar(struct uart_port * port,int ch)351*4882a593Smuzhiyun static void uart_clps711x_console_putchar(struct uart_port *port, int ch)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
354*4882a593Smuzhiyun u32 sysflg = 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Wait for FIFO is not full */
357*4882a593Smuzhiyun do {
358*4882a593Smuzhiyun regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
359*4882a593Smuzhiyun } while (sysflg & SYSFLG_UTXFF);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun writew(ch, port->membase + UARTDR_OFFSET);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
uart_clps711x_console_write(struct console * co,const char * c,unsigned n)364*4882a593Smuzhiyun static void uart_clps711x_console_write(struct console *co, const char *c,
365*4882a593Smuzhiyun unsigned n)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct uart_port *port = clps711x_uart.state[co->index].uart_port;
368*4882a593Smuzhiyun struct clps711x_port *s = dev_get_drvdata(port->dev);
369*4882a593Smuzhiyun u32 sysflg = 0;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun uart_console_write(port, c, n, uart_clps711x_console_putchar);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Wait for transmitter to become empty */
374*4882a593Smuzhiyun do {
375*4882a593Smuzhiyun regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
376*4882a593Smuzhiyun } while (sysflg & SYSFLG_UBUSY);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
uart_clps711x_console_setup(struct console * co,char * options)379*4882a593Smuzhiyun static int uart_clps711x_console_setup(struct console *co, char *options)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun int baud = 38400, bits = 8, parity = 'n', flow = 'n';
382*4882a593Smuzhiyun int ret, index = co->index;
383*4882a593Smuzhiyun struct clps711x_port *s;
384*4882a593Smuzhiyun struct uart_port *port;
385*4882a593Smuzhiyun unsigned int quot;
386*4882a593Smuzhiyun u32 ubrlcr;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (index < 0 || index >= UART_CLPS711X_NR)
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun port = clps711x_uart.state[index].uart_port;
392*4882a593Smuzhiyun if (!port)
393*4882a593Smuzhiyun return -ENODEV;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun s = dev_get_drvdata(port->dev);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (!options) {
398*4882a593Smuzhiyun u32 syscon = 0;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun regmap_read(s->syscon, SYSCON_OFFSET, &syscon);
401*4882a593Smuzhiyun if (syscon & SYSCON_UARTEN) {
402*4882a593Smuzhiyun ubrlcr = readl(port->membase + UBRLCR_OFFSET);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (ubrlcr & UBRLCR_PRTEN) {
405*4882a593Smuzhiyun if (ubrlcr & UBRLCR_EVENPRT)
406*4882a593Smuzhiyun parity = 'e';
407*4882a593Smuzhiyun else
408*4882a593Smuzhiyun parity = 'o';
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if ((ubrlcr & UBRLCR_WRDLEN_MASK) == UBRLCR_WRDLEN7)
412*4882a593Smuzhiyun bits = 7;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun quot = ubrlcr & UBRLCR_BAUD_MASK;
415*4882a593Smuzhiyun baud = port->uartclk / (16 * (quot + 1));
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun } else
418*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun ret = uart_set_options(port, co, baud, parity, bits, flow);
421*4882a593Smuzhiyun if (ret)
422*4882a593Smuzhiyun return ret;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return regmap_update_bits(s->syscon, SYSCON_OFFSET,
425*4882a593Smuzhiyun SYSCON_UARTEN, SYSCON_UARTEN);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static struct console clps711x_console = {
429*4882a593Smuzhiyun .name = UART_CLPS711X_DEVNAME,
430*4882a593Smuzhiyun .device = uart_console_device,
431*4882a593Smuzhiyun .write = uart_clps711x_console_write,
432*4882a593Smuzhiyun .setup = uart_clps711x_console_setup,
433*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
434*4882a593Smuzhiyun .index = -1,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun
uart_clps711x_probe(struct platform_device * pdev)438*4882a593Smuzhiyun static int uart_clps711x_probe(struct platform_device *pdev)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
441*4882a593Smuzhiyun struct clps711x_port *s;
442*4882a593Smuzhiyun struct resource *res;
443*4882a593Smuzhiyun struct clk *uart_clk;
444*4882a593Smuzhiyun int irq, ret;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
447*4882a593Smuzhiyun if (!s)
448*4882a593Smuzhiyun return -ENOMEM;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun uart_clk = devm_clk_get(&pdev->dev, NULL);
451*4882a593Smuzhiyun if (IS_ERR(uart_clk))
452*4882a593Smuzhiyun return PTR_ERR(uart_clk);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
455*4882a593Smuzhiyun s->port.membase = devm_ioremap_resource(&pdev->dev, res);
456*4882a593Smuzhiyun if (IS_ERR(s->port.membase))
457*4882a593Smuzhiyun return PTR_ERR(s->port.membase);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
460*4882a593Smuzhiyun if (irq < 0)
461*4882a593Smuzhiyun return irq;
462*4882a593Smuzhiyun s->port.irq = irq;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun s->rx_irq = platform_get_irq(pdev, 1);
465*4882a593Smuzhiyun if (s->rx_irq < 0)
466*4882a593Smuzhiyun return s->rx_irq;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun s->syscon = syscon_regmap_lookup_by_phandle(np, "syscon");
469*4882a593Smuzhiyun if (IS_ERR(s->syscon))
470*4882a593Smuzhiyun return PTR_ERR(s->syscon);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun s->port.line = of_alias_get_id(np, "serial");
473*4882a593Smuzhiyun s->port.dev = &pdev->dev;
474*4882a593Smuzhiyun s->port.iotype = UPIO_MEM32;
475*4882a593Smuzhiyun s->port.mapbase = res->start;
476*4882a593Smuzhiyun s->port.type = PORT_CLPS711X;
477*4882a593Smuzhiyun s->port.fifosize = 16;
478*4882a593Smuzhiyun s->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_CLPS711X_CONSOLE);
479*4882a593Smuzhiyun s->port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
480*4882a593Smuzhiyun s->port.uartclk = clk_get_rate(uart_clk);
481*4882a593Smuzhiyun s->port.ops = &uart_clps711x_ops;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun platform_set_drvdata(pdev, s);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun s->gpios = mctrl_gpio_init_noauto(&pdev->dev, 0);
486*4882a593Smuzhiyun if (IS_ERR(s->gpios))
487*4882a593Smuzhiyun return PTR_ERR(s->gpios);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ret = uart_add_one_port(&clps711x_uart, &s->port);
490*4882a593Smuzhiyun if (ret)
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Disable port */
494*4882a593Smuzhiyun if (!uart_console(&s->port))
495*4882a593Smuzhiyun regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun s->tx_enabled = 1;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, s->port.irq, uart_clps711x_int_tx, 0,
500*4882a593Smuzhiyun dev_name(&pdev->dev), &s->port);
501*4882a593Smuzhiyun if (ret) {
502*4882a593Smuzhiyun uart_remove_one_port(&clps711x_uart, &s->port);
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, s->rx_irq, uart_clps711x_int_rx, 0,
507*4882a593Smuzhiyun dev_name(&pdev->dev), &s->port);
508*4882a593Smuzhiyun if (ret)
509*4882a593Smuzhiyun uart_remove_one_port(&clps711x_uart, &s->port);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return ret;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
uart_clps711x_remove(struct platform_device * pdev)514*4882a593Smuzhiyun static int uart_clps711x_remove(struct platform_device *pdev)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct clps711x_port *s = platform_get_drvdata(pdev);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return uart_remove_one_port(&clps711x_uart, &s->port);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const struct of_device_id __maybe_unused clps711x_uart_dt_ids[] = {
522*4882a593Smuzhiyun { .compatible = "cirrus,ep7209-uart", },
523*4882a593Smuzhiyun { }
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clps711x_uart_dt_ids);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static struct platform_driver clps711x_uart_platform = {
528*4882a593Smuzhiyun .driver = {
529*4882a593Smuzhiyun .name = "clps711x-uart",
530*4882a593Smuzhiyun .of_match_table = of_match_ptr(clps711x_uart_dt_ids),
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun .probe = uart_clps711x_probe,
533*4882a593Smuzhiyun .remove = uart_clps711x_remove,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
uart_clps711x_init(void)536*4882a593Smuzhiyun static int __init uart_clps711x_init(void)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun int ret;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
541*4882a593Smuzhiyun clps711x_uart.cons = &clps711x_console;
542*4882a593Smuzhiyun clps711x_console.data = &clps711x_uart;
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ret = uart_register_driver(&clps711x_uart);
546*4882a593Smuzhiyun if (ret)
547*4882a593Smuzhiyun return ret;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun return platform_driver_register(&clps711x_uart_platform);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun module_init(uart_clps711x_init);
552*4882a593Smuzhiyun
uart_clps711x_exit(void)553*4882a593Smuzhiyun static void __exit uart_clps711x_exit(void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun platform_driver_unregister(&clps711x_uart_platform);
556*4882a593Smuzhiyun uart_unregister_driver(&clps711x_uart);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun module_exit(uart_clps711x_exit);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun MODULE_AUTHOR("Deep Blue Solutions Ltd");
561*4882a593Smuzhiyun MODULE_DESCRIPTION("CLPS711X serial driver");
562*4882a593Smuzhiyun MODULE_LICENSE("GPL");
563