1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Atmel AT91 Serial ports
4*4882a593Smuzhiyun * Copyright (C) 2003 Rick Bronson
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
7*4882a593Smuzhiyun * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * DMA support added by Chip Coldwell.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/tty.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/serial.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/console.h>
18*4882a593Smuzhiyun #include <linux/sysrq.h>
19*4882a593Smuzhiyun #include <linux/tty_flip.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/atmel_pdc.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun #include <linux/platform_data/atmel.h>
28*4882a593Smuzhiyun #include <linux/timer.h>
29*4882a593Smuzhiyun #include <linux/err.h>
30*4882a593Smuzhiyun #include <linux/irq.h>
31*4882a593Smuzhiyun #include <linux/suspend.h>
32*4882a593Smuzhiyun #include <linux/mm.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <asm/div64.h>
35*4882a593Smuzhiyun #include <asm/io.h>
36*4882a593Smuzhiyun #include <asm/ioctls.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define PDC_BUFFER_SIZE 512
39*4882a593Smuzhiyun /* Revisit: We should calculate this based on the actual port settings */
40*4882a593Smuzhiyun #define PDC_RX_TIMEOUT (3 * 10) /* 3 bytes */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* The minium number of data FIFOs should be able to contain */
43*4882a593Smuzhiyun #define ATMEL_MIN_FIFO_SIZE 8
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * These two offsets are substracted from the RX FIFO size to define the RTS
46*4882a593Smuzhiyun * high and low thresholds
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun #define ATMEL_RTS_HIGH_OFFSET 16
49*4882a593Smuzhiyun #define ATMEL_RTS_LOW_OFFSET 20
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include <linux/serial_core.h>
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #include "serial_mctrl_gpio.h"
54*4882a593Smuzhiyun #include "atmel_serial.h"
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static void atmel_start_rx(struct uart_port *port);
57*4882a593Smuzhiyun static void atmel_stop_rx(struct uart_port *port);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ATMEL_TTYAT
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Use device name ttyAT, major 204 and minor 154-169. This is necessary if we
62*4882a593Smuzhiyun * should coexist with the 8250 driver, such as if we have an external 16C550
63*4882a593Smuzhiyun * UART. */
64*4882a593Smuzhiyun #define SERIAL_ATMEL_MAJOR 204
65*4882a593Smuzhiyun #define MINOR_START 154
66*4882a593Smuzhiyun #define ATMEL_DEVICENAME "ttyAT"
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Use device name ttyS, major 4, minor 64-68. This is the usual serial port
71*4882a593Smuzhiyun * name, but it is legally reserved for the 8250 driver. */
72*4882a593Smuzhiyun #define SERIAL_ATMEL_MAJOR TTY_MAJOR
73*4882a593Smuzhiyun #define MINOR_START 64
74*4882a593Smuzhiyun #define ATMEL_DEVICENAME "ttyS"
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define ATMEL_ISR_PASS_LIMIT 256
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct atmel_dma_buffer {
81*4882a593Smuzhiyun unsigned char *buf;
82*4882a593Smuzhiyun dma_addr_t dma_addr;
83*4882a593Smuzhiyun unsigned int dma_size;
84*4882a593Smuzhiyun unsigned int ofs;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct atmel_uart_char {
88*4882a593Smuzhiyun u16 status;
89*4882a593Smuzhiyun u16 ch;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Be careful, the real size of the ring buffer is
94*4882a593Smuzhiyun * sizeof(atmel_uart_char) * ATMEL_SERIAL_RINGSIZE. It means that ring buffer
95*4882a593Smuzhiyun * can contain up to 1024 characters in PIO mode and up to 4096 characters in
96*4882a593Smuzhiyun * DMA mode.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun #define ATMEL_SERIAL_RINGSIZE 1024
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * at91: 6 USARTs and one DBGU port (SAM9260)
102*4882a593Smuzhiyun * samx7: 3 USARTs and 5 UARTs
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #define ATMEL_MAX_UART 8
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * We wrap our port structure around the generic uart_port.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun struct atmel_uart_port {
110*4882a593Smuzhiyun struct uart_port uart; /* uart */
111*4882a593Smuzhiyun struct clk *clk; /* uart clock */
112*4882a593Smuzhiyun int may_wakeup; /* cached value of device_may_wakeup for times we need to disable it */
113*4882a593Smuzhiyun u32 backup_imr; /* IMR saved during suspend */
114*4882a593Smuzhiyun int break_active; /* break being received */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun bool use_dma_rx; /* enable DMA receiver */
117*4882a593Smuzhiyun bool use_pdc_rx; /* enable PDC receiver */
118*4882a593Smuzhiyun short pdc_rx_idx; /* current PDC RX buffer */
119*4882a593Smuzhiyun struct atmel_dma_buffer pdc_rx[2]; /* PDC receier */
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun bool use_dma_tx; /* enable DMA transmitter */
122*4882a593Smuzhiyun bool use_pdc_tx; /* enable PDC transmitter */
123*4882a593Smuzhiyun struct atmel_dma_buffer pdc_tx; /* PDC transmitter */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun spinlock_t lock_tx; /* port lock */
126*4882a593Smuzhiyun spinlock_t lock_rx; /* port lock */
127*4882a593Smuzhiyun struct dma_chan *chan_tx;
128*4882a593Smuzhiyun struct dma_chan *chan_rx;
129*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_tx;
130*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_rx;
131*4882a593Smuzhiyun dma_cookie_t cookie_tx;
132*4882a593Smuzhiyun dma_cookie_t cookie_rx;
133*4882a593Smuzhiyun struct scatterlist sg_tx;
134*4882a593Smuzhiyun struct scatterlist sg_rx;
135*4882a593Smuzhiyun struct tasklet_struct tasklet_rx;
136*4882a593Smuzhiyun struct tasklet_struct tasklet_tx;
137*4882a593Smuzhiyun atomic_t tasklet_shutdown;
138*4882a593Smuzhiyun unsigned int irq_status_prev;
139*4882a593Smuzhiyun unsigned int tx_len;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct circ_buf rx_ring;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct mctrl_gpios *gpios;
144*4882a593Smuzhiyun u32 backup_mode; /* MR saved during iso7816 operations */
145*4882a593Smuzhiyun u32 backup_brgr; /* BRGR saved during iso7816 operations */
146*4882a593Smuzhiyun unsigned int tx_done_mask;
147*4882a593Smuzhiyun u32 fifo_size;
148*4882a593Smuzhiyun u32 rts_high;
149*4882a593Smuzhiyun u32 rts_low;
150*4882a593Smuzhiyun bool ms_irq_enabled;
151*4882a593Smuzhiyun u32 rtor; /* address of receiver timeout register if it exists */
152*4882a593Smuzhiyun bool has_frac_baudrate;
153*4882a593Smuzhiyun bool has_hw_timer;
154*4882a593Smuzhiyun struct timer_list uart_timer;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun bool tx_stopped;
157*4882a593Smuzhiyun bool suspended;
158*4882a593Smuzhiyun unsigned int pending;
159*4882a593Smuzhiyun unsigned int pending_status;
160*4882a593Smuzhiyun spinlock_t lock_suspended;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun bool hd_start_rx; /* can start RX during half-duplex operation */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* ISO7816 */
165*4882a593Smuzhiyun unsigned int fidi_min;
166*4882a593Smuzhiyun unsigned int fidi_max;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #ifdef CONFIG_PM
169*4882a593Smuzhiyun struct {
170*4882a593Smuzhiyun u32 cr;
171*4882a593Smuzhiyun u32 mr;
172*4882a593Smuzhiyun u32 imr;
173*4882a593Smuzhiyun u32 brgr;
174*4882a593Smuzhiyun u32 rtor;
175*4882a593Smuzhiyun u32 ttgr;
176*4882a593Smuzhiyun u32 fmr;
177*4882a593Smuzhiyun u32 fimr;
178*4882a593Smuzhiyun } cache;
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun int (*prepare_rx)(struct uart_port *port);
182*4882a593Smuzhiyun int (*prepare_tx)(struct uart_port *port);
183*4882a593Smuzhiyun void (*schedule_rx)(struct uart_port *port);
184*4882a593Smuzhiyun void (*schedule_tx)(struct uart_port *port);
185*4882a593Smuzhiyun void (*release_rx)(struct uart_port *port);
186*4882a593Smuzhiyun void (*release_tx)(struct uart_port *port);
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
190*4882a593Smuzhiyun static DECLARE_BITMAP(atmel_ports_in_use, ATMEL_MAX_UART);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #if defined(CONFIG_OF)
193*4882a593Smuzhiyun static const struct of_device_id atmel_serial_dt_ids[] = {
194*4882a593Smuzhiyun { .compatible = "atmel,at91rm9200-usart-serial" },
195*4882a593Smuzhiyun { /* sentinel */ }
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static inline struct atmel_uart_port *
to_atmel_uart_port(struct uart_port * uart)200*4882a593Smuzhiyun to_atmel_uart_port(struct uart_port *uart)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun return container_of(uart, struct atmel_uart_port, uart);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
atmel_uart_readl(struct uart_port * port,u32 reg)205*4882a593Smuzhiyun static inline u32 atmel_uart_readl(struct uart_port *port, u32 reg)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun return __raw_readl(port->membase + reg);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
atmel_uart_writel(struct uart_port * port,u32 reg,u32 value)210*4882a593Smuzhiyun static inline void atmel_uart_writel(struct uart_port *port, u32 reg, u32 value)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun __raw_writel(value, port->membase + reg);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
atmel_uart_read_char(struct uart_port * port)215*4882a593Smuzhiyun static inline u8 atmel_uart_read_char(struct uart_port *port)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun return __raw_readb(port->membase + ATMEL_US_RHR);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
atmel_uart_write_char(struct uart_port * port,u8 value)220*4882a593Smuzhiyun static inline void atmel_uart_write_char(struct uart_port *port, u8 value)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun __raw_writeb(value, port->membase + ATMEL_US_THR);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
atmel_uart_is_half_duplex(struct uart_port * port)225*4882a593Smuzhiyun static inline int atmel_uart_is_half_duplex(struct uart_port *port)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun return ((port->rs485.flags & SER_RS485_ENABLED) &&
228*4882a593Smuzhiyun !(port->rs485.flags & SER_RS485_RX_DURING_TX)) ||
229*4882a593Smuzhiyun (port->iso7816.flags & SER_ISO7816_ENABLED);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ATMEL_PDC
atmel_use_pdc_rx(struct uart_port * port)233*4882a593Smuzhiyun static bool atmel_use_pdc_rx(struct uart_port *port)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return atmel_port->use_pdc_rx;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
atmel_use_pdc_tx(struct uart_port * port)240*4882a593Smuzhiyun static bool atmel_use_pdc_tx(struct uart_port *port)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return atmel_port->use_pdc_tx;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #else
atmel_use_pdc_rx(struct uart_port * port)247*4882a593Smuzhiyun static bool atmel_use_pdc_rx(struct uart_port *port)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun return false;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
atmel_use_pdc_tx(struct uart_port * port)252*4882a593Smuzhiyun static bool atmel_use_pdc_tx(struct uart_port *port)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun return false;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun
atmel_use_dma_tx(struct uart_port * port)258*4882a593Smuzhiyun static bool atmel_use_dma_tx(struct uart_port *port)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return atmel_port->use_dma_tx;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
atmel_use_dma_rx(struct uart_port * port)265*4882a593Smuzhiyun static bool atmel_use_dma_rx(struct uart_port *port)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return atmel_port->use_dma_rx;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
atmel_use_fifo(struct uart_port * port)272*4882a593Smuzhiyun static bool atmel_use_fifo(struct uart_port *port)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return atmel_port->fifo_size;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
atmel_tasklet_schedule(struct atmel_uart_port * atmel_port,struct tasklet_struct * t)279*4882a593Smuzhiyun static void atmel_tasklet_schedule(struct atmel_uart_port *atmel_port,
280*4882a593Smuzhiyun struct tasklet_struct *t)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (!atomic_read(&atmel_port->tasklet_shutdown))
283*4882a593Smuzhiyun tasklet_schedule(t);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Enable or disable the rs485 support */
atmel_config_rs485(struct uart_port * port,struct serial_rs485 * rs485conf)287*4882a593Smuzhiyun static int atmel_config_rs485(struct uart_port *port,
288*4882a593Smuzhiyun struct serial_rs485 *rs485conf)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
291*4882a593Smuzhiyun unsigned int mode;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Disable interrupts */
294*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun mode = atmel_uart_readl(port, ATMEL_US_MR);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED) {
299*4882a593Smuzhiyun dev_dbg(port->dev, "Setting UART to RS485\n");
300*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_RX_DURING_TX)
301*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXRDY;
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR,
306*4882a593Smuzhiyun rs485conf->delay_rts_after_send);
307*4882a593Smuzhiyun mode &= ~ATMEL_US_USMODE;
308*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_RS485;
309*4882a593Smuzhiyun } else {
310*4882a593Smuzhiyun dev_dbg(port->dev, "Setting UART to RS232\n");
311*4882a593Smuzhiyun if (atmel_use_pdc_tx(port))
312*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_ENDTX |
313*4882a593Smuzhiyun ATMEL_US_TXBUFE;
314*4882a593Smuzhiyun else
315*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXRDY;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_MR, mode);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Enable interrupts */
320*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
atmel_calc_cd(struct uart_port * port,struct serial_iso7816 * iso7816conf)325*4882a593Smuzhiyun static unsigned int atmel_calc_cd(struct uart_port *port,
326*4882a593Smuzhiyun struct serial_iso7816 *iso7816conf)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
329*4882a593Smuzhiyun unsigned int cd;
330*4882a593Smuzhiyun u64 mck_rate;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun mck_rate = (u64)clk_get_rate(atmel_port->clk);
333*4882a593Smuzhiyun do_div(mck_rate, iso7816conf->clk);
334*4882a593Smuzhiyun cd = mck_rate;
335*4882a593Smuzhiyun return cd;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
atmel_calc_fidi(struct uart_port * port,struct serial_iso7816 * iso7816conf)338*4882a593Smuzhiyun static unsigned int atmel_calc_fidi(struct uart_port *port,
339*4882a593Smuzhiyun struct serial_iso7816 *iso7816conf)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun u64 fidi = 0;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (iso7816conf->sc_fi && iso7816conf->sc_di) {
344*4882a593Smuzhiyun fidi = (u64)iso7816conf->sc_fi;
345*4882a593Smuzhiyun do_div(fidi, iso7816conf->sc_di);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun return (u32)fidi;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Enable or disable the iso7816 support */
351*4882a593Smuzhiyun /* Called with interrupts disabled */
atmel_config_iso7816(struct uart_port * port,struct serial_iso7816 * iso7816conf)352*4882a593Smuzhiyun static int atmel_config_iso7816(struct uart_port *port,
353*4882a593Smuzhiyun struct serial_iso7816 *iso7816conf)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
356*4882a593Smuzhiyun unsigned int mode;
357*4882a593Smuzhiyun unsigned int cd, fidi;
358*4882a593Smuzhiyun int ret = 0;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Disable interrupts */
361*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun mode = atmel_uart_readl(port, ATMEL_US_MR);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (iso7816conf->flags & SER_ISO7816_ENABLED) {
366*4882a593Smuzhiyun mode &= ~ATMEL_US_USMODE;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (iso7816conf->tg > 255) {
369*4882a593Smuzhiyun dev_err(port->dev, "ISO7816: Timeguard exceeding 255\n");
370*4882a593Smuzhiyun memset(iso7816conf, 0, sizeof(struct serial_iso7816));
371*4882a593Smuzhiyun ret = -EINVAL;
372*4882a593Smuzhiyun goto err_out;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if ((iso7816conf->flags & SER_ISO7816_T_PARAM)
376*4882a593Smuzhiyun == SER_ISO7816_T(0)) {
377*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_ISO7816_T0 | ATMEL_US_DSNACK;
378*4882a593Smuzhiyun } else if ((iso7816conf->flags & SER_ISO7816_T_PARAM)
379*4882a593Smuzhiyun == SER_ISO7816_T(1)) {
380*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_ISO7816_T1 | ATMEL_US_INACK;
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun dev_err(port->dev, "ISO7816: Type not supported\n");
383*4882a593Smuzhiyun memset(iso7816conf, 0, sizeof(struct serial_iso7816));
384*4882a593Smuzhiyun ret = -EINVAL;
385*4882a593Smuzhiyun goto err_out;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun mode &= ~(ATMEL_US_USCLKS | ATMEL_US_NBSTOP | ATMEL_US_PAR);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* select mck clock, and output */
391*4882a593Smuzhiyun mode |= ATMEL_US_USCLKS_MCK | ATMEL_US_CLKO;
392*4882a593Smuzhiyun /* set parity for normal/inverse mode + max iterations */
393*4882a593Smuzhiyun mode |= ATMEL_US_PAR_EVEN | ATMEL_US_NBSTOP_1 | ATMEL_US_MAX_ITER(3);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun cd = atmel_calc_cd(port, iso7816conf);
396*4882a593Smuzhiyun fidi = atmel_calc_fidi(port, iso7816conf);
397*4882a593Smuzhiyun if (fidi == 0) {
398*4882a593Smuzhiyun dev_warn(port->dev, "ISO7816 fidi = 0, Generator generates no signal\n");
399*4882a593Smuzhiyun } else if (fidi < atmel_port->fidi_min
400*4882a593Smuzhiyun || fidi > atmel_port->fidi_max) {
401*4882a593Smuzhiyun dev_err(port->dev, "ISO7816 fidi = %u, value not supported\n", fidi);
402*4882a593Smuzhiyun memset(iso7816conf, 0, sizeof(struct serial_iso7816));
403*4882a593Smuzhiyun ret = -EINVAL;
404*4882a593Smuzhiyun goto err_out;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (!(port->iso7816.flags & SER_ISO7816_ENABLED)) {
408*4882a593Smuzhiyun /* port not yet in iso7816 mode: store configuration */
409*4882a593Smuzhiyun atmel_port->backup_mode = atmel_uart_readl(port, ATMEL_US_MR);
410*4882a593Smuzhiyun atmel_port->backup_brgr = atmel_uart_readl(port, ATMEL_US_BRGR);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR, iso7816conf->tg);
414*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_BRGR, cd);
415*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_FIDI, fidi);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS | ATMEL_US_RXEN);
418*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXEMPTY | ATMEL_US_NACK | ATMEL_US_ITERATION;
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun dev_dbg(port->dev, "Setting UART back to RS232\n");
421*4882a593Smuzhiyun /* back to last RS232 settings */
422*4882a593Smuzhiyun mode = atmel_port->backup_mode;
423*4882a593Smuzhiyun memset(iso7816conf, 0, sizeof(struct serial_iso7816));
424*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR, 0);
425*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_BRGR, atmel_port->backup_brgr);
426*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_FIDI, 0x174);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (atmel_use_pdc_tx(port))
429*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_ENDTX |
430*4882a593Smuzhiyun ATMEL_US_TXBUFE;
431*4882a593Smuzhiyun else
432*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXRDY;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun port->iso7816 = *iso7816conf;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_MR, mode);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun err_out:
440*4882a593Smuzhiyun /* Enable interrupts */
441*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
448*4882a593Smuzhiyun */
atmel_tx_empty(struct uart_port * port)449*4882a593Smuzhiyun static u_int atmel_tx_empty(struct uart_port *port)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (atmel_port->tx_stopped)
454*4882a593Smuzhiyun return TIOCSER_TEMT;
455*4882a593Smuzhiyun return (atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXEMPTY) ?
456*4882a593Smuzhiyun TIOCSER_TEMT :
457*4882a593Smuzhiyun 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * Set state of the modem control output lines
462*4882a593Smuzhiyun */
atmel_set_mctrl(struct uart_port * port,u_int mctrl)463*4882a593Smuzhiyun static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun unsigned int control = 0;
466*4882a593Smuzhiyun unsigned int mode = atmel_uart_readl(port, ATMEL_US_MR);
467*4882a593Smuzhiyun unsigned int rts_paused, rts_ready;
468*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* override mode to RS485 if needed, otherwise keep the current mode */
471*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_ENABLED) {
472*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR,
473*4882a593Smuzhiyun port->rs485.delay_rts_after_send);
474*4882a593Smuzhiyun mode &= ~ATMEL_US_USMODE;
475*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_RS485;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* set the RTS line state according to the mode */
479*4882a593Smuzhiyun if ((mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_HWHS) {
480*4882a593Smuzhiyun /* force RTS line to high level */
481*4882a593Smuzhiyun rts_paused = ATMEL_US_RTSEN;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* give the control of the RTS line back to the hardware */
484*4882a593Smuzhiyun rts_ready = ATMEL_US_RTSDIS;
485*4882a593Smuzhiyun } else {
486*4882a593Smuzhiyun /* force RTS line to high level */
487*4882a593Smuzhiyun rts_paused = ATMEL_US_RTSDIS;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* force RTS line to low level */
490*4882a593Smuzhiyun rts_ready = ATMEL_US_RTSEN;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (mctrl & TIOCM_RTS)
494*4882a593Smuzhiyun control |= rts_ready;
495*4882a593Smuzhiyun else
496*4882a593Smuzhiyun control |= rts_paused;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (mctrl & TIOCM_DTR)
499*4882a593Smuzhiyun control |= ATMEL_US_DTREN;
500*4882a593Smuzhiyun else
501*4882a593Smuzhiyun control |= ATMEL_US_DTRDIS;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, control);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun mctrl_gpio_set(atmel_port->gpios, mctrl);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Local loopback mode? */
508*4882a593Smuzhiyun mode &= ~ATMEL_US_CHMODE;
509*4882a593Smuzhiyun if (mctrl & TIOCM_LOOP)
510*4882a593Smuzhiyun mode |= ATMEL_US_CHMODE_LOC_LOOP;
511*4882a593Smuzhiyun else
512*4882a593Smuzhiyun mode |= ATMEL_US_CHMODE_NORMAL;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_MR, mode);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /*
518*4882a593Smuzhiyun * Get state of the modem control input lines
519*4882a593Smuzhiyun */
atmel_get_mctrl(struct uart_port * port)520*4882a593Smuzhiyun static u_int atmel_get_mctrl(struct uart_port *port)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
523*4882a593Smuzhiyun unsigned int ret = 0, status;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun status = atmel_uart_readl(port, ATMEL_US_CSR);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * The control signals are active low.
529*4882a593Smuzhiyun */
530*4882a593Smuzhiyun if (!(status & ATMEL_US_DCD))
531*4882a593Smuzhiyun ret |= TIOCM_CD;
532*4882a593Smuzhiyun if (!(status & ATMEL_US_CTS))
533*4882a593Smuzhiyun ret |= TIOCM_CTS;
534*4882a593Smuzhiyun if (!(status & ATMEL_US_DSR))
535*4882a593Smuzhiyun ret |= TIOCM_DSR;
536*4882a593Smuzhiyun if (!(status & ATMEL_US_RI))
537*4882a593Smuzhiyun ret |= TIOCM_RI;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return mctrl_gpio_get(atmel_port->gpios, &ret);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /*
543*4882a593Smuzhiyun * Stop transmitting.
544*4882a593Smuzhiyun */
atmel_stop_tx(struct uart_port * port)545*4882a593Smuzhiyun static void atmel_stop_tx(struct uart_port *port)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (atmel_use_pdc_tx(port)) {
550*4882a593Smuzhiyun /* disable PDC transmit */
551*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun * Disable the transmitter.
556*4882a593Smuzhiyun * This is mandatory when DMA is used, otherwise the DMA buffer
557*4882a593Smuzhiyun * is fully transmitted.
558*4882a593Smuzhiyun */
559*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS);
560*4882a593Smuzhiyun atmel_port->tx_stopped = true;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Disable interrupts */
563*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (atmel_uart_is_half_duplex(port))
566*4882a593Smuzhiyun if (!atomic_read(&atmel_port->tasklet_shutdown))
567*4882a593Smuzhiyun atmel_start_rx(port);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * Start transmitting.
573*4882a593Smuzhiyun */
atmel_start_tx(struct uart_port * port)574*4882a593Smuzhiyun static void atmel_start_tx(struct uart_port *port)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (atmel_use_pdc_tx(port) && (atmel_uart_readl(port, ATMEL_PDC_PTSR)
579*4882a593Smuzhiyun & ATMEL_PDC_TXTEN))
580*4882a593Smuzhiyun /* The transmitter is already running. Yes, we
581*4882a593Smuzhiyun really need this.*/
582*4882a593Smuzhiyun return;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (atmel_use_pdc_tx(port) || atmel_use_dma_tx(port))
585*4882a593Smuzhiyun if (atmel_uart_is_half_duplex(port))
586*4882a593Smuzhiyun atmel_stop_rx(port);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (atmel_use_pdc_tx(port))
589*4882a593Smuzhiyun /* re-enable PDC transmit */
590*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Enable interrupts */
593*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* re-enable the transmitter */
596*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN);
597*4882a593Smuzhiyun atmel_port->tx_stopped = false;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun * start receiving - port is in process of being opened.
602*4882a593Smuzhiyun */
atmel_start_rx(struct uart_port * port)603*4882a593Smuzhiyun static void atmel_start_rx(struct uart_port *port)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun /* reset status and receiver */
606*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RXEN);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (atmel_use_pdc_rx(port)) {
611*4882a593Smuzhiyun /* enable PDC controller */
612*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
613*4882a593Smuzhiyun ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
614*4882a593Smuzhiyun port->read_status_mask);
615*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
616*4882a593Smuzhiyun } else {
617*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_RXRDY);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * Stop receiving - port is in process of being closed.
623*4882a593Smuzhiyun */
atmel_stop_rx(struct uart_port * port)624*4882a593Smuzhiyun static void atmel_stop_rx(struct uart_port *port)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RXDIS);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if (atmel_use_pdc_rx(port)) {
629*4882a593Smuzhiyun /* disable PDC receive */
630*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS);
631*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR,
632*4882a593Smuzhiyun ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
633*4882a593Smuzhiyun port->read_status_mask);
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, ATMEL_US_RXRDY);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun * Enable modem status interrupts
641*4882a593Smuzhiyun */
atmel_enable_ms(struct uart_port * port)642*4882a593Smuzhiyun static void atmel_enable_ms(struct uart_port *port)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
645*4882a593Smuzhiyun uint32_t ier = 0;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /*
648*4882a593Smuzhiyun * Interrupt should not be enabled twice
649*4882a593Smuzhiyun */
650*4882a593Smuzhiyun if (atmel_port->ms_irq_enabled)
651*4882a593Smuzhiyun return;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun atmel_port->ms_irq_enabled = true;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS))
656*4882a593Smuzhiyun ier |= ATMEL_US_CTSIC;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DSR))
659*4882a593Smuzhiyun ier |= ATMEL_US_DSRIC;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_RI))
662*4882a593Smuzhiyun ier |= ATMEL_US_RIIC;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DCD))
665*4882a593Smuzhiyun ier |= ATMEL_US_DCDIC;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, ier);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun mctrl_gpio_enable_ms(atmel_port->gpios);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun * Disable modem status interrupts
674*4882a593Smuzhiyun */
atmel_disable_ms(struct uart_port * port)675*4882a593Smuzhiyun static void atmel_disable_ms(struct uart_port *port)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
678*4882a593Smuzhiyun uint32_t idr = 0;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * Interrupt should not be disabled twice
682*4882a593Smuzhiyun */
683*4882a593Smuzhiyun if (!atmel_port->ms_irq_enabled)
684*4882a593Smuzhiyun return;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun atmel_port->ms_irq_enabled = false;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun mctrl_gpio_disable_ms(atmel_port->gpios);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS))
691*4882a593Smuzhiyun idr |= ATMEL_US_CTSIC;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DSR))
694*4882a593Smuzhiyun idr |= ATMEL_US_DSRIC;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_RI))
697*4882a593Smuzhiyun idr |= ATMEL_US_RIIC;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DCD))
700*4882a593Smuzhiyun idr |= ATMEL_US_DCDIC;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, idr);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun * Control the transmission of a break signal
707*4882a593Smuzhiyun */
atmel_break_ctl(struct uart_port * port,int break_state)708*4882a593Smuzhiyun static void atmel_break_ctl(struct uart_port *port, int break_state)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun if (break_state != 0)
711*4882a593Smuzhiyun /* start break */
712*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTBRK);
713*4882a593Smuzhiyun else
714*4882a593Smuzhiyun /* stop break */
715*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STPBRK);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun * Stores the incoming character in the ring buffer
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun static void
atmel_buffer_rx_char(struct uart_port * port,unsigned int status,unsigned int ch)722*4882a593Smuzhiyun atmel_buffer_rx_char(struct uart_port *port, unsigned int status,
723*4882a593Smuzhiyun unsigned int ch)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
726*4882a593Smuzhiyun struct circ_buf *ring = &atmel_port->rx_ring;
727*4882a593Smuzhiyun struct atmel_uart_char *c;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (!CIRC_SPACE(ring->head, ring->tail, ATMEL_SERIAL_RINGSIZE))
730*4882a593Smuzhiyun /* Buffer overflow, ignore char */
731*4882a593Smuzhiyun return;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun c = &((struct atmel_uart_char *)ring->buf)[ring->head];
734*4882a593Smuzhiyun c->status = status;
735*4882a593Smuzhiyun c->ch = ch;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Make sure the character is stored before we update head. */
738*4882a593Smuzhiyun smp_wmb();
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun ring->head = (ring->head + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /*
744*4882a593Smuzhiyun * Deal with parity, framing and overrun errors.
745*4882a593Smuzhiyun */
atmel_pdc_rxerr(struct uart_port * port,unsigned int status)746*4882a593Smuzhiyun static void atmel_pdc_rxerr(struct uart_port *port, unsigned int status)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun /* clear error */
749*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (status & ATMEL_US_RXBRK) {
752*4882a593Smuzhiyun /* ignore side-effect */
753*4882a593Smuzhiyun status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
754*4882a593Smuzhiyun port->icount.brk++;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun if (status & ATMEL_US_PARE)
757*4882a593Smuzhiyun port->icount.parity++;
758*4882a593Smuzhiyun if (status & ATMEL_US_FRAME)
759*4882a593Smuzhiyun port->icount.frame++;
760*4882a593Smuzhiyun if (status & ATMEL_US_OVRE)
761*4882a593Smuzhiyun port->icount.overrun++;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /*
765*4882a593Smuzhiyun * Characters received (called from interrupt handler)
766*4882a593Smuzhiyun */
atmel_rx_chars(struct uart_port * port)767*4882a593Smuzhiyun static void atmel_rx_chars(struct uart_port *port)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
770*4882a593Smuzhiyun unsigned int status, ch;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun status = atmel_uart_readl(port, ATMEL_US_CSR);
773*4882a593Smuzhiyun while (status & ATMEL_US_RXRDY) {
774*4882a593Smuzhiyun ch = atmel_uart_read_char(port);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun * note that the error handling code is
778*4882a593Smuzhiyun * out of the main execution path
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
781*4882a593Smuzhiyun | ATMEL_US_OVRE | ATMEL_US_RXBRK)
782*4882a593Smuzhiyun || atmel_port->break_active)) {
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* clear error */
785*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (status & ATMEL_US_RXBRK
788*4882a593Smuzhiyun && !atmel_port->break_active) {
789*4882a593Smuzhiyun atmel_port->break_active = 1;
790*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
791*4882a593Smuzhiyun ATMEL_US_RXBRK);
792*4882a593Smuzhiyun } else {
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun * This is either the end-of-break
795*4882a593Smuzhiyun * condition or we've received at
796*4882a593Smuzhiyun * least one character without RXBRK
797*4882a593Smuzhiyun * being set. In both cases, the next
798*4882a593Smuzhiyun * RXBRK will indicate start-of-break.
799*4882a593Smuzhiyun */
800*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR,
801*4882a593Smuzhiyun ATMEL_US_RXBRK);
802*4882a593Smuzhiyun status &= ~ATMEL_US_RXBRK;
803*4882a593Smuzhiyun atmel_port->break_active = 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun atmel_buffer_rx_char(port, status, ch);
808*4882a593Smuzhiyun status = atmel_uart_readl(port, ATMEL_US_CSR);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun * Transmit characters (called from tasklet with TXRDY interrupt
816*4882a593Smuzhiyun * disabled)
817*4882a593Smuzhiyun */
atmel_tx_chars(struct uart_port * port)818*4882a593Smuzhiyun static void atmel_tx_chars(struct uart_port *port)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
821*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (port->x_char &&
824*4882a593Smuzhiyun (atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY)) {
825*4882a593Smuzhiyun atmel_uart_write_char(port, port->x_char);
826*4882a593Smuzhiyun port->icount.tx++;
827*4882a593Smuzhiyun port->x_char = 0;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun if (uart_circ_empty(xmit) || uart_tx_stopped(port))
830*4882a593Smuzhiyun return;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun while (atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY) {
833*4882a593Smuzhiyun atmel_uart_write_char(port, xmit->buf[xmit->tail]);
834*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
835*4882a593Smuzhiyun port->icount.tx++;
836*4882a593Smuzhiyun if (uart_circ_empty(xmit))
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
841*4882a593Smuzhiyun uart_write_wakeup(port);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun if (!uart_circ_empty(xmit)) {
844*4882a593Smuzhiyun /* we still have characters to transmit, so we should continue
845*4882a593Smuzhiyun * transmitting them when TX is ready, regardless of
846*4882a593Smuzhiyun * mode or duplexity
847*4882a593Smuzhiyun */
848*4882a593Smuzhiyun atmel_port->tx_done_mask |= ATMEL_US_TXRDY;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* Enable interrupts */
851*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
852*4882a593Smuzhiyun atmel_port->tx_done_mask);
853*4882a593Smuzhiyun } else {
854*4882a593Smuzhiyun if (atmel_uart_is_half_duplex(port))
855*4882a593Smuzhiyun atmel_port->tx_done_mask &= ~ATMEL_US_TXRDY;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
atmel_complete_tx_dma(void * arg)859*4882a593Smuzhiyun static void atmel_complete_tx_dma(void *arg)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = arg;
862*4882a593Smuzhiyun struct uart_port *port = &atmel_port->uart;
863*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
864*4882a593Smuzhiyun struct dma_chan *chan = atmel_port->chan_tx;
865*4882a593Smuzhiyun unsigned long flags;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (chan)
870*4882a593Smuzhiyun dmaengine_terminate_all(chan);
871*4882a593Smuzhiyun xmit->tail += atmel_port->tx_len;
872*4882a593Smuzhiyun xmit->tail &= UART_XMIT_SIZE - 1;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun port->icount.tx += atmel_port->tx_len;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun spin_lock_irq(&atmel_port->lock_tx);
877*4882a593Smuzhiyun async_tx_ack(atmel_port->desc_tx);
878*4882a593Smuzhiyun atmel_port->cookie_tx = -EINVAL;
879*4882a593Smuzhiyun atmel_port->desc_tx = NULL;
880*4882a593Smuzhiyun spin_unlock_irq(&atmel_port->lock_tx);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
883*4882a593Smuzhiyun uart_write_wakeup(port);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /*
886*4882a593Smuzhiyun * xmit is a circular buffer so, if we have just send data from
887*4882a593Smuzhiyun * xmit->tail to the end of xmit->buf, now we have to transmit the
888*4882a593Smuzhiyun * remaining data from the beginning of xmit->buf to xmit->head.
889*4882a593Smuzhiyun */
890*4882a593Smuzhiyun if (!uart_circ_empty(xmit))
891*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_tx);
892*4882a593Smuzhiyun else if (atmel_uart_is_half_duplex(port)) {
893*4882a593Smuzhiyun /*
894*4882a593Smuzhiyun * DMA done, re-enable TXEMPTY and signal that we can stop
895*4882a593Smuzhiyun * TX and start RX for RS485
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun atmel_port->hd_start_rx = true;
898*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
899*4882a593Smuzhiyun atmel_port->tx_done_mask);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
atmel_release_tx_dma(struct uart_port * port)905*4882a593Smuzhiyun static void atmel_release_tx_dma(struct uart_port *port)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
908*4882a593Smuzhiyun struct dma_chan *chan = atmel_port->chan_tx;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (chan) {
911*4882a593Smuzhiyun dmaengine_terminate_all(chan);
912*4882a593Smuzhiyun dma_release_channel(chan);
913*4882a593Smuzhiyun dma_unmap_sg(port->dev, &atmel_port->sg_tx, 1,
914*4882a593Smuzhiyun DMA_TO_DEVICE);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun atmel_port->desc_tx = NULL;
918*4882a593Smuzhiyun atmel_port->chan_tx = NULL;
919*4882a593Smuzhiyun atmel_port->cookie_tx = -EINVAL;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * Called from tasklet with TXRDY interrupt is disabled.
924*4882a593Smuzhiyun */
atmel_tx_dma(struct uart_port * port)925*4882a593Smuzhiyun static void atmel_tx_dma(struct uart_port *port)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
928*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
929*4882a593Smuzhiyun struct dma_chan *chan = atmel_port->chan_tx;
930*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
931*4882a593Smuzhiyun struct scatterlist sgl[2], *sg, *sg_tx = &atmel_port->sg_tx;
932*4882a593Smuzhiyun unsigned int tx_len, part1_len, part2_len, sg_len;
933*4882a593Smuzhiyun dma_addr_t phys_addr;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* Make sure we have an idle channel */
936*4882a593Smuzhiyun if (atmel_port->desc_tx != NULL)
937*4882a593Smuzhiyun return;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
940*4882a593Smuzhiyun /*
941*4882a593Smuzhiyun * DMA is idle now.
942*4882a593Smuzhiyun * Port xmit buffer is already mapped,
943*4882a593Smuzhiyun * and it is one page... Just adjust
944*4882a593Smuzhiyun * offsets and lengths. Since it is a circular buffer,
945*4882a593Smuzhiyun * we have to transmit till the end, and then the rest.
946*4882a593Smuzhiyun * Take the port lock to get a
947*4882a593Smuzhiyun * consistent xmit buffer state.
948*4882a593Smuzhiyun */
949*4882a593Smuzhiyun tx_len = CIRC_CNT_TO_END(xmit->head,
950*4882a593Smuzhiyun xmit->tail,
951*4882a593Smuzhiyun UART_XMIT_SIZE);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (atmel_port->fifo_size) {
954*4882a593Smuzhiyun /* multi data mode */
955*4882a593Smuzhiyun part1_len = (tx_len & ~0x3); /* DWORD access */
956*4882a593Smuzhiyun part2_len = (tx_len & 0x3); /* BYTE access */
957*4882a593Smuzhiyun } else {
958*4882a593Smuzhiyun /* single data (legacy) mode */
959*4882a593Smuzhiyun part1_len = 0;
960*4882a593Smuzhiyun part2_len = tx_len; /* BYTE access only */
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun sg_init_table(sgl, 2);
964*4882a593Smuzhiyun sg_len = 0;
965*4882a593Smuzhiyun phys_addr = sg_dma_address(sg_tx) + xmit->tail;
966*4882a593Smuzhiyun if (part1_len) {
967*4882a593Smuzhiyun sg = &sgl[sg_len++];
968*4882a593Smuzhiyun sg_dma_address(sg) = phys_addr;
969*4882a593Smuzhiyun sg_dma_len(sg) = part1_len;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun phys_addr += part1_len;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (part2_len) {
975*4882a593Smuzhiyun sg = &sgl[sg_len++];
976*4882a593Smuzhiyun sg_dma_address(sg) = phys_addr;
977*4882a593Smuzhiyun sg_dma_len(sg) = part2_len;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /*
981*4882a593Smuzhiyun * save tx_len so atmel_complete_tx_dma() will increase
982*4882a593Smuzhiyun * xmit->tail correctly
983*4882a593Smuzhiyun */
984*4882a593Smuzhiyun atmel_port->tx_len = tx_len;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(chan,
987*4882a593Smuzhiyun sgl,
988*4882a593Smuzhiyun sg_len,
989*4882a593Smuzhiyun DMA_MEM_TO_DEV,
990*4882a593Smuzhiyun DMA_PREP_INTERRUPT |
991*4882a593Smuzhiyun DMA_CTRL_ACK);
992*4882a593Smuzhiyun if (!desc) {
993*4882a593Smuzhiyun dev_err(port->dev, "Failed to send via dma!\n");
994*4882a593Smuzhiyun return;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun dma_sync_sg_for_device(port->dev, sg_tx, 1, DMA_TO_DEVICE);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun atmel_port->desc_tx = desc;
1000*4882a593Smuzhiyun desc->callback = atmel_complete_tx_dma;
1001*4882a593Smuzhiyun desc->callback_param = atmel_port;
1002*4882a593Smuzhiyun atmel_port->cookie_tx = dmaengine_submit(desc);
1003*4882a593Smuzhiyun if (dma_submit_error(atmel_port->cookie_tx)) {
1004*4882a593Smuzhiyun dev_err(port->dev, "dma_submit_error %d\n",
1005*4882a593Smuzhiyun atmel_port->cookie_tx);
1006*4882a593Smuzhiyun return;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun dma_async_issue_pending(chan);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1013*4882a593Smuzhiyun uart_write_wakeup(port);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
atmel_prepare_tx_dma(struct uart_port * port)1016*4882a593Smuzhiyun static int atmel_prepare_tx_dma(struct uart_port *port)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1019*4882a593Smuzhiyun struct device *mfd_dev = port->dev->parent;
1020*4882a593Smuzhiyun dma_cap_mask_t mask;
1021*4882a593Smuzhiyun struct dma_slave_config config;
1022*4882a593Smuzhiyun int ret, nent;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun dma_cap_zero(mask);
1025*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mask);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun atmel_port->chan_tx = dma_request_slave_channel(mfd_dev, "tx");
1028*4882a593Smuzhiyun if (atmel_port->chan_tx == NULL)
1029*4882a593Smuzhiyun goto chan_err;
1030*4882a593Smuzhiyun dev_info(port->dev, "using %s for tx DMA transfers\n",
1031*4882a593Smuzhiyun dma_chan_name(atmel_port->chan_tx));
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun spin_lock_init(&atmel_port->lock_tx);
1034*4882a593Smuzhiyun sg_init_table(&atmel_port->sg_tx, 1);
1035*4882a593Smuzhiyun /* UART circular tx buffer is an aligned page. */
1036*4882a593Smuzhiyun BUG_ON(!PAGE_ALIGNED(port->state->xmit.buf));
1037*4882a593Smuzhiyun sg_set_page(&atmel_port->sg_tx,
1038*4882a593Smuzhiyun virt_to_page(port->state->xmit.buf),
1039*4882a593Smuzhiyun UART_XMIT_SIZE,
1040*4882a593Smuzhiyun offset_in_page(port->state->xmit.buf));
1041*4882a593Smuzhiyun nent = dma_map_sg(port->dev,
1042*4882a593Smuzhiyun &atmel_port->sg_tx,
1043*4882a593Smuzhiyun 1,
1044*4882a593Smuzhiyun DMA_TO_DEVICE);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (!nent) {
1047*4882a593Smuzhiyun dev_dbg(port->dev, "need to release resource of dma\n");
1048*4882a593Smuzhiyun goto chan_err;
1049*4882a593Smuzhiyun } else {
1050*4882a593Smuzhiyun dev_dbg(port->dev, "%s: mapped %d@%p to %pad\n", __func__,
1051*4882a593Smuzhiyun sg_dma_len(&atmel_port->sg_tx),
1052*4882a593Smuzhiyun port->state->xmit.buf,
1053*4882a593Smuzhiyun &sg_dma_address(&atmel_port->sg_tx));
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Configure the slave DMA */
1057*4882a593Smuzhiyun memset(&config, 0, sizeof(config));
1058*4882a593Smuzhiyun config.direction = DMA_MEM_TO_DEV;
1059*4882a593Smuzhiyun config.dst_addr_width = (atmel_port->fifo_size) ?
1060*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_4_BYTES :
1061*4882a593Smuzhiyun DMA_SLAVE_BUSWIDTH_1_BYTE;
1062*4882a593Smuzhiyun config.dst_addr = port->mapbase + ATMEL_US_THR;
1063*4882a593Smuzhiyun config.dst_maxburst = 1;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun ret = dmaengine_slave_config(atmel_port->chan_tx,
1066*4882a593Smuzhiyun &config);
1067*4882a593Smuzhiyun if (ret) {
1068*4882a593Smuzhiyun dev_err(port->dev, "DMA tx slave configuration failed\n");
1069*4882a593Smuzhiyun goto chan_err;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun return 0;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun chan_err:
1075*4882a593Smuzhiyun dev_err(port->dev, "TX channel not available, switch to pio\n");
1076*4882a593Smuzhiyun atmel_port->use_dma_tx = false;
1077*4882a593Smuzhiyun if (atmel_port->chan_tx)
1078*4882a593Smuzhiyun atmel_release_tx_dma(port);
1079*4882a593Smuzhiyun return -EINVAL;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
atmel_complete_rx_dma(void * arg)1082*4882a593Smuzhiyun static void atmel_complete_rx_dma(void *arg)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun struct uart_port *port = arg;
1085*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
atmel_release_rx_dma(struct uart_port * port)1090*4882a593Smuzhiyun static void atmel_release_rx_dma(struct uart_port *port)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1093*4882a593Smuzhiyun struct dma_chan *chan = atmel_port->chan_rx;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (chan) {
1096*4882a593Smuzhiyun dmaengine_terminate_all(chan);
1097*4882a593Smuzhiyun dma_release_channel(chan);
1098*4882a593Smuzhiyun dma_unmap_sg(port->dev, &atmel_port->sg_rx, 1,
1099*4882a593Smuzhiyun DMA_FROM_DEVICE);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun atmel_port->desc_rx = NULL;
1103*4882a593Smuzhiyun atmel_port->chan_rx = NULL;
1104*4882a593Smuzhiyun atmel_port->cookie_rx = -EINVAL;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
atmel_rx_from_dma(struct uart_port * port)1107*4882a593Smuzhiyun static void atmel_rx_from_dma(struct uart_port *port)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1110*4882a593Smuzhiyun struct tty_port *tport = &port->state->port;
1111*4882a593Smuzhiyun struct circ_buf *ring = &atmel_port->rx_ring;
1112*4882a593Smuzhiyun struct dma_chan *chan = atmel_port->chan_rx;
1113*4882a593Smuzhiyun struct dma_tx_state state;
1114*4882a593Smuzhiyun enum dma_status dmastat;
1115*4882a593Smuzhiyun size_t count;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Reset the UART timeout early so that we don't miss one */
1119*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
1120*4882a593Smuzhiyun dmastat = dmaengine_tx_status(chan,
1121*4882a593Smuzhiyun atmel_port->cookie_rx,
1122*4882a593Smuzhiyun &state);
1123*4882a593Smuzhiyun /* Restart a new tasklet if DMA status is error */
1124*4882a593Smuzhiyun if (dmastat == DMA_ERROR) {
1125*4882a593Smuzhiyun dev_dbg(port->dev, "Get residue error, restart tasklet\n");
1126*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_TIMEOUT);
1127*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
1128*4882a593Smuzhiyun return;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* CPU claims ownership of RX DMA buffer */
1132*4882a593Smuzhiyun dma_sync_sg_for_cpu(port->dev,
1133*4882a593Smuzhiyun &atmel_port->sg_rx,
1134*4882a593Smuzhiyun 1,
1135*4882a593Smuzhiyun DMA_FROM_DEVICE);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /*
1138*4882a593Smuzhiyun * ring->head points to the end of data already written by the DMA.
1139*4882a593Smuzhiyun * ring->tail points to the beginning of data to be read by the
1140*4882a593Smuzhiyun * framework.
1141*4882a593Smuzhiyun * The current transfer size should not be larger than the dma buffer
1142*4882a593Smuzhiyun * length.
1143*4882a593Smuzhiyun */
1144*4882a593Smuzhiyun ring->head = sg_dma_len(&atmel_port->sg_rx) - state.residue;
1145*4882a593Smuzhiyun BUG_ON(ring->head > sg_dma_len(&atmel_port->sg_rx));
1146*4882a593Smuzhiyun /*
1147*4882a593Smuzhiyun * At this point ring->head may point to the first byte right after the
1148*4882a593Smuzhiyun * last byte of the dma buffer:
1149*4882a593Smuzhiyun * 0 <= ring->head <= sg_dma_len(&atmel_port->sg_rx)
1150*4882a593Smuzhiyun *
1151*4882a593Smuzhiyun * However ring->tail must always points inside the dma buffer:
1152*4882a593Smuzhiyun * 0 <= ring->tail <= sg_dma_len(&atmel_port->sg_rx) - 1
1153*4882a593Smuzhiyun *
1154*4882a593Smuzhiyun * Since we use a ring buffer, we have to handle the case
1155*4882a593Smuzhiyun * where head is lower than tail. In such a case, we first read from
1156*4882a593Smuzhiyun * tail to the end of the buffer then reset tail.
1157*4882a593Smuzhiyun */
1158*4882a593Smuzhiyun if (ring->head < ring->tail) {
1159*4882a593Smuzhiyun count = sg_dma_len(&atmel_port->sg_rx) - ring->tail;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun tty_insert_flip_string(tport, ring->buf + ring->tail, count);
1162*4882a593Smuzhiyun ring->tail = 0;
1163*4882a593Smuzhiyun port->icount.rx += count;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* Finally we read data from tail to head */
1167*4882a593Smuzhiyun if (ring->tail < ring->head) {
1168*4882a593Smuzhiyun count = ring->head - ring->tail;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun tty_insert_flip_string(tport, ring->buf + ring->tail, count);
1171*4882a593Smuzhiyun /* Wrap ring->head if needed */
1172*4882a593Smuzhiyun if (ring->head >= sg_dma_len(&atmel_port->sg_rx))
1173*4882a593Smuzhiyun ring->head = 0;
1174*4882a593Smuzhiyun ring->tail = ring->head;
1175*4882a593Smuzhiyun port->icount.rx += count;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* USART retreives ownership of RX DMA buffer */
1179*4882a593Smuzhiyun dma_sync_sg_for_device(port->dev,
1180*4882a593Smuzhiyun &atmel_port->sg_rx,
1181*4882a593Smuzhiyun 1,
1182*4882a593Smuzhiyun DMA_FROM_DEVICE);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /*
1185*4882a593Smuzhiyun * Drop the lock here since it might end up calling
1186*4882a593Smuzhiyun * uart_start(), which takes the lock.
1187*4882a593Smuzhiyun */
1188*4882a593Smuzhiyun spin_unlock(&port->lock);
1189*4882a593Smuzhiyun tty_flip_buffer_push(tport);
1190*4882a593Smuzhiyun spin_lock(&port->lock);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_TIMEOUT);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
atmel_prepare_rx_dma(struct uart_port * port)1195*4882a593Smuzhiyun static int atmel_prepare_rx_dma(struct uart_port *port)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1198*4882a593Smuzhiyun struct device *mfd_dev = port->dev->parent;
1199*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
1200*4882a593Smuzhiyun dma_cap_mask_t mask;
1201*4882a593Smuzhiyun struct dma_slave_config config;
1202*4882a593Smuzhiyun struct circ_buf *ring;
1203*4882a593Smuzhiyun int ret, nent;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun ring = &atmel_port->rx_ring;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun dma_cap_zero(mask);
1208*4882a593Smuzhiyun dma_cap_set(DMA_CYCLIC, mask);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun atmel_port->chan_rx = dma_request_slave_channel(mfd_dev, "rx");
1211*4882a593Smuzhiyun if (atmel_port->chan_rx == NULL)
1212*4882a593Smuzhiyun goto chan_err;
1213*4882a593Smuzhiyun dev_info(port->dev, "using %s for rx DMA transfers\n",
1214*4882a593Smuzhiyun dma_chan_name(atmel_port->chan_rx));
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun spin_lock_init(&atmel_port->lock_rx);
1217*4882a593Smuzhiyun sg_init_table(&atmel_port->sg_rx, 1);
1218*4882a593Smuzhiyun /* UART circular rx buffer is an aligned page. */
1219*4882a593Smuzhiyun BUG_ON(!PAGE_ALIGNED(ring->buf));
1220*4882a593Smuzhiyun sg_set_page(&atmel_port->sg_rx,
1221*4882a593Smuzhiyun virt_to_page(ring->buf),
1222*4882a593Smuzhiyun sizeof(struct atmel_uart_char) * ATMEL_SERIAL_RINGSIZE,
1223*4882a593Smuzhiyun offset_in_page(ring->buf));
1224*4882a593Smuzhiyun nent = dma_map_sg(port->dev,
1225*4882a593Smuzhiyun &atmel_port->sg_rx,
1226*4882a593Smuzhiyun 1,
1227*4882a593Smuzhiyun DMA_FROM_DEVICE);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun if (!nent) {
1230*4882a593Smuzhiyun dev_dbg(port->dev, "need to release resource of dma\n");
1231*4882a593Smuzhiyun goto chan_err;
1232*4882a593Smuzhiyun } else {
1233*4882a593Smuzhiyun dev_dbg(port->dev, "%s: mapped %d@%p to %pad\n", __func__,
1234*4882a593Smuzhiyun sg_dma_len(&atmel_port->sg_rx),
1235*4882a593Smuzhiyun ring->buf,
1236*4882a593Smuzhiyun &sg_dma_address(&atmel_port->sg_rx));
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* Configure the slave DMA */
1240*4882a593Smuzhiyun memset(&config, 0, sizeof(config));
1241*4882a593Smuzhiyun config.direction = DMA_DEV_TO_MEM;
1242*4882a593Smuzhiyun config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1243*4882a593Smuzhiyun config.src_addr = port->mapbase + ATMEL_US_RHR;
1244*4882a593Smuzhiyun config.src_maxburst = 1;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ret = dmaengine_slave_config(atmel_port->chan_rx,
1247*4882a593Smuzhiyun &config);
1248*4882a593Smuzhiyun if (ret) {
1249*4882a593Smuzhiyun dev_err(port->dev, "DMA rx slave configuration failed\n");
1250*4882a593Smuzhiyun goto chan_err;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun /*
1253*4882a593Smuzhiyun * Prepare a cyclic dma transfer, assign 2 descriptors,
1254*4882a593Smuzhiyun * each one is half ring buffer size
1255*4882a593Smuzhiyun */
1256*4882a593Smuzhiyun desc = dmaengine_prep_dma_cyclic(atmel_port->chan_rx,
1257*4882a593Smuzhiyun sg_dma_address(&atmel_port->sg_rx),
1258*4882a593Smuzhiyun sg_dma_len(&atmel_port->sg_rx),
1259*4882a593Smuzhiyun sg_dma_len(&atmel_port->sg_rx)/2,
1260*4882a593Smuzhiyun DMA_DEV_TO_MEM,
1261*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
1262*4882a593Smuzhiyun if (!desc) {
1263*4882a593Smuzhiyun dev_err(port->dev, "Preparing DMA cyclic failed\n");
1264*4882a593Smuzhiyun goto chan_err;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun desc->callback = atmel_complete_rx_dma;
1267*4882a593Smuzhiyun desc->callback_param = port;
1268*4882a593Smuzhiyun atmel_port->desc_rx = desc;
1269*4882a593Smuzhiyun atmel_port->cookie_rx = dmaengine_submit(desc);
1270*4882a593Smuzhiyun if (dma_submit_error(atmel_port->cookie_rx)) {
1271*4882a593Smuzhiyun dev_err(port->dev, "dma_submit_error %d\n",
1272*4882a593Smuzhiyun atmel_port->cookie_rx);
1273*4882a593Smuzhiyun goto chan_err;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun dma_async_issue_pending(atmel_port->chan_rx);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun return 0;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun chan_err:
1281*4882a593Smuzhiyun dev_err(port->dev, "RX channel not available, switch to pio\n");
1282*4882a593Smuzhiyun atmel_port->use_dma_rx = false;
1283*4882a593Smuzhiyun if (atmel_port->chan_rx)
1284*4882a593Smuzhiyun atmel_release_rx_dma(port);
1285*4882a593Smuzhiyun return -EINVAL;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
atmel_uart_timer_callback(struct timer_list * t)1288*4882a593Smuzhiyun static void atmel_uart_timer_callback(struct timer_list *t)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = from_timer(atmel_port, t,
1291*4882a593Smuzhiyun uart_timer);
1292*4882a593Smuzhiyun struct uart_port *port = &atmel_port->uart;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (!atomic_read(&atmel_port->tasklet_shutdown)) {
1295*4882a593Smuzhiyun tasklet_schedule(&atmel_port->tasklet_rx);
1296*4882a593Smuzhiyun mod_timer(&atmel_port->uart_timer,
1297*4882a593Smuzhiyun jiffies + uart_poll_timeout(port));
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /*
1302*4882a593Smuzhiyun * receive interrupt handler.
1303*4882a593Smuzhiyun */
1304*4882a593Smuzhiyun static void
atmel_handle_receive(struct uart_port * port,unsigned int pending)1305*4882a593Smuzhiyun atmel_handle_receive(struct uart_port *port, unsigned int pending)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if (atmel_use_pdc_rx(port)) {
1310*4882a593Smuzhiyun /*
1311*4882a593Smuzhiyun * PDC receive. Just schedule the tasklet and let it
1312*4882a593Smuzhiyun * figure out the details.
1313*4882a593Smuzhiyun *
1314*4882a593Smuzhiyun * TODO: We're not handling error flags correctly at
1315*4882a593Smuzhiyun * the moment.
1316*4882a593Smuzhiyun */
1317*4882a593Smuzhiyun if (pending & (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT)) {
1318*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR,
1319*4882a593Smuzhiyun (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT));
1320*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port,
1321*4882a593Smuzhiyun &atmel_port->tasklet_rx);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun if (pending & (ATMEL_US_RXBRK | ATMEL_US_OVRE |
1325*4882a593Smuzhiyun ATMEL_US_FRAME | ATMEL_US_PARE))
1326*4882a593Smuzhiyun atmel_pdc_rxerr(port, pending);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun if (atmel_use_dma_rx(port)) {
1330*4882a593Smuzhiyun if (pending & ATMEL_US_TIMEOUT) {
1331*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR,
1332*4882a593Smuzhiyun ATMEL_US_TIMEOUT);
1333*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port,
1334*4882a593Smuzhiyun &atmel_port->tasklet_rx);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* Interrupt receive */
1339*4882a593Smuzhiyun if (pending & ATMEL_US_RXRDY)
1340*4882a593Smuzhiyun atmel_rx_chars(port);
1341*4882a593Smuzhiyun else if (pending & ATMEL_US_RXBRK) {
1342*4882a593Smuzhiyun /*
1343*4882a593Smuzhiyun * End of break detected. If it came along with a
1344*4882a593Smuzhiyun * character, atmel_rx_chars will handle it.
1345*4882a593Smuzhiyun */
1346*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
1347*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, ATMEL_US_RXBRK);
1348*4882a593Smuzhiyun atmel_port->break_active = 0;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /*
1353*4882a593Smuzhiyun * transmit interrupt handler. (Transmit is IRQF_NODELAY safe)
1354*4882a593Smuzhiyun */
1355*4882a593Smuzhiyun static void
atmel_handle_transmit(struct uart_port * port,unsigned int pending)1356*4882a593Smuzhiyun atmel_handle_transmit(struct uart_port *port, unsigned int pending)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun if (pending & atmel_port->tx_done_mask) {
1361*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR,
1362*4882a593Smuzhiyun atmel_port->tx_done_mask);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* Start RX if flag was set and FIFO is empty */
1365*4882a593Smuzhiyun if (atmel_port->hd_start_rx) {
1366*4882a593Smuzhiyun if (!(atmel_uart_readl(port, ATMEL_US_CSR)
1367*4882a593Smuzhiyun & ATMEL_US_TXEMPTY))
1368*4882a593Smuzhiyun dev_warn(port->dev, "Should start RX, but TX fifo is not empty\n");
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun atmel_port->hd_start_rx = false;
1371*4882a593Smuzhiyun atmel_start_rx(port);
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_tx);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /*
1379*4882a593Smuzhiyun * status flags interrupt handler.
1380*4882a593Smuzhiyun */
1381*4882a593Smuzhiyun static void
atmel_handle_status(struct uart_port * port,unsigned int pending,unsigned int status)1382*4882a593Smuzhiyun atmel_handle_status(struct uart_port *port, unsigned int pending,
1383*4882a593Smuzhiyun unsigned int status)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1386*4882a593Smuzhiyun unsigned int status_change;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC
1389*4882a593Smuzhiyun | ATMEL_US_CTSIC)) {
1390*4882a593Smuzhiyun status_change = status ^ atmel_port->irq_status_prev;
1391*4882a593Smuzhiyun atmel_port->irq_status_prev = status;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun if (status_change & (ATMEL_US_RI | ATMEL_US_DSR
1394*4882a593Smuzhiyun | ATMEL_US_DCD | ATMEL_US_CTS)) {
1395*4882a593Smuzhiyun /* TODO: All reads to CSR will clear these interrupts! */
1396*4882a593Smuzhiyun if (status_change & ATMEL_US_RI)
1397*4882a593Smuzhiyun port->icount.rng++;
1398*4882a593Smuzhiyun if (status_change & ATMEL_US_DSR)
1399*4882a593Smuzhiyun port->icount.dsr++;
1400*4882a593Smuzhiyun if (status_change & ATMEL_US_DCD)
1401*4882a593Smuzhiyun uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
1402*4882a593Smuzhiyun if (status_change & ATMEL_US_CTS)
1403*4882a593Smuzhiyun uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun wake_up_interruptible(&port->state->port.delta_msr_wait);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if (pending & (ATMEL_US_NACK | ATMEL_US_ITERATION))
1410*4882a593Smuzhiyun dev_dbg(port->dev, "ISO7816 ERROR (0x%08x)\n", pending);
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /*
1414*4882a593Smuzhiyun * Interrupt handler
1415*4882a593Smuzhiyun */
atmel_interrupt(int irq,void * dev_id)1416*4882a593Smuzhiyun static irqreturn_t atmel_interrupt(int irq, void *dev_id)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun struct uart_port *port = dev_id;
1419*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1420*4882a593Smuzhiyun unsigned int status, pending, mask, pass_counter = 0;
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun spin_lock(&atmel_port->lock_suspended);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun do {
1425*4882a593Smuzhiyun status = atmel_uart_readl(port, ATMEL_US_CSR);
1426*4882a593Smuzhiyun mask = atmel_uart_readl(port, ATMEL_US_IMR);
1427*4882a593Smuzhiyun pending = status & mask;
1428*4882a593Smuzhiyun if (!pending)
1429*4882a593Smuzhiyun break;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (atmel_port->suspended) {
1432*4882a593Smuzhiyun atmel_port->pending |= pending;
1433*4882a593Smuzhiyun atmel_port->pending_status = status;
1434*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, mask);
1435*4882a593Smuzhiyun pm_system_wakeup();
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun atmel_handle_receive(port, pending);
1440*4882a593Smuzhiyun atmel_handle_status(port, pending, status);
1441*4882a593Smuzhiyun atmel_handle_transmit(port, pending);
1442*4882a593Smuzhiyun } while (pass_counter++ < ATMEL_ISR_PASS_LIMIT);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun spin_unlock(&atmel_port->lock_suspended);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun return pass_counter ? IRQ_HANDLED : IRQ_NONE;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
atmel_release_tx_pdc(struct uart_port * port)1449*4882a593Smuzhiyun static void atmel_release_tx_pdc(struct uart_port *port)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1452*4882a593Smuzhiyun struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun dma_unmap_single(port->dev,
1455*4882a593Smuzhiyun pdc->dma_addr,
1456*4882a593Smuzhiyun pdc->dma_size,
1457*4882a593Smuzhiyun DMA_TO_DEVICE);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /*
1461*4882a593Smuzhiyun * Called from tasklet with ENDTX and TXBUFE interrupts disabled.
1462*4882a593Smuzhiyun */
atmel_tx_pdc(struct uart_port * port)1463*4882a593Smuzhiyun static void atmel_tx_pdc(struct uart_port *port)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1466*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
1467*4882a593Smuzhiyun struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1468*4882a593Smuzhiyun int count;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* nothing left to transmit? */
1471*4882a593Smuzhiyun if (atmel_uart_readl(port, ATMEL_PDC_TCR))
1472*4882a593Smuzhiyun return;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun xmit->tail += pdc->ofs;
1475*4882a593Smuzhiyun xmit->tail &= UART_XMIT_SIZE - 1;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun port->icount.tx += pdc->ofs;
1478*4882a593Smuzhiyun pdc->ofs = 0;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* more to transmit - setup next transfer */
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* disable PDC transmit */
1483*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
1486*4882a593Smuzhiyun dma_sync_single_for_device(port->dev,
1487*4882a593Smuzhiyun pdc->dma_addr,
1488*4882a593Smuzhiyun pdc->dma_size,
1489*4882a593Smuzhiyun DMA_TO_DEVICE);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
1492*4882a593Smuzhiyun pdc->ofs = count;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_TPR,
1495*4882a593Smuzhiyun pdc->dma_addr + xmit->tail);
1496*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_TCR, count);
1497*4882a593Smuzhiyun /* re-enable PDC transmit */
1498*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1499*4882a593Smuzhiyun /* Enable interrupts */
1500*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
1501*4882a593Smuzhiyun atmel_port->tx_done_mask);
1502*4882a593Smuzhiyun } else {
1503*4882a593Smuzhiyun if (atmel_uart_is_half_duplex(port)) {
1504*4882a593Smuzhiyun /* DMA done, stop TX, start RX for RS485 */
1505*4882a593Smuzhiyun atmel_start_rx(port);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1510*4882a593Smuzhiyun uart_write_wakeup(port);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
atmel_prepare_tx_pdc(struct uart_port * port)1513*4882a593Smuzhiyun static int atmel_prepare_tx_pdc(struct uart_port *port)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1516*4882a593Smuzhiyun struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1517*4882a593Smuzhiyun struct circ_buf *xmit = &port->state->xmit;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun pdc->buf = xmit->buf;
1520*4882a593Smuzhiyun pdc->dma_addr = dma_map_single(port->dev,
1521*4882a593Smuzhiyun pdc->buf,
1522*4882a593Smuzhiyun UART_XMIT_SIZE,
1523*4882a593Smuzhiyun DMA_TO_DEVICE);
1524*4882a593Smuzhiyun pdc->dma_size = UART_XMIT_SIZE;
1525*4882a593Smuzhiyun pdc->ofs = 0;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
atmel_rx_from_ring(struct uart_port * port)1530*4882a593Smuzhiyun static void atmel_rx_from_ring(struct uart_port *port)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1533*4882a593Smuzhiyun struct circ_buf *ring = &atmel_port->rx_ring;
1534*4882a593Smuzhiyun unsigned int flg;
1535*4882a593Smuzhiyun unsigned int status;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun while (ring->head != ring->tail) {
1538*4882a593Smuzhiyun struct atmel_uart_char c;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /* Make sure c is loaded after head. */
1541*4882a593Smuzhiyun smp_rmb();
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun c = ((struct atmel_uart_char *)ring->buf)[ring->tail];
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun ring->tail = (ring->tail + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun port->icount.rx++;
1548*4882a593Smuzhiyun status = c.status;
1549*4882a593Smuzhiyun flg = TTY_NORMAL;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /*
1552*4882a593Smuzhiyun * note that the error handling code is
1553*4882a593Smuzhiyun * out of the main execution path
1554*4882a593Smuzhiyun */
1555*4882a593Smuzhiyun if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
1556*4882a593Smuzhiyun | ATMEL_US_OVRE | ATMEL_US_RXBRK))) {
1557*4882a593Smuzhiyun if (status & ATMEL_US_RXBRK) {
1558*4882a593Smuzhiyun /* ignore side-effect */
1559*4882a593Smuzhiyun status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun port->icount.brk++;
1562*4882a593Smuzhiyun if (uart_handle_break(port))
1563*4882a593Smuzhiyun continue;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun if (status & ATMEL_US_PARE)
1566*4882a593Smuzhiyun port->icount.parity++;
1567*4882a593Smuzhiyun if (status & ATMEL_US_FRAME)
1568*4882a593Smuzhiyun port->icount.frame++;
1569*4882a593Smuzhiyun if (status & ATMEL_US_OVRE)
1570*4882a593Smuzhiyun port->icount.overrun++;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun status &= port->read_status_mask;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (status & ATMEL_US_RXBRK)
1575*4882a593Smuzhiyun flg = TTY_BREAK;
1576*4882a593Smuzhiyun else if (status & ATMEL_US_PARE)
1577*4882a593Smuzhiyun flg = TTY_PARITY;
1578*4882a593Smuzhiyun else if (status & ATMEL_US_FRAME)
1579*4882a593Smuzhiyun flg = TTY_FRAME;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (uart_handle_sysrq_char(port, c.ch))
1584*4882a593Smuzhiyun continue;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun uart_insert_char(port, status, ATMEL_US_OVRE, c.ch, flg);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /*
1590*4882a593Smuzhiyun * Drop the lock here since it might end up calling
1591*4882a593Smuzhiyun * uart_start(), which takes the lock.
1592*4882a593Smuzhiyun */
1593*4882a593Smuzhiyun spin_unlock(&port->lock);
1594*4882a593Smuzhiyun tty_flip_buffer_push(&port->state->port);
1595*4882a593Smuzhiyun spin_lock(&port->lock);
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
atmel_release_rx_pdc(struct uart_port * port)1598*4882a593Smuzhiyun static void atmel_release_rx_pdc(struct uart_port *port)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1601*4882a593Smuzhiyun int i;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1604*4882a593Smuzhiyun struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun dma_unmap_single(port->dev,
1607*4882a593Smuzhiyun pdc->dma_addr,
1608*4882a593Smuzhiyun pdc->dma_size,
1609*4882a593Smuzhiyun DMA_FROM_DEVICE);
1610*4882a593Smuzhiyun kfree(pdc->buf);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
atmel_rx_from_pdc(struct uart_port * port)1614*4882a593Smuzhiyun static void atmel_rx_from_pdc(struct uart_port *port)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1617*4882a593Smuzhiyun struct tty_port *tport = &port->state->port;
1618*4882a593Smuzhiyun struct atmel_dma_buffer *pdc;
1619*4882a593Smuzhiyun int rx_idx = atmel_port->pdc_rx_idx;
1620*4882a593Smuzhiyun unsigned int head;
1621*4882a593Smuzhiyun unsigned int tail;
1622*4882a593Smuzhiyun unsigned int count;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun do {
1625*4882a593Smuzhiyun /* Reset the UART timeout early so that we don't miss one */
1626*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun pdc = &atmel_port->pdc_rx[rx_idx];
1629*4882a593Smuzhiyun head = atmel_uart_readl(port, ATMEL_PDC_RPR) - pdc->dma_addr;
1630*4882a593Smuzhiyun tail = pdc->ofs;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun /* If the PDC has switched buffers, RPR won't contain
1633*4882a593Smuzhiyun * any address within the current buffer. Since head
1634*4882a593Smuzhiyun * is unsigned, we just need a one-way comparison to
1635*4882a593Smuzhiyun * find out.
1636*4882a593Smuzhiyun *
1637*4882a593Smuzhiyun * In this case, we just need to consume the entire
1638*4882a593Smuzhiyun * buffer and resubmit it for DMA. This will clear the
1639*4882a593Smuzhiyun * ENDRX bit as well, so that we can safely re-enable
1640*4882a593Smuzhiyun * all interrupts below.
1641*4882a593Smuzhiyun */
1642*4882a593Smuzhiyun head = min(head, pdc->dma_size);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun if (likely(head != tail)) {
1645*4882a593Smuzhiyun dma_sync_single_for_cpu(port->dev, pdc->dma_addr,
1646*4882a593Smuzhiyun pdc->dma_size, DMA_FROM_DEVICE);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun /*
1649*4882a593Smuzhiyun * head will only wrap around when we recycle
1650*4882a593Smuzhiyun * the DMA buffer, and when that happens, we
1651*4882a593Smuzhiyun * explicitly set tail to 0. So head will
1652*4882a593Smuzhiyun * always be greater than tail.
1653*4882a593Smuzhiyun */
1654*4882a593Smuzhiyun count = head - tail;
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun tty_insert_flip_string(tport, pdc->buf + pdc->ofs,
1657*4882a593Smuzhiyun count);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun dma_sync_single_for_device(port->dev, pdc->dma_addr,
1660*4882a593Smuzhiyun pdc->dma_size, DMA_FROM_DEVICE);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun port->icount.rx += count;
1663*4882a593Smuzhiyun pdc->ofs = head;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /*
1667*4882a593Smuzhiyun * If the current buffer is full, we need to check if
1668*4882a593Smuzhiyun * the next one contains any additional data.
1669*4882a593Smuzhiyun */
1670*4882a593Smuzhiyun if (head >= pdc->dma_size) {
1671*4882a593Smuzhiyun pdc->ofs = 0;
1672*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_RNPR, pdc->dma_addr);
1673*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_RNCR, pdc->dma_size);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun rx_idx = !rx_idx;
1676*4882a593Smuzhiyun atmel_port->pdc_rx_idx = rx_idx;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun } while (head >= pdc->dma_size);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun /*
1681*4882a593Smuzhiyun * Drop the lock here since it might end up calling
1682*4882a593Smuzhiyun * uart_start(), which takes the lock.
1683*4882a593Smuzhiyun */
1684*4882a593Smuzhiyun spin_unlock(&port->lock);
1685*4882a593Smuzhiyun tty_flip_buffer_push(tport);
1686*4882a593Smuzhiyun spin_lock(&port->lock);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
1689*4882a593Smuzhiyun ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
atmel_prepare_rx_pdc(struct uart_port * port)1692*4882a593Smuzhiyun static int atmel_prepare_rx_pdc(struct uart_port *port)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1695*4882a593Smuzhiyun int i;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1698*4882a593Smuzhiyun struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun pdc->buf = kmalloc(PDC_BUFFER_SIZE, GFP_KERNEL);
1701*4882a593Smuzhiyun if (pdc->buf == NULL) {
1702*4882a593Smuzhiyun if (i != 0) {
1703*4882a593Smuzhiyun dma_unmap_single(port->dev,
1704*4882a593Smuzhiyun atmel_port->pdc_rx[0].dma_addr,
1705*4882a593Smuzhiyun PDC_BUFFER_SIZE,
1706*4882a593Smuzhiyun DMA_FROM_DEVICE);
1707*4882a593Smuzhiyun kfree(atmel_port->pdc_rx[0].buf);
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun atmel_port->use_pdc_rx = false;
1710*4882a593Smuzhiyun return -ENOMEM;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun pdc->dma_addr = dma_map_single(port->dev,
1713*4882a593Smuzhiyun pdc->buf,
1714*4882a593Smuzhiyun PDC_BUFFER_SIZE,
1715*4882a593Smuzhiyun DMA_FROM_DEVICE);
1716*4882a593Smuzhiyun pdc->dma_size = PDC_BUFFER_SIZE;
1717*4882a593Smuzhiyun pdc->ofs = 0;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun atmel_port->pdc_rx_idx = 0;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_RPR, atmel_port->pdc_rx[0].dma_addr);
1723*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_RCR, PDC_BUFFER_SIZE);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_RNPR,
1726*4882a593Smuzhiyun atmel_port->pdc_rx[1].dma_addr);
1727*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_RNCR, PDC_BUFFER_SIZE);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun return 0;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /*
1733*4882a593Smuzhiyun * tasklet handling tty stuff outside the interrupt handler.
1734*4882a593Smuzhiyun */
atmel_tasklet_rx_func(struct tasklet_struct * t)1735*4882a593Smuzhiyun static void atmel_tasklet_rx_func(struct tasklet_struct *t)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = from_tasklet(atmel_port, t,
1738*4882a593Smuzhiyun tasklet_rx);
1739*4882a593Smuzhiyun struct uart_port *port = &atmel_port->uart;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /* The interrupt handler does not take the lock */
1742*4882a593Smuzhiyun spin_lock(&port->lock);
1743*4882a593Smuzhiyun atmel_port->schedule_rx(port);
1744*4882a593Smuzhiyun spin_unlock(&port->lock);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
atmel_tasklet_tx_func(struct tasklet_struct * t)1747*4882a593Smuzhiyun static void atmel_tasklet_tx_func(struct tasklet_struct *t)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = from_tasklet(atmel_port, t,
1750*4882a593Smuzhiyun tasklet_tx);
1751*4882a593Smuzhiyun struct uart_port *port = &atmel_port->uart;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /* The interrupt handler does not take the lock */
1754*4882a593Smuzhiyun spin_lock(&port->lock);
1755*4882a593Smuzhiyun atmel_port->schedule_tx(port);
1756*4882a593Smuzhiyun spin_unlock(&port->lock);
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
atmel_init_property(struct atmel_uart_port * atmel_port,struct platform_device * pdev)1759*4882a593Smuzhiyun static void atmel_init_property(struct atmel_uart_port *atmel_port,
1760*4882a593Smuzhiyun struct platform_device *pdev)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun /* DMA/PDC usage specification */
1765*4882a593Smuzhiyun if (of_property_read_bool(np, "atmel,use-dma-rx")) {
1766*4882a593Smuzhiyun if (of_property_read_bool(np, "dmas")) {
1767*4882a593Smuzhiyun atmel_port->use_dma_rx = true;
1768*4882a593Smuzhiyun atmel_port->use_pdc_rx = false;
1769*4882a593Smuzhiyun } else {
1770*4882a593Smuzhiyun atmel_port->use_dma_rx = false;
1771*4882a593Smuzhiyun atmel_port->use_pdc_rx = true;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun } else {
1774*4882a593Smuzhiyun atmel_port->use_dma_rx = false;
1775*4882a593Smuzhiyun atmel_port->use_pdc_rx = false;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun if (of_property_read_bool(np, "atmel,use-dma-tx")) {
1779*4882a593Smuzhiyun if (of_property_read_bool(np, "dmas")) {
1780*4882a593Smuzhiyun atmel_port->use_dma_tx = true;
1781*4882a593Smuzhiyun atmel_port->use_pdc_tx = false;
1782*4882a593Smuzhiyun } else {
1783*4882a593Smuzhiyun atmel_port->use_dma_tx = false;
1784*4882a593Smuzhiyun atmel_port->use_pdc_tx = true;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun } else {
1787*4882a593Smuzhiyun atmel_port->use_dma_tx = false;
1788*4882a593Smuzhiyun atmel_port->use_pdc_tx = false;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
atmel_set_ops(struct uart_port * port)1792*4882a593Smuzhiyun static void atmel_set_ops(struct uart_port *port)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (atmel_use_dma_rx(port)) {
1797*4882a593Smuzhiyun atmel_port->prepare_rx = &atmel_prepare_rx_dma;
1798*4882a593Smuzhiyun atmel_port->schedule_rx = &atmel_rx_from_dma;
1799*4882a593Smuzhiyun atmel_port->release_rx = &atmel_release_rx_dma;
1800*4882a593Smuzhiyun } else if (atmel_use_pdc_rx(port)) {
1801*4882a593Smuzhiyun atmel_port->prepare_rx = &atmel_prepare_rx_pdc;
1802*4882a593Smuzhiyun atmel_port->schedule_rx = &atmel_rx_from_pdc;
1803*4882a593Smuzhiyun atmel_port->release_rx = &atmel_release_rx_pdc;
1804*4882a593Smuzhiyun } else {
1805*4882a593Smuzhiyun atmel_port->prepare_rx = NULL;
1806*4882a593Smuzhiyun atmel_port->schedule_rx = &atmel_rx_from_ring;
1807*4882a593Smuzhiyun atmel_port->release_rx = NULL;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun if (atmel_use_dma_tx(port)) {
1811*4882a593Smuzhiyun atmel_port->prepare_tx = &atmel_prepare_tx_dma;
1812*4882a593Smuzhiyun atmel_port->schedule_tx = &atmel_tx_dma;
1813*4882a593Smuzhiyun atmel_port->release_tx = &atmel_release_tx_dma;
1814*4882a593Smuzhiyun } else if (atmel_use_pdc_tx(port)) {
1815*4882a593Smuzhiyun atmel_port->prepare_tx = &atmel_prepare_tx_pdc;
1816*4882a593Smuzhiyun atmel_port->schedule_tx = &atmel_tx_pdc;
1817*4882a593Smuzhiyun atmel_port->release_tx = &atmel_release_tx_pdc;
1818*4882a593Smuzhiyun } else {
1819*4882a593Smuzhiyun atmel_port->prepare_tx = NULL;
1820*4882a593Smuzhiyun atmel_port->schedule_tx = &atmel_tx_chars;
1821*4882a593Smuzhiyun atmel_port->release_tx = NULL;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /*
1826*4882a593Smuzhiyun * Get ip name usart or uart
1827*4882a593Smuzhiyun */
atmel_get_ip_name(struct uart_port * port)1828*4882a593Smuzhiyun static void atmel_get_ip_name(struct uart_port *port)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1831*4882a593Smuzhiyun int name = atmel_uart_readl(port, ATMEL_US_NAME);
1832*4882a593Smuzhiyun u32 version;
1833*4882a593Smuzhiyun u32 usart, dbgu_uart, new_uart;
1834*4882a593Smuzhiyun /* ASCII decoding for IP version */
1835*4882a593Smuzhiyun usart = 0x55534152; /* USAR(T) */
1836*4882a593Smuzhiyun dbgu_uart = 0x44424755; /* DBGU */
1837*4882a593Smuzhiyun new_uart = 0x55415254; /* UART */
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun /*
1840*4882a593Smuzhiyun * Only USART devices from at91sam9260 SOC implement fractional
1841*4882a593Smuzhiyun * baudrate. It is available for all asynchronous modes, with the
1842*4882a593Smuzhiyun * following restriction: the sampling clock's duty cycle is not
1843*4882a593Smuzhiyun * constant.
1844*4882a593Smuzhiyun */
1845*4882a593Smuzhiyun atmel_port->has_frac_baudrate = false;
1846*4882a593Smuzhiyun atmel_port->has_hw_timer = false;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun if (name == new_uart) {
1849*4882a593Smuzhiyun dev_dbg(port->dev, "Uart with hw timer");
1850*4882a593Smuzhiyun atmel_port->has_hw_timer = true;
1851*4882a593Smuzhiyun atmel_port->rtor = ATMEL_UA_RTOR;
1852*4882a593Smuzhiyun } else if (name == usart) {
1853*4882a593Smuzhiyun dev_dbg(port->dev, "Usart\n");
1854*4882a593Smuzhiyun atmel_port->has_frac_baudrate = true;
1855*4882a593Smuzhiyun atmel_port->has_hw_timer = true;
1856*4882a593Smuzhiyun atmel_port->rtor = ATMEL_US_RTOR;
1857*4882a593Smuzhiyun version = atmel_uart_readl(port, ATMEL_US_VERSION);
1858*4882a593Smuzhiyun switch (version) {
1859*4882a593Smuzhiyun case 0x814: /* sama5d2 */
1860*4882a593Smuzhiyun fallthrough;
1861*4882a593Smuzhiyun case 0x701: /* sama5d4 */
1862*4882a593Smuzhiyun atmel_port->fidi_min = 3;
1863*4882a593Smuzhiyun atmel_port->fidi_max = 65535;
1864*4882a593Smuzhiyun break;
1865*4882a593Smuzhiyun case 0x502: /* sam9x5, sama5d3 */
1866*4882a593Smuzhiyun atmel_port->fidi_min = 3;
1867*4882a593Smuzhiyun atmel_port->fidi_max = 2047;
1868*4882a593Smuzhiyun break;
1869*4882a593Smuzhiyun default:
1870*4882a593Smuzhiyun atmel_port->fidi_min = 1;
1871*4882a593Smuzhiyun atmel_port->fidi_max = 2047;
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun } else if (name == dbgu_uart) {
1874*4882a593Smuzhiyun dev_dbg(port->dev, "Dbgu or uart without hw timer\n");
1875*4882a593Smuzhiyun } else {
1876*4882a593Smuzhiyun /* fallback for older SoCs: use version field */
1877*4882a593Smuzhiyun version = atmel_uart_readl(port, ATMEL_US_VERSION);
1878*4882a593Smuzhiyun switch (version) {
1879*4882a593Smuzhiyun case 0x302:
1880*4882a593Smuzhiyun case 0x10213:
1881*4882a593Smuzhiyun case 0x10302:
1882*4882a593Smuzhiyun dev_dbg(port->dev, "This version is usart\n");
1883*4882a593Smuzhiyun atmel_port->has_frac_baudrate = true;
1884*4882a593Smuzhiyun atmel_port->has_hw_timer = true;
1885*4882a593Smuzhiyun atmel_port->rtor = ATMEL_US_RTOR;
1886*4882a593Smuzhiyun break;
1887*4882a593Smuzhiyun case 0x203:
1888*4882a593Smuzhiyun case 0x10202:
1889*4882a593Smuzhiyun dev_dbg(port->dev, "This version is uart\n");
1890*4882a593Smuzhiyun break;
1891*4882a593Smuzhiyun default:
1892*4882a593Smuzhiyun dev_err(port->dev, "Not supported ip name nor version, set to uart\n");
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun /*
1898*4882a593Smuzhiyun * Perform initialization and enable port for reception
1899*4882a593Smuzhiyun */
atmel_startup(struct uart_port * port)1900*4882a593Smuzhiyun static int atmel_startup(struct uart_port *port)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(port->dev);
1903*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1904*4882a593Smuzhiyun int retval;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun /*
1907*4882a593Smuzhiyun * Ensure that no interrupts are enabled otherwise when
1908*4882a593Smuzhiyun * request_irq() is called we could get stuck trying to
1909*4882a593Smuzhiyun * handle an unexpected interrupt
1910*4882a593Smuzhiyun */
1911*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, -1);
1912*4882a593Smuzhiyun atmel_port->ms_irq_enabled = false;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun /*
1915*4882a593Smuzhiyun * Allocate the IRQ
1916*4882a593Smuzhiyun */
1917*4882a593Smuzhiyun retval = request_irq(port->irq, atmel_interrupt,
1918*4882a593Smuzhiyun IRQF_SHARED | IRQF_COND_SUSPEND,
1919*4882a593Smuzhiyun dev_name(&pdev->dev), port);
1920*4882a593Smuzhiyun if (retval) {
1921*4882a593Smuzhiyun dev_err(port->dev, "atmel_startup - Can't get irq\n");
1922*4882a593Smuzhiyun return retval;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun atomic_set(&atmel_port->tasklet_shutdown, 0);
1926*4882a593Smuzhiyun tasklet_setup(&atmel_port->tasklet_rx, atmel_tasklet_rx_func);
1927*4882a593Smuzhiyun tasklet_setup(&atmel_port->tasklet_tx, atmel_tasklet_tx_func);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /*
1930*4882a593Smuzhiyun * Initialize DMA (if necessary)
1931*4882a593Smuzhiyun */
1932*4882a593Smuzhiyun atmel_init_property(atmel_port, pdev);
1933*4882a593Smuzhiyun atmel_set_ops(port);
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun if (atmel_port->prepare_rx) {
1936*4882a593Smuzhiyun retval = atmel_port->prepare_rx(port);
1937*4882a593Smuzhiyun if (retval < 0)
1938*4882a593Smuzhiyun atmel_set_ops(port);
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun if (atmel_port->prepare_tx) {
1942*4882a593Smuzhiyun retval = atmel_port->prepare_tx(port);
1943*4882a593Smuzhiyun if (retval < 0)
1944*4882a593Smuzhiyun atmel_set_ops(port);
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /*
1948*4882a593Smuzhiyun * Enable FIFO when available
1949*4882a593Smuzhiyun */
1950*4882a593Smuzhiyun if (atmel_port->fifo_size) {
1951*4882a593Smuzhiyun unsigned int txrdym = ATMEL_US_ONE_DATA;
1952*4882a593Smuzhiyun unsigned int rxrdym = ATMEL_US_ONE_DATA;
1953*4882a593Smuzhiyun unsigned int fmr;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR,
1956*4882a593Smuzhiyun ATMEL_US_FIFOEN |
1957*4882a593Smuzhiyun ATMEL_US_RXFCLR |
1958*4882a593Smuzhiyun ATMEL_US_TXFLCLR);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun if (atmel_use_dma_tx(port))
1961*4882a593Smuzhiyun txrdym = ATMEL_US_FOUR_DATA;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun fmr = ATMEL_US_TXRDYM(txrdym) | ATMEL_US_RXRDYM(rxrdym);
1964*4882a593Smuzhiyun if (atmel_port->rts_high &&
1965*4882a593Smuzhiyun atmel_port->rts_low)
1966*4882a593Smuzhiyun fmr |= ATMEL_US_FRTSC |
1967*4882a593Smuzhiyun ATMEL_US_RXFTHRES(atmel_port->rts_high) |
1968*4882a593Smuzhiyun ATMEL_US_RXFTHRES2(atmel_port->rts_low);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_FMR, fmr);
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun /* Save current CSR for comparison in atmel_tasklet_func() */
1974*4882a593Smuzhiyun atmel_port->irq_status_prev = atmel_uart_readl(port, ATMEL_US_CSR);
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun /*
1977*4882a593Smuzhiyun * Finally, enable the serial port
1978*4882a593Smuzhiyun */
1979*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
1980*4882a593Smuzhiyun /* enable xmit & rcvr */
1981*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
1982*4882a593Smuzhiyun atmel_port->tx_stopped = false;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun timer_setup(&atmel_port->uart_timer, atmel_uart_timer_callback, 0);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun if (atmel_use_pdc_rx(port)) {
1987*4882a593Smuzhiyun /* set UART timeout */
1988*4882a593Smuzhiyun if (!atmel_port->has_hw_timer) {
1989*4882a593Smuzhiyun mod_timer(&atmel_port->uart_timer,
1990*4882a593Smuzhiyun jiffies + uart_poll_timeout(port));
1991*4882a593Smuzhiyun /* set USART timeout */
1992*4882a593Smuzhiyun } else {
1993*4882a593Smuzhiyun atmel_uart_writel(port, atmel_port->rtor,
1994*4882a593Smuzhiyun PDC_RX_TIMEOUT);
1995*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
1998*4882a593Smuzhiyun ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun /* enable PDC controller */
2001*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
2002*4882a593Smuzhiyun } else if (atmel_use_dma_rx(port)) {
2003*4882a593Smuzhiyun /* set UART timeout */
2004*4882a593Smuzhiyun if (!atmel_port->has_hw_timer) {
2005*4882a593Smuzhiyun mod_timer(&atmel_port->uart_timer,
2006*4882a593Smuzhiyun jiffies + uart_poll_timeout(port));
2007*4882a593Smuzhiyun /* set USART timeout */
2008*4882a593Smuzhiyun } else {
2009*4882a593Smuzhiyun atmel_uart_writel(port, atmel_port->rtor,
2010*4882a593Smuzhiyun PDC_RX_TIMEOUT);
2011*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER,
2014*4882a593Smuzhiyun ATMEL_US_TIMEOUT);
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun } else {
2017*4882a593Smuzhiyun /* enable receive only */
2018*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_RXRDY);
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun return 0;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun /*
2025*4882a593Smuzhiyun * Flush any TX data submitted for DMA. Called when the TX circular
2026*4882a593Smuzhiyun * buffer is reset.
2027*4882a593Smuzhiyun */
atmel_flush_buffer(struct uart_port * port)2028*4882a593Smuzhiyun static void atmel_flush_buffer(struct uart_port *port)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun if (atmel_use_pdc_tx(port)) {
2033*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_TCR, 0);
2034*4882a593Smuzhiyun atmel_port->pdc_tx.ofs = 0;
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun /*
2037*4882a593Smuzhiyun * in uart_flush_buffer(), the xmit circular buffer has just
2038*4882a593Smuzhiyun * been cleared, so we have to reset tx_len accordingly.
2039*4882a593Smuzhiyun */
2040*4882a593Smuzhiyun atmel_port->tx_len = 0;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun /*
2044*4882a593Smuzhiyun * Disable the port
2045*4882a593Smuzhiyun */
atmel_shutdown(struct uart_port * port)2046*4882a593Smuzhiyun static void atmel_shutdown(struct uart_port *port)
2047*4882a593Smuzhiyun {
2048*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun /* Disable modem control lines interrupts */
2051*4882a593Smuzhiyun atmel_disable_ms(port);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun /* Disable interrupts at device level */
2054*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, -1);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun /* Prevent spurious interrupts from scheduling the tasklet */
2057*4882a593Smuzhiyun atomic_inc(&atmel_port->tasklet_shutdown);
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun /*
2060*4882a593Smuzhiyun * Prevent any tasklets being scheduled during
2061*4882a593Smuzhiyun * cleanup
2062*4882a593Smuzhiyun */
2063*4882a593Smuzhiyun del_timer_sync(&atmel_port->uart_timer);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /* Make sure that no interrupt is on the fly */
2066*4882a593Smuzhiyun synchronize_irq(port->irq);
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun /*
2069*4882a593Smuzhiyun * Clear out any scheduled tasklets before
2070*4882a593Smuzhiyun * we destroy the buffers
2071*4882a593Smuzhiyun */
2072*4882a593Smuzhiyun tasklet_kill(&atmel_port->tasklet_rx);
2073*4882a593Smuzhiyun tasklet_kill(&atmel_port->tasklet_tx);
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun /*
2076*4882a593Smuzhiyun * Ensure everything is stopped and
2077*4882a593Smuzhiyun * disable port and break condition.
2078*4882a593Smuzhiyun */
2079*4882a593Smuzhiyun atmel_stop_rx(port);
2080*4882a593Smuzhiyun atmel_stop_tx(port);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /*
2085*4882a593Smuzhiyun * Shut-down the DMA.
2086*4882a593Smuzhiyun */
2087*4882a593Smuzhiyun if (atmel_port->release_rx)
2088*4882a593Smuzhiyun atmel_port->release_rx(port);
2089*4882a593Smuzhiyun if (atmel_port->release_tx)
2090*4882a593Smuzhiyun atmel_port->release_tx(port);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /*
2093*4882a593Smuzhiyun * Reset ring buffer pointers
2094*4882a593Smuzhiyun */
2095*4882a593Smuzhiyun atmel_port->rx_ring.head = 0;
2096*4882a593Smuzhiyun atmel_port->rx_ring.tail = 0;
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun /*
2099*4882a593Smuzhiyun * Free the interrupts
2100*4882a593Smuzhiyun */
2101*4882a593Smuzhiyun free_irq(port->irq, port);
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun atmel_flush_buffer(port);
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun /*
2107*4882a593Smuzhiyun * Power / Clock management.
2108*4882a593Smuzhiyun */
atmel_serial_pm(struct uart_port * port,unsigned int state,unsigned int oldstate)2109*4882a593Smuzhiyun static void atmel_serial_pm(struct uart_port *port, unsigned int state,
2110*4882a593Smuzhiyun unsigned int oldstate)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun switch (state) {
2115*4882a593Smuzhiyun case 0:
2116*4882a593Smuzhiyun /*
2117*4882a593Smuzhiyun * Enable the peripheral clock for this serial port.
2118*4882a593Smuzhiyun * This is called on uart_open() or a resume event.
2119*4882a593Smuzhiyun */
2120*4882a593Smuzhiyun clk_prepare_enable(atmel_port->clk);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun /* re-enable interrupts if we disabled some on suspend */
2123*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, atmel_port->backup_imr);
2124*4882a593Smuzhiyun break;
2125*4882a593Smuzhiyun case 3:
2126*4882a593Smuzhiyun /* Back up the interrupt mask and disable all interrupts */
2127*4882a593Smuzhiyun atmel_port->backup_imr = atmel_uart_readl(port, ATMEL_US_IMR);
2128*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, -1);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /*
2131*4882a593Smuzhiyun * Disable the peripheral clock for this serial port.
2132*4882a593Smuzhiyun * This is called on uart_close() or a suspend event.
2133*4882a593Smuzhiyun */
2134*4882a593Smuzhiyun clk_disable_unprepare(atmel_port->clk);
2135*4882a593Smuzhiyun break;
2136*4882a593Smuzhiyun default:
2137*4882a593Smuzhiyun dev_err(port->dev, "atmel_serial: unknown pm %d\n", state);
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun /*
2142*4882a593Smuzhiyun * Change the port parameters
2143*4882a593Smuzhiyun */
atmel_set_termios(struct uart_port * port,struct ktermios * termios,struct ktermios * old)2144*4882a593Smuzhiyun static void atmel_set_termios(struct uart_port *port, struct ktermios *termios,
2145*4882a593Smuzhiyun struct ktermios *old)
2146*4882a593Smuzhiyun {
2147*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2148*4882a593Smuzhiyun unsigned long flags;
2149*4882a593Smuzhiyun unsigned int old_mode, mode, imr, quot, baud, div, cd, fp = 0;
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun /* save the current mode register */
2152*4882a593Smuzhiyun mode = old_mode = atmel_uart_readl(port, ATMEL_US_MR);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /* reset the mode, clock divisor, parity, stop bits and data size */
2155*4882a593Smuzhiyun mode &= ~(ATMEL_US_USCLKS | ATMEL_US_CHRL | ATMEL_US_NBSTOP |
2156*4882a593Smuzhiyun ATMEL_US_PAR | ATMEL_US_USMODE);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun /* byte size */
2161*4882a593Smuzhiyun switch (termios->c_cflag & CSIZE) {
2162*4882a593Smuzhiyun case CS5:
2163*4882a593Smuzhiyun mode |= ATMEL_US_CHRL_5;
2164*4882a593Smuzhiyun break;
2165*4882a593Smuzhiyun case CS6:
2166*4882a593Smuzhiyun mode |= ATMEL_US_CHRL_6;
2167*4882a593Smuzhiyun break;
2168*4882a593Smuzhiyun case CS7:
2169*4882a593Smuzhiyun mode |= ATMEL_US_CHRL_7;
2170*4882a593Smuzhiyun break;
2171*4882a593Smuzhiyun default:
2172*4882a593Smuzhiyun mode |= ATMEL_US_CHRL_8;
2173*4882a593Smuzhiyun break;
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun /* stop bits */
2177*4882a593Smuzhiyun if (termios->c_cflag & CSTOPB)
2178*4882a593Smuzhiyun mode |= ATMEL_US_NBSTOP_2;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /* parity */
2181*4882a593Smuzhiyun if (termios->c_cflag & PARENB) {
2182*4882a593Smuzhiyun /* Mark or Space parity */
2183*4882a593Smuzhiyun if (termios->c_cflag & CMSPAR) {
2184*4882a593Smuzhiyun if (termios->c_cflag & PARODD)
2185*4882a593Smuzhiyun mode |= ATMEL_US_PAR_MARK;
2186*4882a593Smuzhiyun else
2187*4882a593Smuzhiyun mode |= ATMEL_US_PAR_SPACE;
2188*4882a593Smuzhiyun } else if (termios->c_cflag & PARODD)
2189*4882a593Smuzhiyun mode |= ATMEL_US_PAR_ODD;
2190*4882a593Smuzhiyun else
2191*4882a593Smuzhiyun mode |= ATMEL_US_PAR_EVEN;
2192*4882a593Smuzhiyun } else
2193*4882a593Smuzhiyun mode |= ATMEL_US_PAR_NONE;
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun port->read_status_mask = ATMEL_US_OVRE;
2198*4882a593Smuzhiyun if (termios->c_iflag & INPCK)
2199*4882a593Smuzhiyun port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
2200*4882a593Smuzhiyun if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
2201*4882a593Smuzhiyun port->read_status_mask |= ATMEL_US_RXBRK;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun if (atmel_use_pdc_rx(port))
2204*4882a593Smuzhiyun /* need to enable error interrupts */
2205*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, port->read_status_mask);
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun /*
2208*4882a593Smuzhiyun * Characters to ignore
2209*4882a593Smuzhiyun */
2210*4882a593Smuzhiyun port->ignore_status_mask = 0;
2211*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
2212*4882a593Smuzhiyun port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
2213*4882a593Smuzhiyun if (termios->c_iflag & IGNBRK) {
2214*4882a593Smuzhiyun port->ignore_status_mask |= ATMEL_US_RXBRK;
2215*4882a593Smuzhiyun /*
2216*4882a593Smuzhiyun * If we're ignoring parity and break indicators,
2217*4882a593Smuzhiyun * ignore overruns too (for real raw support).
2218*4882a593Smuzhiyun */
2219*4882a593Smuzhiyun if (termios->c_iflag & IGNPAR)
2220*4882a593Smuzhiyun port->ignore_status_mask |= ATMEL_US_OVRE;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun /* TODO: Ignore all characters if CREAD is set.*/
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun /* update the per-port timeout */
2225*4882a593Smuzhiyun uart_update_timeout(port, termios->c_cflag, baud);
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun /*
2228*4882a593Smuzhiyun * save/disable interrupts. The tty layer will ensure that the
2229*4882a593Smuzhiyun * transmitter is empty if requested by the caller, so there's
2230*4882a593Smuzhiyun * no need to wait for it here.
2231*4882a593Smuzhiyun */
2232*4882a593Smuzhiyun imr = atmel_uart_readl(port, ATMEL_US_IMR);
2233*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, -1);
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun /* disable receiver and transmitter */
2236*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
2237*4882a593Smuzhiyun atmel_port->tx_stopped = true;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun /* mode */
2240*4882a593Smuzhiyun if (port->rs485.flags & SER_RS485_ENABLED) {
2241*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR,
2242*4882a593Smuzhiyun port->rs485.delay_rts_after_send);
2243*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_RS485;
2244*4882a593Smuzhiyun } else if (port->iso7816.flags & SER_ISO7816_ENABLED) {
2245*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR, port->iso7816.tg);
2246*4882a593Smuzhiyun /* select mck clock, and output */
2247*4882a593Smuzhiyun mode |= ATMEL_US_USCLKS_MCK | ATMEL_US_CLKO;
2248*4882a593Smuzhiyun /* set max iterations */
2249*4882a593Smuzhiyun mode |= ATMEL_US_MAX_ITER(3);
2250*4882a593Smuzhiyun if ((port->iso7816.flags & SER_ISO7816_T_PARAM)
2251*4882a593Smuzhiyun == SER_ISO7816_T(0))
2252*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_ISO7816_T0;
2253*4882a593Smuzhiyun else
2254*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_ISO7816_T1;
2255*4882a593Smuzhiyun } else if (termios->c_cflag & CRTSCTS) {
2256*4882a593Smuzhiyun /* RS232 with hardware handshake (RTS/CTS) */
2257*4882a593Smuzhiyun if (atmel_use_fifo(port) &&
2258*4882a593Smuzhiyun !mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS)) {
2259*4882a593Smuzhiyun /*
2260*4882a593Smuzhiyun * with ATMEL_US_USMODE_HWHS set, the controller will
2261*4882a593Smuzhiyun * be able to drive the RTS pin high/low when the RX
2262*4882a593Smuzhiyun * FIFO is above RXFTHRES/below RXFTHRES2.
2263*4882a593Smuzhiyun * It will also disable the transmitter when the CTS
2264*4882a593Smuzhiyun * pin is high.
2265*4882a593Smuzhiyun * This mode is not activated if CTS pin is a GPIO
2266*4882a593Smuzhiyun * because in this case, the transmitter is always
2267*4882a593Smuzhiyun * disabled (there must be an internal pull-up
2268*4882a593Smuzhiyun * responsible for this behaviour).
2269*4882a593Smuzhiyun * If the RTS pin is a GPIO, the controller won't be
2270*4882a593Smuzhiyun * able to drive it according to the FIFO thresholds,
2271*4882a593Smuzhiyun * but it will be handled by the driver.
2272*4882a593Smuzhiyun */
2273*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_HWHS;
2274*4882a593Smuzhiyun } else {
2275*4882a593Smuzhiyun /*
2276*4882a593Smuzhiyun * For platforms without FIFO, the flow control is
2277*4882a593Smuzhiyun * handled by the driver.
2278*4882a593Smuzhiyun */
2279*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_NORMAL;
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun } else {
2282*4882a593Smuzhiyun /* RS232 without hadware handshake */
2283*4882a593Smuzhiyun mode |= ATMEL_US_USMODE_NORMAL;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun /*
2287*4882a593Smuzhiyun * Set the baud rate:
2288*4882a593Smuzhiyun * Fractional baudrate allows to setup output frequency more
2289*4882a593Smuzhiyun * accurately. This feature is enabled only when using normal mode.
2290*4882a593Smuzhiyun * baudrate = selected clock / (8 * (2 - OVER) * (CD + FP / 8))
2291*4882a593Smuzhiyun * Currently, OVER is always set to 0 so we get
2292*4882a593Smuzhiyun * baudrate = selected clock / (16 * (CD + FP / 8))
2293*4882a593Smuzhiyun * then
2294*4882a593Smuzhiyun * 8 CD + FP = selected clock / (2 * baudrate)
2295*4882a593Smuzhiyun */
2296*4882a593Smuzhiyun if (atmel_port->has_frac_baudrate) {
2297*4882a593Smuzhiyun div = DIV_ROUND_CLOSEST(port->uartclk, baud * 2);
2298*4882a593Smuzhiyun cd = div >> 3;
2299*4882a593Smuzhiyun fp = div & ATMEL_US_FP_MASK;
2300*4882a593Smuzhiyun } else {
2301*4882a593Smuzhiyun cd = uart_get_divisor(port, baud);
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun if (cd > 65535) { /* BRGR is 16-bit, so switch to slower clock */
2305*4882a593Smuzhiyun cd /= 8;
2306*4882a593Smuzhiyun mode |= ATMEL_US_USCLKS_MCK_DIV8;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun quot = cd | fp << ATMEL_US_FP_OFFSET;
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun if (!(port->iso7816.flags & SER_ISO7816_ENABLED))
2311*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_BRGR, quot);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun /* set the mode, clock divisor, parity, stop bits and data size */
2314*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_MR, mode);
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun /*
2317*4882a593Smuzhiyun * when switching the mode, set the RTS line state according to the
2318*4882a593Smuzhiyun * new mode, otherwise keep the former state
2319*4882a593Smuzhiyun */
2320*4882a593Smuzhiyun if ((old_mode & ATMEL_US_USMODE) != (mode & ATMEL_US_USMODE)) {
2321*4882a593Smuzhiyun unsigned int rts_state;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun if ((mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_HWHS) {
2324*4882a593Smuzhiyun /* let the hardware control the RTS line */
2325*4882a593Smuzhiyun rts_state = ATMEL_US_RTSDIS;
2326*4882a593Smuzhiyun } else {
2327*4882a593Smuzhiyun /* force RTS line to low level */
2328*4882a593Smuzhiyun rts_state = ATMEL_US_RTSEN;
2329*4882a593Smuzhiyun }
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, rts_state);
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
2335*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
2336*4882a593Smuzhiyun atmel_port->tx_stopped = false;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun /* restore interrupts */
2339*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, imr);
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun /* CTS flow-control and modem-status interrupts */
2342*4882a593Smuzhiyun if (UART_ENABLE_MS(port, termios->c_cflag))
2343*4882a593Smuzhiyun atmel_enable_ms(port);
2344*4882a593Smuzhiyun else
2345*4882a593Smuzhiyun atmel_disable_ms(port);
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun
atmel_set_ldisc(struct uart_port * port,struct ktermios * termios)2350*4882a593Smuzhiyun static void atmel_set_ldisc(struct uart_port *port, struct ktermios *termios)
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun if (termios->c_line == N_PPS) {
2353*4882a593Smuzhiyun port->flags |= UPF_HARDPPS_CD;
2354*4882a593Smuzhiyun spin_lock_irq(&port->lock);
2355*4882a593Smuzhiyun atmel_enable_ms(port);
2356*4882a593Smuzhiyun spin_unlock_irq(&port->lock);
2357*4882a593Smuzhiyun } else {
2358*4882a593Smuzhiyun port->flags &= ~UPF_HARDPPS_CD;
2359*4882a593Smuzhiyun if (!UART_ENABLE_MS(port, termios->c_cflag)) {
2360*4882a593Smuzhiyun spin_lock_irq(&port->lock);
2361*4882a593Smuzhiyun atmel_disable_ms(port);
2362*4882a593Smuzhiyun spin_unlock_irq(&port->lock);
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun /*
2368*4882a593Smuzhiyun * Return string describing the specified port
2369*4882a593Smuzhiyun */
atmel_type(struct uart_port * port)2370*4882a593Smuzhiyun static const char *atmel_type(struct uart_port *port)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun /*
2376*4882a593Smuzhiyun * Release the memory region(s) being used by 'port'.
2377*4882a593Smuzhiyun */
atmel_release_port(struct uart_port * port)2378*4882a593Smuzhiyun static void atmel_release_port(struct uart_port *port)
2379*4882a593Smuzhiyun {
2380*4882a593Smuzhiyun struct platform_device *mpdev = to_platform_device(port->dev->parent);
2381*4882a593Smuzhiyun int size = resource_size(mpdev->resource);
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun release_mem_region(port->mapbase, size);
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun if (port->flags & UPF_IOREMAP) {
2386*4882a593Smuzhiyun iounmap(port->membase);
2387*4882a593Smuzhiyun port->membase = NULL;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun /*
2392*4882a593Smuzhiyun * Request the memory region(s) being used by 'port'.
2393*4882a593Smuzhiyun */
atmel_request_port(struct uart_port * port)2394*4882a593Smuzhiyun static int atmel_request_port(struct uart_port *port)
2395*4882a593Smuzhiyun {
2396*4882a593Smuzhiyun struct platform_device *mpdev = to_platform_device(port->dev->parent);
2397*4882a593Smuzhiyun int size = resource_size(mpdev->resource);
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun if (!request_mem_region(port->mapbase, size, "atmel_serial"))
2400*4882a593Smuzhiyun return -EBUSY;
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun if (port->flags & UPF_IOREMAP) {
2403*4882a593Smuzhiyun port->membase = ioremap(port->mapbase, size);
2404*4882a593Smuzhiyun if (port->membase == NULL) {
2405*4882a593Smuzhiyun release_mem_region(port->mapbase, size);
2406*4882a593Smuzhiyun return -ENOMEM;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun }
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun return 0;
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun /*
2414*4882a593Smuzhiyun * Configure/autoconfigure the port.
2415*4882a593Smuzhiyun */
atmel_config_port(struct uart_port * port,int flags)2416*4882a593Smuzhiyun static void atmel_config_port(struct uart_port *port, int flags)
2417*4882a593Smuzhiyun {
2418*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE) {
2419*4882a593Smuzhiyun port->type = PORT_ATMEL;
2420*4882a593Smuzhiyun atmel_request_port(port);
2421*4882a593Smuzhiyun }
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun /*
2425*4882a593Smuzhiyun * Verify the new serial_struct (for TIOCSSERIAL).
2426*4882a593Smuzhiyun */
atmel_verify_port(struct uart_port * port,struct serial_struct * ser)2427*4882a593Smuzhiyun static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
2428*4882a593Smuzhiyun {
2429*4882a593Smuzhiyun int ret = 0;
2430*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
2431*4882a593Smuzhiyun ret = -EINVAL;
2432*4882a593Smuzhiyun if (port->irq != ser->irq)
2433*4882a593Smuzhiyun ret = -EINVAL;
2434*4882a593Smuzhiyun if (ser->io_type != SERIAL_IO_MEM)
2435*4882a593Smuzhiyun ret = -EINVAL;
2436*4882a593Smuzhiyun if (port->uartclk / 16 != ser->baud_base)
2437*4882a593Smuzhiyun ret = -EINVAL;
2438*4882a593Smuzhiyun if (port->mapbase != (unsigned long)ser->iomem_base)
2439*4882a593Smuzhiyun ret = -EINVAL;
2440*4882a593Smuzhiyun if (port->iobase != ser->port)
2441*4882a593Smuzhiyun ret = -EINVAL;
2442*4882a593Smuzhiyun if (ser->hub6 != 0)
2443*4882a593Smuzhiyun ret = -EINVAL;
2444*4882a593Smuzhiyun return ret;
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
atmel_poll_get_char(struct uart_port * port)2448*4882a593Smuzhiyun static int atmel_poll_get_char(struct uart_port *port)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_RXRDY))
2451*4882a593Smuzhiyun cpu_relax();
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun return atmel_uart_read_char(port);
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
atmel_poll_put_char(struct uart_port * port,unsigned char ch)2456*4882a593Smuzhiyun static void atmel_poll_put_char(struct uart_port *port, unsigned char ch)
2457*4882a593Smuzhiyun {
2458*4882a593Smuzhiyun while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY))
2459*4882a593Smuzhiyun cpu_relax();
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun atmel_uart_write_char(port, ch);
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun #endif
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun static const struct uart_ops atmel_pops = {
2466*4882a593Smuzhiyun .tx_empty = atmel_tx_empty,
2467*4882a593Smuzhiyun .set_mctrl = atmel_set_mctrl,
2468*4882a593Smuzhiyun .get_mctrl = atmel_get_mctrl,
2469*4882a593Smuzhiyun .stop_tx = atmel_stop_tx,
2470*4882a593Smuzhiyun .start_tx = atmel_start_tx,
2471*4882a593Smuzhiyun .stop_rx = atmel_stop_rx,
2472*4882a593Smuzhiyun .enable_ms = atmel_enable_ms,
2473*4882a593Smuzhiyun .break_ctl = atmel_break_ctl,
2474*4882a593Smuzhiyun .startup = atmel_startup,
2475*4882a593Smuzhiyun .shutdown = atmel_shutdown,
2476*4882a593Smuzhiyun .flush_buffer = atmel_flush_buffer,
2477*4882a593Smuzhiyun .set_termios = atmel_set_termios,
2478*4882a593Smuzhiyun .set_ldisc = atmel_set_ldisc,
2479*4882a593Smuzhiyun .type = atmel_type,
2480*4882a593Smuzhiyun .release_port = atmel_release_port,
2481*4882a593Smuzhiyun .request_port = atmel_request_port,
2482*4882a593Smuzhiyun .config_port = atmel_config_port,
2483*4882a593Smuzhiyun .verify_port = atmel_verify_port,
2484*4882a593Smuzhiyun .pm = atmel_serial_pm,
2485*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
2486*4882a593Smuzhiyun .poll_get_char = atmel_poll_get_char,
2487*4882a593Smuzhiyun .poll_put_char = atmel_poll_put_char,
2488*4882a593Smuzhiyun #endif
2489*4882a593Smuzhiyun };
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun /*
2492*4882a593Smuzhiyun * Configure the port from the platform device resource info.
2493*4882a593Smuzhiyun */
atmel_init_port(struct atmel_uart_port * atmel_port,struct platform_device * pdev)2494*4882a593Smuzhiyun static int atmel_init_port(struct atmel_uart_port *atmel_port,
2495*4882a593Smuzhiyun struct platform_device *pdev)
2496*4882a593Smuzhiyun {
2497*4882a593Smuzhiyun int ret;
2498*4882a593Smuzhiyun struct uart_port *port = &atmel_port->uart;
2499*4882a593Smuzhiyun struct platform_device *mpdev = to_platform_device(pdev->dev.parent);
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun atmel_init_property(atmel_port, pdev);
2502*4882a593Smuzhiyun atmel_set_ops(port);
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun port->iotype = UPIO_MEM;
2505*4882a593Smuzhiyun port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
2506*4882a593Smuzhiyun port->ops = &atmel_pops;
2507*4882a593Smuzhiyun port->fifosize = 1;
2508*4882a593Smuzhiyun port->dev = &pdev->dev;
2509*4882a593Smuzhiyun port->mapbase = mpdev->resource[0].start;
2510*4882a593Smuzhiyun port->irq = mpdev->resource[1].start;
2511*4882a593Smuzhiyun port->rs485_config = atmel_config_rs485;
2512*4882a593Smuzhiyun port->iso7816_config = atmel_config_iso7816;
2513*4882a593Smuzhiyun port->membase = NULL;
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun memset(&atmel_port->rx_ring, 0, sizeof(atmel_port->rx_ring));
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun ret = uart_get_rs485_mode(port);
2518*4882a593Smuzhiyun if (ret)
2519*4882a593Smuzhiyun return ret;
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun /* for console, the clock could already be configured */
2522*4882a593Smuzhiyun if (!atmel_port->clk) {
2523*4882a593Smuzhiyun atmel_port->clk = clk_get(&mpdev->dev, "usart");
2524*4882a593Smuzhiyun if (IS_ERR(atmel_port->clk)) {
2525*4882a593Smuzhiyun ret = PTR_ERR(atmel_port->clk);
2526*4882a593Smuzhiyun atmel_port->clk = NULL;
2527*4882a593Smuzhiyun return ret;
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun ret = clk_prepare_enable(atmel_port->clk);
2530*4882a593Smuzhiyun if (ret) {
2531*4882a593Smuzhiyun clk_put(atmel_port->clk);
2532*4882a593Smuzhiyun atmel_port->clk = NULL;
2533*4882a593Smuzhiyun return ret;
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun port->uartclk = clk_get_rate(atmel_port->clk);
2536*4882a593Smuzhiyun clk_disable_unprepare(atmel_port->clk);
2537*4882a593Smuzhiyun /* only enable clock when USART is in use */
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun
2540*4882a593Smuzhiyun /*
2541*4882a593Smuzhiyun * Use TXEMPTY for interrupt when rs485 or ISO7816 else TXRDY or
2542*4882a593Smuzhiyun * ENDTX|TXBUFE
2543*4882a593Smuzhiyun */
2544*4882a593Smuzhiyun if (atmel_uart_is_half_duplex(port))
2545*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
2546*4882a593Smuzhiyun else if (atmel_use_pdc_tx(port)) {
2547*4882a593Smuzhiyun port->fifosize = PDC_BUFFER_SIZE;
2548*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_ENDTX | ATMEL_US_TXBUFE;
2549*4882a593Smuzhiyun } else {
2550*4882a593Smuzhiyun atmel_port->tx_done_mask = ATMEL_US_TXRDY;
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun return 0;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ATMEL_CONSOLE
atmel_console_putchar(struct uart_port * port,int ch)2557*4882a593Smuzhiyun static void atmel_console_putchar(struct uart_port *port, int ch)
2558*4882a593Smuzhiyun {
2559*4882a593Smuzhiyun while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY))
2560*4882a593Smuzhiyun cpu_relax();
2561*4882a593Smuzhiyun atmel_uart_write_char(port, ch);
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun /*
2565*4882a593Smuzhiyun * Interrupts are disabled on entering
2566*4882a593Smuzhiyun */
atmel_console_write(struct console * co,const char * s,u_int count)2567*4882a593Smuzhiyun static void atmel_console_write(struct console *co, const char *s, u_int count)
2568*4882a593Smuzhiyun {
2569*4882a593Smuzhiyun struct uart_port *port = &atmel_ports[co->index].uart;
2570*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2571*4882a593Smuzhiyun unsigned int status, imr;
2572*4882a593Smuzhiyun unsigned int pdc_tx;
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun /*
2575*4882a593Smuzhiyun * First, save IMR and then disable interrupts
2576*4882a593Smuzhiyun */
2577*4882a593Smuzhiyun imr = atmel_uart_readl(port, ATMEL_US_IMR);
2578*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR,
2579*4882a593Smuzhiyun ATMEL_US_RXRDY | atmel_port->tx_done_mask);
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun /* Store PDC transmit status and disable it */
2582*4882a593Smuzhiyun pdc_tx = atmel_uart_readl(port, ATMEL_PDC_PTSR) & ATMEL_PDC_TXTEN;
2583*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun /* Make sure that tx path is actually able to send characters */
2586*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN);
2587*4882a593Smuzhiyun atmel_port->tx_stopped = false;
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun uart_console_write(port, s, count, atmel_console_putchar);
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun /*
2592*4882a593Smuzhiyun * Finally, wait for transmitter to become empty
2593*4882a593Smuzhiyun * and restore IMR
2594*4882a593Smuzhiyun */
2595*4882a593Smuzhiyun do {
2596*4882a593Smuzhiyun status = atmel_uart_readl(port, ATMEL_US_CSR);
2597*4882a593Smuzhiyun } while (!(status & ATMEL_US_TXRDY));
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun /* Restore PDC transmit status */
2600*4882a593Smuzhiyun if (pdc_tx)
2601*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /* set interrupts back the way they were */
2604*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, imr);
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun /*
2608*4882a593Smuzhiyun * If the port was already initialised (eg, by a boot loader),
2609*4882a593Smuzhiyun * try to determine the current setup.
2610*4882a593Smuzhiyun */
atmel_console_get_options(struct uart_port * port,int * baud,int * parity,int * bits)2611*4882a593Smuzhiyun static void __init atmel_console_get_options(struct uart_port *port, int *baud,
2612*4882a593Smuzhiyun int *parity, int *bits)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun unsigned int mr, quot;
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun /*
2617*4882a593Smuzhiyun * If the baud rate generator isn't running, the port wasn't
2618*4882a593Smuzhiyun * initialized by the boot loader.
2619*4882a593Smuzhiyun */
2620*4882a593Smuzhiyun quot = atmel_uart_readl(port, ATMEL_US_BRGR) & ATMEL_US_CD;
2621*4882a593Smuzhiyun if (!quot)
2622*4882a593Smuzhiyun return;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun mr = atmel_uart_readl(port, ATMEL_US_MR) & ATMEL_US_CHRL;
2625*4882a593Smuzhiyun if (mr == ATMEL_US_CHRL_8)
2626*4882a593Smuzhiyun *bits = 8;
2627*4882a593Smuzhiyun else
2628*4882a593Smuzhiyun *bits = 7;
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun mr = atmel_uart_readl(port, ATMEL_US_MR) & ATMEL_US_PAR;
2631*4882a593Smuzhiyun if (mr == ATMEL_US_PAR_EVEN)
2632*4882a593Smuzhiyun *parity = 'e';
2633*4882a593Smuzhiyun else if (mr == ATMEL_US_PAR_ODD)
2634*4882a593Smuzhiyun *parity = 'o';
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun /*
2637*4882a593Smuzhiyun * The serial core only rounds down when matching this to a
2638*4882a593Smuzhiyun * supported baud rate. Make sure we don't end up slightly
2639*4882a593Smuzhiyun * lower than one of those, as it would make us fall through
2640*4882a593Smuzhiyun * to a much lower baud rate than we really want.
2641*4882a593Smuzhiyun */
2642*4882a593Smuzhiyun *baud = port->uartclk / (16 * (quot - 1));
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun
atmel_console_setup(struct console * co,char * options)2645*4882a593Smuzhiyun static int __init atmel_console_setup(struct console *co, char *options)
2646*4882a593Smuzhiyun {
2647*4882a593Smuzhiyun int ret;
2648*4882a593Smuzhiyun struct uart_port *port = &atmel_ports[co->index].uart;
2649*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2650*4882a593Smuzhiyun int baud = 115200;
2651*4882a593Smuzhiyun int bits = 8;
2652*4882a593Smuzhiyun int parity = 'n';
2653*4882a593Smuzhiyun int flow = 'n';
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun if (port->membase == NULL) {
2656*4882a593Smuzhiyun /* Port not initialized yet - delay setup */
2657*4882a593Smuzhiyun return -ENODEV;
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun ret = clk_prepare_enable(atmel_ports[co->index].clk);
2661*4882a593Smuzhiyun if (ret)
2662*4882a593Smuzhiyun return ret;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IDR, -1);
2665*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
2666*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
2667*4882a593Smuzhiyun atmel_port->tx_stopped = false;
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun if (options)
2670*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
2671*4882a593Smuzhiyun else
2672*4882a593Smuzhiyun atmel_console_get_options(port, &baud, &parity, &bits);
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun return uart_set_options(port, co, baud, parity, bits, flow);
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun static struct uart_driver atmel_uart;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun static struct console atmel_console = {
2680*4882a593Smuzhiyun .name = ATMEL_DEVICENAME,
2681*4882a593Smuzhiyun .write = atmel_console_write,
2682*4882a593Smuzhiyun .device = uart_console_device,
2683*4882a593Smuzhiyun .setup = atmel_console_setup,
2684*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
2685*4882a593Smuzhiyun .index = -1,
2686*4882a593Smuzhiyun .data = &atmel_uart,
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun #define ATMEL_CONSOLE_DEVICE (&atmel_console)
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun #else
2692*4882a593Smuzhiyun #define ATMEL_CONSOLE_DEVICE NULL
2693*4882a593Smuzhiyun #endif
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun static struct uart_driver atmel_uart = {
2696*4882a593Smuzhiyun .owner = THIS_MODULE,
2697*4882a593Smuzhiyun .driver_name = "atmel_serial",
2698*4882a593Smuzhiyun .dev_name = ATMEL_DEVICENAME,
2699*4882a593Smuzhiyun .major = SERIAL_ATMEL_MAJOR,
2700*4882a593Smuzhiyun .minor = MINOR_START,
2701*4882a593Smuzhiyun .nr = ATMEL_MAX_UART,
2702*4882a593Smuzhiyun .cons = ATMEL_CONSOLE_DEVICE,
2703*4882a593Smuzhiyun };
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun #ifdef CONFIG_PM
atmel_serial_clk_will_stop(void)2706*4882a593Smuzhiyun static bool atmel_serial_clk_will_stop(void)
2707*4882a593Smuzhiyun {
2708*4882a593Smuzhiyun #ifdef CONFIG_ARCH_AT91
2709*4882a593Smuzhiyun return at91_suspend_entering_slow_clock();
2710*4882a593Smuzhiyun #else
2711*4882a593Smuzhiyun return false;
2712*4882a593Smuzhiyun #endif
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun
atmel_serial_suspend(struct platform_device * pdev,pm_message_t state)2715*4882a593Smuzhiyun static int atmel_serial_suspend(struct platform_device *pdev,
2716*4882a593Smuzhiyun pm_message_t state)
2717*4882a593Smuzhiyun {
2718*4882a593Smuzhiyun struct uart_port *port = platform_get_drvdata(pdev);
2719*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun if (uart_console(port) && console_suspend_enabled) {
2722*4882a593Smuzhiyun /* Drain the TX shifter */
2723*4882a593Smuzhiyun while (!(atmel_uart_readl(port, ATMEL_US_CSR) &
2724*4882a593Smuzhiyun ATMEL_US_TXEMPTY))
2725*4882a593Smuzhiyun cpu_relax();
2726*4882a593Smuzhiyun }
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun if (uart_console(port) && !console_suspend_enabled) {
2729*4882a593Smuzhiyun /* Cache register values as we won't get a full shutdown/startup
2730*4882a593Smuzhiyun * cycle
2731*4882a593Smuzhiyun */
2732*4882a593Smuzhiyun atmel_port->cache.mr = atmel_uart_readl(port, ATMEL_US_MR);
2733*4882a593Smuzhiyun atmel_port->cache.imr = atmel_uart_readl(port, ATMEL_US_IMR);
2734*4882a593Smuzhiyun atmel_port->cache.brgr = atmel_uart_readl(port, ATMEL_US_BRGR);
2735*4882a593Smuzhiyun atmel_port->cache.rtor = atmel_uart_readl(port,
2736*4882a593Smuzhiyun atmel_port->rtor);
2737*4882a593Smuzhiyun atmel_port->cache.ttgr = atmel_uart_readl(port, ATMEL_US_TTGR);
2738*4882a593Smuzhiyun atmel_port->cache.fmr = atmel_uart_readl(port, ATMEL_US_FMR);
2739*4882a593Smuzhiyun atmel_port->cache.fimr = atmel_uart_readl(port, ATMEL_US_FIMR);
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun /* we can not wake up if we're running on slow clock */
2743*4882a593Smuzhiyun atmel_port->may_wakeup = device_may_wakeup(&pdev->dev);
2744*4882a593Smuzhiyun if (atmel_serial_clk_will_stop()) {
2745*4882a593Smuzhiyun unsigned long flags;
2746*4882a593Smuzhiyun
2747*4882a593Smuzhiyun spin_lock_irqsave(&atmel_port->lock_suspended, flags);
2748*4882a593Smuzhiyun atmel_port->suspended = true;
2749*4882a593Smuzhiyun spin_unlock_irqrestore(&atmel_port->lock_suspended, flags);
2750*4882a593Smuzhiyun device_set_wakeup_enable(&pdev->dev, 0);
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun uart_suspend_port(&atmel_uart, port);
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun return 0;
2756*4882a593Smuzhiyun }
2757*4882a593Smuzhiyun
atmel_serial_resume(struct platform_device * pdev)2758*4882a593Smuzhiyun static int atmel_serial_resume(struct platform_device *pdev)
2759*4882a593Smuzhiyun {
2760*4882a593Smuzhiyun struct uart_port *port = platform_get_drvdata(pdev);
2761*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2762*4882a593Smuzhiyun unsigned long flags;
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun if (uart_console(port) && !console_suspend_enabled) {
2765*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_MR, atmel_port->cache.mr);
2766*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_IER, atmel_port->cache.imr);
2767*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_BRGR, atmel_port->cache.brgr);
2768*4882a593Smuzhiyun atmel_uart_writel(port, atmel_port->rtor,
2769*4882a593Smuzhiyun atmel_port->cache.rtor);
2770*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_TTGR, atmel_port->cache.ttgr);
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun if (atmel_port->fifo_size) {
2773*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_FIFOEN |
2774*4882a593Smuzhiyun ATMEL_US_RXFCLR | ATMEL_US_TXFLCLR);
2775*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_FMR,
2776*4882a593Smuzhiyun atmel_port->cache.fmr);
2777*4882a593Smuzhiyun atmel_uart_writel(port, ATMEL_US_FIER,
2778*4882a593Smuzhiyun atmel_port->cache.fimr);
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun atmel_start_rx(port);
2781*4882a593Smuzhiyun }
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun spin_lock_irqsave(&atmel_port->lock_suspended, flags);
2784*4882a593Smuzhiyun if (atmel_port->pending) {
2785*4882a593Smuzhiyun atmel_handle_receive(port, atmel_port->pending);
2786*4882a593Smuzhiyun atmel_handle_status(port, atmel_port->pending,
2787*4882a593Smuzhiyun atmel_port->pending_status);
2788*4882a593Smuzhiyun atmel_handle_transmit(port, atmel_port->pending);
2789*4882a593Smuzhiyun atmel_port->pending = 0;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun atmel_port->suspended = false;
2792*4882a593Smuzhiyun spin_unlock_irqrestore(&atmel_port->lock_suspended, flags);
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun uart_resume_port(&atmel_uart, port);
2795*4882a593Smuzhiyun device_set_wakeup_enable(&pdev->dev, atmel_port->may_wakeup);
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun return 0;
2798*4882a593Smuzhiyun }
2799*4882a593Smuzhiyun #else
2800*4882a593Smuzhiyun #define atmel_serial_suspend NULL
2801*4882a593Smuzhiyun #define atmel_serial_resume NULL
2802*4882a593Smuzhiyun #endif
2803*4882a593Smuzhiyun
atmel_serial_probe_fifos(struct atmel_uart_port * atmel_port,struct platform_device * pdev)2804*4882a593Smuzhiyun static void atmel_serial_probe_fifos(struct atmel_uart_port *atmel_port,
2805*4882a593Smuzhiyun struct platform_device *pdev)
2806*4882a593Smuzhiyun {
2807*4882a593Smuzhiyun atmel_port->fifo_size = 0;
2808*4882a593Smuzhiyun atmel_port->rts_low = 0;
2809*4882a593Smuzhiyun atmel_port->rts_high = 0;
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node,
2812*4882a593Smuzhiyun "atmel,fifo-size",
2813*4882a593Smuzhiyun &atmel_port->fifo_size))
2814*4882a593Smuzhiyun return;
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun if (!atmel_port->fifo_size)
2817*4882a593Smuzhiyun return;
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun if (atmel_port->fifo_size < ATMEL_MIN_FIFO_SIZE) {
2820*4882a593Smuzhiyun atmel_port->fifo_size = 0;
2821*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid FIFO size\n");
2822*4882a593Smuzhiyun return;
2823*4882a593Smuzhiyun }
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun /*
2826*4882a593Smuzhiyun * 0 <= rts_low <= rts_high <= fifo_size
2827*4882a593Smuzhiyun * Once their CTS line asserted by the remote peer, some x86 UARTs tend
2828*4882a593Smuzhiyun * to flush their internal TX FIFO, commonly up to 16 data, before
2829*4882a593Smuzhiyun * actually stopping to send new data. So we try to set the RTS High
2830*4882a593Smuzhiyun * Threshold to a reasonably high value respecting this 16 data
2831*4882a593Smuzhiyun * empirical rule when possible.
2832*4882a593Smuzhiyun */
2833*4882a593Smuzhiyun atmel_port->rts_high = max_t(int, atmel_port->fifo_size >> 1,
2834*4882a593Smuzhiyun atmel_port->fifo_size - ATMEL_RTS_HIGH_OFFSET);
2835*4882a593Smuzhiyun atmel_port->rts_low = max_t(int, atmel_port->fifo_size >> 2,
2836*4882a593Smuzhiyun atmel_port->fifo_size - ATMEL_RTS_LOW_OFFSET);
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun dev_info(&pdev->dev, "Using FIFO (%u data)\n",
2839*4882a593Smuzhiyun atmel_port->fifo_size);
2840*4882a593Smuzhiyun dev_dbg(&pdev->dev, "RTS High Threshold : %2u data\n",
2841*4882a593Smuzhiyun atmel_port->rts_high);
2842*4882a593Smuzhiyun dev_dbg(&pdev->dev, "RTS Low Threshold : %2u data\n",
2843*4882a593Smuzhiyun atmel_port->rts_low);
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
atmel_serial_probe(struct platform_device * pdev)2846*4882a593Smuzhiyun static int atmel_serial_probe(struct platform_device *pdev)
2847*4882a593Smuzhiyun {
2848*4882a593Smuzhiyun struct atmel_uart_port *atmel_port;
2849*4882a593Smuzhiyun struct device_node *np = pdev->dev.parent->of_node;
2850*4882a593Smuzhiyun void *data;
2851*4882a593Smuzhiyun int ret;
2852*4882a593Smuzhiyun bool rs485_enabled;
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun BUILD_BUG_ON(ATMEL_SERIAL_RINGSIZE & (ATMEL_SERIAL_RINGSIZE - 1));
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun /*
2857*4882a593Smuzhiyun * In device tree there is no node with "atmel,at91rm9200-usart-serial"
2858*4882a593Smuzhiyun * as compatible string. This driver is probed by at91-usart mfd driver
2859*4882a593Smuzhiyun * which is just a wrapper over the atmel_serial driver and
2860*4882a593Smuzhiyun * spi-at91-usart driver. All attributes needed by this driver are
2861*4882a593Smuzhiyun * found in of_node of parent.
2862*4882a593Smuzhiyun */
2863*4882a593Smuzhiyun pdev->dev.of_node = np;
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun ret = of_alias_get_id(np, "serial");
2866*4882a593Smuzhiyun if (ret < 0)
2867*4882a593Smuzhiyun /* port id not found in platform data nor device-tree aliases:
2868*4882a593Smuzhiyun * auto-enumerate it */
2869*4882a593Smuzhiyun ret = find_first_zero_bit(atmel_ports_in_use, ATMEL_MAX_UART);
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun if (ret >= ATMEL_MAX_UART) {
2872*4882a593Smuzhiyun ret = -ENODEV;
2873*4882a593Smuzhiyun goto err;
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun
2876*4882a593Smuzhiyun if (test_and_set_bit(ret, atmel_ports_in_use)) {
2877*4882a593Smuzhiyun /* port already in use */
2878*4882a593Smuzhiyun ret = -EBUSY;
2879*4882a593Smuzhiyun goto err;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun atmel_port = &atmel_ports[ret];
2883*4882a593Smuzhiyun atmel_port->backup_imr = 0;
2884*4882a593Smuzhiyun atmel_port->uart.line = ret;
2885*4882a593Smuzhiyun atmel_port->uart.has_sysrq = IS_ENABLED(CONFIG_SERIAL_ATMEL_CONSOLE);
2886*4882a593Smuzhiyun atmel_serial_probe_fifos(atmel_port, pdev);
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun atomic_set(&atmel_port->tasklet_shutdown, 0);
2889*4882a593Smuzhiyun spin_lock_init(&atmel_port->lock_suspended);
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun ret = atmel_init_port(atmel_port, pdev);
2892*4882a593Smuzhiyun if (ret)
2893*4882a593Smuzhiyun goto err_clear_bit;
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun atmel_port->gpios = mctrl_gpio_init(&atmel_port->uart, 0);
2896*4882a593Smuzhiyun if (IS_ERR(atmel_port->gpios)) {
2897*4882a593Smuzhiyun ret = PTR_ERR(atmel_port->gpios);
2898*4882a593Smuzhiyun goto err_clear_bit;
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun if (!atmel_use_pdc_rx(&atmel_port->uart)) {
2902*4882a593Smuzhiyun ret = -ENOMEM;
2903*4882a593Smuzhiyun data = kmalloc_array(ATMEL_SERIAL_RINGSIZE,
2904*4882a593Smuzhiyun sizeof(struct atmel_uart_char),
2905*4882a593Smuzhiyun GFP_KERNEL);
2906*4882a593Smuzhiyun if (!data)
2907*4882a593Smuzhiyun goto err_alloc_ring;
2908*4882a593Smuzhiyun atmel_port->rx_ring.buf = data;
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun rs485_enabled = atmel_port->uart.rs485.flags & SER_RS485_ENABLED;
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun ret = uart_add_one_port(&atmel_uart, &atmel_port->uart);
2914*4882a593Smuzhiyun if (ret)
2915*4882a593Smuzhiyun goto err_add_port;
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ATMEL_CONSOLE
2918*4882a593Smuzhiyun if (uart_console(&atmel_port->uart)
2919*4882a593Smuzhiyun && ATMEL_CONSOLE_DEVICE->flags & CON_ENABLED) {
2920*4882a593Smuzhiyun /*
2921*4882a593Smuzhiyun * The serial core enabled the clock for us, so undo
2922*4882a593Smuzhiyun * the clk_prepare_enable() in atmel_console_setup()
2923*4882a593Smuzhiyun */
2924*4882a593Smuzhiyun clk_disable_unprepare(atmel_port->clk);
2925*4882a593Smuzhiyun }
2926*4882a593Smuzhiyun #endif
2927*4882a593Smuzhiyun
2928*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, 1);
2929*4882a593Smuzhiyun platform_set_drvdata(pdev, atmel_port);
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun /*
2932*4882a593Smuzhiyun * The peripheral clock has been disabled by atmel_init_port():
2933*4882a593Smuzhiyun * enable it before accessing I/O registers
2934*4882a593Smuzhiyun */
2935*4882a593Smuzhiyun clk_prepare_enable(atmel_port->clk);
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun if (rs485_enabled) {
2938*4882a593Smuzhiyun atmel_uart_writel(&atmel_port->uart, ATMEL_US_MR,
2939*4882a593Smuzhiyun ATMEL_US_USMODE_NORMAL);
2940*4882a593Smuzhiyun atmel_uart_writel(&atmel_port->uart, ATMEL_US_CR,
2941*4882a593Smuzhiyun ATMEL_US_RTSEN);
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun /*
2945*4882a593Smuzhiyun * Get port name of usart or uart
2946*4882a593Smuzhiyun */
2947*4882a593Smuzhiyun atmel_get_ip_name(&atmel_port->uart);
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun /*
2950*4882a593Smuzhiyun * The peripheral clock can now safely be disabled till the port
2951*4882a593Smuzhiyun * is used
2952*4882a593Smuzhiyun */
2953*4882a593Smuzhiyun clk_disable_unprepare(atmel_port->clk);
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun return 0;
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun err_add_port:
2958*4882a593Smuzhiyun kfree(atmel_port->rx_ring.buf);
2959*4882a593Smuzhiyun atmel_port->rx_ring.buf = NULL;
2960*4882a593Smuzhiyun err_alloc_ring:
2961*4882a593Smuzhiyun if (!uart_console(&atmel_port->uart)) {
2962*4882a593Smuzhiyun clk_put(atmel_port->clk);
2963*4882a593Smuzhiyun atmel_port->clk = NULL;
2964*4882a593Smuzhiyun }
2965*4882a593Smuzhiyun err_clear_bit:
2966*4882a593Smuzhiyun clear_bit(atmel_port->uart.line, atmel_ports_in_use);
2967*4882a593Smuzhiyun err:
2968*4882a593Smuzhiyun return ret;
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun /*
2972*4882a593Smuzhiyun * Even if the driver is not modular, it makes sense to be able to
2973*4882a593Smuzhiyun * unbind a device: there can be many bound devices, and there are
2974*4882a593Smuzhiyun * situations where dynamic binding and unbinding can be useful.
2975*4882a593Smuzhiyun *
2976*4882a593Smuzhiyun * For example, a connected device can require a specific firmware update
2977*4882a593Smuzhiyun * protocol that needs bitbanging on IO lines, but use the regular serial
2978*4882a593Smuzhiyun * port in the normal case.
2979*4882a593Smuzhiyun */
atmel_serial_remove(struct platform_device * pdev)2980*4882a593Smuzhiyun static int atmel_serial_remove(struct platform_device *pdev)
2981*4882a593Smuzhiyun {
2982*4882a593Smuzhiyun struct uart_port *port = platform_get_drvdata(pdev);
2983*4882a593Smuzhiyun struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2984*4882a593Smuzhiyun int ret = 0;
2985*4882a593Smuzhiyun
2986*4882a593Smuzhiyun tasklet_kill(&atmel_port->tasklet_rx);
2987*4882a593Smuzhiyun tasklet_kill(&atmel_port->tasklet_tx);
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, 0);
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun ret = uart_remove_one_port(&atmel_uart, port);
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun kfree(atmel_port->rx_ring.buf);
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun /* "port" is allocated statically, so we shouldn't free it */
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun clear_bit(port->line, atmel_ports_in_use);
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun clk_put(atmel_port->clk);
3000*4882a593Smuzhiyun atmel_port->clk = NULL;
3001*4882a593Smuzhiyun pdev->dev.of_node = NULL;
3002*4882a593Smuzhiyun
3003*4882a593Smuzhiyun return ret;
3004*4882a593Smuzhiyun }
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun static struct platform_driver atmel_serial_driver = {
3007*4882a593Smuzhiyun .probe = atmel_serial_probe,
3008*4882a593Smuzhiyun .remove = atmel_serial_remove,
3009*4882a593Smuzhiyun .suspend = atmel_serial_suspend,
3010*4882a593Smuzhiyun .resume = atmel_serial_resume,
3011*4882a593Smuzhiyun .driver = {
3012*4882a593Smuzhiyun .name = "atmel_usart_serial",
3013*4882a593Smuzhiyun .of_match_table = of_match_ptr(atmel_serial_dt_ids),
3014*4882a593Smuzhiyun },
3015*4882a593Smuzhiyun };
3016*4882a593Smuzhiyun
atmel_serial_init(void)3017*4882a593Smuzhiyun static int __init atmel_serial_init(void)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun int ret;
3020*4882a593Smuzhiyun
3021*4882a593Smuzhiyun ret = uart_register_driver(&atmel_uart);
3022*4882a593Smuzhiyun if (ret)
3023*4882a593Smuzhiyun return ret;
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun ret = platform_driver_register(&atmel_serial_driver);
3026*4882a593Smuzhiyun if (ret)
3027*4882a593Smuzhiyun uart_unregister_driver(&atmel_uart);
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun return ret;
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun device_initcall(atmel_serial_init);
3032