xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/arc_uart.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ARC On-Chip(fpga) UART Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010-2012 Synopsys, Inc. (www.synopsys.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * vineetg: July 10th 2012
8*4882a593Smuzhiyun  *  -Decoupled the driver from arch/arc
9*4882a593Smuzhiyun  *    +Using platform_get_resource() for irq/membase (thx to bfin_uart.c)
10*4882a593Smuzhiyun  *    +Using early_platform_xxx() for early console (thx to mach-shmobile/xxx)
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Vineetg: Aug 21st 2010
13*4882a593Smuzhiyun  *  -Is uart_tx_stopped() not done in tty write path as it has already been
14*4882a593Smuzhiyun  *   taken care of, in serial core
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * Vineetg: Aug 18th 2010
17*4882a593Smuzhiyun  *  -New Serial Core based ARC UART driver
18*4882a593Smuzhiyun  *  -Derived largely from blackfin driver albiet with some major tweaks
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * TODO:
21*4882a593Smuzhiyun  *  -check if sysreq works
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/serial.h>
26*4882a593Smuzhiyun #include <linux/console.h>
27*4882a593Smuzhiyun #include <linux/sysrq.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/tty.h>
30*4882a593Smuzhiyun #include <linux/tty_flip.h>
31*4882a593Smuzhiyun #include <linux/serial_core.h>
32*4882a593Smuzhiyun #include <linux/io.h>
33*4882a593Smuzhiyun #include <linux/of_irq.h>
34*4882a593Smuzhiyun #include <linux/of_address.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*************************************
37*4882a593Smuzhiyun  * ARC UART Hardware Specs
38*4882a593Smuzhiyun  ************************************/
39*4882a593Smuzhiyun #define ARC_UART_TX_FIFO_SIZE  1
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * UART Register set (this is not a Standards Compliant IP)
43*4882a593Smuzhiyun  * Also each reg is Word aligned, but only 8 bits wide
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define R_ID0	0
46*4882a593Smuzhiyun #define R_ID1	4
47*4882a593Smuzhiyun #define R_ID2	8
48*4882a593Smuzhiyun #define R_ID3	12
49*4882a593Smuzhiyun #define R_DATA	16
50*4882a593Smuzhiyun #define R_STS	20
51*4882a593Smuzhiyun #define R_BAUDL	24
52*4882a593Smuzhiyun #define R_BAUDH	28
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Bits for UART Status Reg (R/W) */
55*4882a593Smuzhiyun #define RXIENB  0x04	/* Receive Interrupt Enable */
56*4882a593Smuzhiyun #define TXIENB  0x40	/* Transmit Interrupt Enable */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define RXEMPTY 0x20	/* Receive FIFO Empty: No char receivede */
59*4882a593Smuzhiyun #define TXEMPTY 0x80	/* Transmit FIFO Empty, thus char can be written into */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define RXFULL  0x08	/* Receive FIFO full */
62*4882a593Smuzhiyun #define RXFULL1 0x10	/* Receive FIFO has space for 1 char (tot space=4) */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define RXFERR  0x01	/* Frame Error: Stop Bit not detected */
65*4882a593Smuzhiyun #define RXOERR  0x02	/* OverFlow Err: Char recv but RXFULL still set */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Uart bit fiddling helpers: lowest level */
68*4882a593Smuzhiyun #define RBASE(port, reg)      (port->membase + reg)
69*4882a593Smuzhiyun #define UART_REG_SET(u, r, v) writeb((v), RBASE(u, r))
70*4882a593Smuzhiyun #define UART_REG_GET(u, r)    readb(RBASE(u, r))
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define UART_REG_OR(u, r, v)  UART_REG_SET(u, r, UART_REG_GET(u, r) | (v))
73*4882a593Smuzhiyun #define UART_REG_CLR(u, r, v) UART_REG_SET(u, r, UART_REG_GET(u, r) & ~(v))
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Uart bit fiddling helpers: API level */
76*4882a593Smuzhiyun #define UART_SET_DATA(uart, val)   UART_REG_SET(uart, R_DATA, val)
77*4882a593Smuzhiyun #define UART_GET_DATA(uart)        UART_REG_GET(uart, R_DATA)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define UART_SET_BAUDH(uart, val)  UART_REG_SET(uart, R_BAUDH, val)
80*4882a593Smuzhiyun #define UART_SET_BAUDL(uart, val)  UART_REG_SET(uart, R_BAUDL, val)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define UART_CLR_STATUS(uart, val) UART_REG_CLR(uart, R_STS, val)
83*4882a593Smuzhiyun #define UART_GET_STATUS(uart)      UART_REG_GET(uart, R_STS)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define UART_ALL_IRQ_DISABLE(uart) UART_REG_CLR(uart, R_STS, RXIENB|TXIENB)
86*4882a593Smuzhiyun #define UART_RX_IRQ_DISABLE(uart)  UART_REG_CLR(uart, R_STS, RXIENB)
87*4882a593Smuzhiyun #define UART_TX_IRQ_DISABLE(uart)  UART_REG_CLR(uart, R_STS, TXIENB)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define UART_ALL_IRQ_ENABLE(uart)  UART_REG_OR(uart, R_STS, RXIENB|TXIENB)
90*4882a593Smuzhiyun #define UART_RX_IRQ_ENABLE(uart)   UART_REG_OR(uart, R_STS, RXIENB)
91*4882a593Smuzhiyun #define UART_TX_IRQ_ENABLE(uart)   UART_REG_OR(uart, R_STS, TXIENB)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define ARC_SERIAL_DEV_NAME	"ttyARC"
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct arc_uart_port {
96*4882a593Smuzhiyun 	struct uart_port port;
97*4882a593Smuzhiyun 	unsigned long baud;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define to_arc_port(uport)  container_of(uport, struct arc_uart_port, port)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static struct arc_uart_port arc_uart_ports[CONFIG_SERIAL_ARC_NR_PORTS];
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ARC_CONSOLE
105*4882a593Smuzhiyun static struct console arc_console;
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define DRIVER_NAME	"arc-uart"
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static struct uart_driver arc_uart_driver = {
111*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
112*4882a593Smuzhiyun 	.driver_name	= DRIVER_NAME,
113*4882a593Smuzhiyun 	.dev_name	= ARC_SERIAL_DEV_NAME,
114*4882a593Smuzhiyun 	.major		= 0,
115*4882a593Smuzhiyun 	.minor		= 0,
116*4882a593Smuzhiyun 	.nr		= CONFIG_SERIAL_ARC_NR_PORTS,
117*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ARC_CONSOLE
118*4882a593Smuzhiyun 	.cons		= &arc_console,
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
arc_serial_stop_rx(struct uart_port * port)122*4882a593Smuzhiyun static void arc_serial_stop_rx(struct uart_port *port)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	UART_RX_IRQ_DISABLE(port);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
arc_serial_stop_tx(struct uart_port * port)127*4882a593Smuzhiyun static void arc_serial_stop_tx(struct uart_port *port)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	while (!(UART_GET_STATUS(port) & TXEMPTY))
130*4882a593Smuzhiyun 		cpu_relax();
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	UART_TX_IRQ_DISABLE(port);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * Return TIOCSER_TEMT when transmitter is not busy.
137*4882a593Smuzhiyun  */
arc_serial_tx_empty(struct uart_port * port)138*4882a593Smuzhiyun static unsigned int arc_serial_tx_empty(struct uart_port *port)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	unsigned int stat;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	stat = UART_GET_STATUS(port);
143*4882a593Smuzhiyun 	if (stat & TXEMPTY)
144*4882a593Smuzhiyun 		return TIOCSER_TEMT;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * Driver internal routine, used by both tty(serial core) as well as tx-isr
151*4882a593Smuzhiyun  *  -Called under spinlock in either cases
152*4882a593Smuzhiyun  *  -also tty->stopped has already been checked
153*4882a593Smuzhiyun  *     = by uart_start( ) before calling us
154*4882a593Smuzhiyun  *     = tx_ist checks that too before calling
155*4882a593Smuzhiyun  */
arc_serial_tx_chars(struct uart_port * port)156*4882a593Smuzhiyun static void arc_serial_tx_chars(struct uart_port *port)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
159*4882a593Smuzhiyun 	int sent = 0;
160*4882a593Smuzhiyun 	unsigned char ch;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (unlikely(port->x_char)) {
163*4882a593Smuzhiyun 		UART_SET_DATA(port, port->x_char);
164*4882a593Smuzhiyun 		port->icount.tx++;
165*4882a593Smuzhiyun 		port->x_char = 0;
166*4882a593Smuzhiyun 		sent = 1;
167*4882a593Smuzhiyun 	} else if (!uart_circ_empty(xmit)) {
168*4882a593Smuzhiyun 		ch = xmit->buf[xmit->tail];
169*4882a593Smuzhiyun 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
170*4882a593Smuzhiyun 		port->icount.tx++;
171*4882a593Smuzhiyun 		while (!(UART_GET_STATUS(port) & TXEMPTY))
172*4882a593Smuzhiyun 			cpu_relax();
173*4882a593Smuzhiyun 		UART_SET_DATA(port, ch);
174*4882a593Smuzhiyun 		sent = 1;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/*
178*4882a593Smuzhiyun 	 * If num chars in xmit buffer are too few, ask tty layer for more.
179*4882a593Smuzhiyun 	 * By Hard ISR to schedule processing in software interrupt part
180*4882a593Smuzhiyun 	 */
181*4882a593Smuzhiyun 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
182*4882a593Smuzhiyun 		uart_write_wakeup(port);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (sent)
185*4882a593Smuzhiyun 		UART_TX_IRQ_ENABLE(port);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun  * port is locked and interrupts are disabled
190*4882a593Smuzhiyun  * uart_start( ) calls us under the port spinlock irqsave
191*4882a593Smuzhiyun  */
arc_serial_start_tx(struct uart_port * port)192*4882a593Smuzhiyun static void arc_serial_start_tx(struct uart_port *port)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	arc_serial_tx_chars(port);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
arc_serial_rx_chars(struct uart_port * port,unsigned int status)197*4882a593Smuzhiyun static void arc_serial_rx_chars(struct uart_port *port, unsigned int status)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	unsigned int ch, flg = 0;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/*
202*4882a593Smuzhiyun 	 * UART has 4 deep RX-FIFO. Driver's recongnition of this fact
203*4882a593Smuzhiyun 	 * is very subtle. Here's how ...
204*4882a593Smuzhiyun 	 * Upon getting a RX-Intr, such that RX-EMPTY=0, meaning data available,
205*4882a593Smuzhiyun 	 * driver reads the DATA Reg and keeps doing that in a loop, until
206*4882a593Smuzhiyun 	 * RX-EMPTY=1. Multiple chars being avail, with a single Interrupt,
207*4882a593Smuzhiyun 	 * before RX-EMPTY=0, implies some sort of buffering going on in the
208*4882a593Smuzhiyun 	 * controller, which is indeed the Rx-FIFO.
209*4882a593Smuzhiyun 	 */
210*4882a593Smuzhiyun 	do {
211*4882a593Smuzhiyun 		/*
212*4882a593Smuzhiyun 		 * This could be an Rx Intr for err (no data),
213*4882a593Smuzhiyun 		 * so check err and clear that Intr first
214*4882a593Smuzhiyun 		 */
215*4882a593Smuzhiyun 		if (unlikely(status & (RXOERR | RXFERR))) {
216*4882a593Smuzhiyun 			if (status & RXOERR) {
217*4882a593Smuzhiyun 				port->icount.overrun++;
218*4882a593Smuzhiyun 				flg = TTY_OVERRUN;
219*4882a593Smuzhiyun 				UART_CLR_STATUS(port, RXOERR);
220*4882a593Smuzhiyun 			}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 			if (status & RXFERR) {
223*4882a593Smuzhiyun 				port->icount.frame++;
224*4882a593Smuzhiyun 				flg = TTY_FRAME;
225*4882a593Smuzhiyun 				UART_CLR_STATUS(port, RXFERR);
226*4882a593Smuzhiyun 			}
227*4882a593Smuzhiyun 		} else
228*4882a593Smuzhiyun 			flg = TTY_NORMAL;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		if (status & RXEMPTY)
231*4882a593Smuzhiyun 			continue;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		ch = UART_GET_DATA(port);
234*4882a593Smuzhiyun 		port->icount.rx++;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		if (!(uart_handle_sysrq_char(port, ch)))
237*4882a593Smuzhiyun 			uart_insert_char(port, status, RXOERR, ch, flg);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		spin_unlock(&port->lock);
240*4882a593Smuzhiyun 		tty_flip_buffer_push(&port->state->port);
241*4882a593Smuzhiyun 		spin_lock(&port->lock);
242*4882a593Smuzhiyun 	} while (!((status = UART_GET_STATUS(port)) & RXEMPTY));
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun  * A note on the Interrupt handling state machine of this driver
247*4882a593Smuzhiyun  *
248*4882a593Smuzhiyun  * kernel printk writes funnel thru the console driver framework and in order
249*4882a593Smuzhiyun  * to keep things simple as well as efficient, it writes to UART in polled
250*4882a593Smuzhiyun  * mode, in one shot, and exits.
251*4882a593Smuzhiyun  *
252*4882a593Smuzhiyun  * OTOH, Userland output (via tty layer), uses interrupt based writes as there
253*4882a593Smuzhiyun  * can be undeterministic delay between char writes.
254*4882a593Smuzhiyun  *
255*4882a593Smuzhiyun  * Thus Rx-interrupts are always enabled, while tx-interrupts are by default
256*4882a593Smuzhiyun  * disabled.
257*4882a593Smuzhiyun  *
258*4882a593Smuzhiyun  * When tty has some data to send out, serial core calls driver's start_tx
259*4882a593Smuzhiyun  * which
260*4882a593Smuzhiyun  *   -checks-if-tty-buffer-has-char-to-send
261*4882a593Smuzhiyun  *   -writes-data-to-uart
262*4882a593Smuzhiyun  *   -enable-tx-intr
263*4882a593Smuzhiyun  *
264*4882a593Smuzhiyun  * Once data bits are pushed out, controller raises the Tx-room-avail-Interrupt.
265*4882a593Smuzhiyun  * The first thing Tx ISR does is disable further Tx interrupts (as this could
266*4882a593Smuzhiyun  * be the last char to send, before settling down into the quiet polled mode).
267*4882a593Smuzhiyun  * It then calls the exact routine used by tty layer write to send out any
268*4882a593Smuzhiyun  * more char in tty buffer. In case of sending, it re-enables Tx-intr. In case
269*4882a593Smuzhiyun  * of no data, it remains disabled.
270*4882a593Smuzhiyun  * This is how the transmit state machine is dynamically switched on/off
271*4882a593Smuzhiyun  */
272*4882a593Smuzhiyun 
arc_serial_isr(int irq,void * dev_id)273*4882a593Smuzhiyun static irqreturn_t arc_serial_isr(int irq, void *dev_id)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct uart_port *port = dev_id;
276*4882a593Smuzhiyun 	unsigned int status;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	status = UART_GET_STATUS(port);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/*
281*4882a593Smuzhiyun 	 * Single IRQ for both Rx (data available) Tx (room available) Interrupt
282*4882a593Smuzhiyun 	 * notifications from the UART Controller.
283*4882a593Smuzhiyun 	 * To demultiplex between the two, we check the relevant bits
284*4882a593Smuzhiyun 	 */
285*4882a593Smuzhiyun 	if (status & RXIENB) {
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		/* already in ISR, no need of xx_irqsave */
288*4882a593Smuzhiyun 		spin_lock(&port->lock);
289*4882a593Smuzhiyun 		arc_serial_rx_chars(port, status);
290*4882a593Smuzhiyun 		spin_unlock(&port->lock);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if ((status & TXIENB) && (status & TXEMPTY)) {
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		/* Unconditionally disable further Tx-Interrupts.
296*4882a593Smuzhiyun 		 * will be enabled by tx_chars() if needed.
297*4882a593Smuzhiyun 		 */
298*4882a593Smuzhiyun 		UART_TX_IRQ_DISABLE(port);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		spin_lock(&port->lock);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		if (!uart_tx_stopped(port))
303*4882a593Smuzhiyun 			arc_serial_tx_chars(port);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		spin_unlock(&port->lock);
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return IRQ_HANDLED;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
arc_serial_get_mctrl(struct uart_port * port)311*4882a593Smuzhiyun static unsigned int arc_serial_get_mctrl(struct uart_port *port)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * Pretend we have a Modem status reg and following bits are
315*4882a593Smuzhiyun 	 *  always set, to satify the serial core state machine
316*4882a593Smuzhiyun 	 *  (DSR) Data Set Ready
317*4882a593Smuzhiyun 	 *  (CTS) Clear To Send
318*4882a593Smuzhiyun 	 *  (CAR) Carrier Detect
319*4882a593Smuzhiyun 	 */
320*4882a593Smuzhiyun 	return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
arc_serial_set_mctrl(struct uart_port * port,unsigned int mctrl)323*4882a593Smuzhiyun static void arc_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	/* MCR not present */
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
arc_serial_break_ctl(struct uart_port * port,int break_state)328*4882a593Smuzhiyun static void arc_serial_break_ctl(struct uart_port *port, int break_state)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	/* ARC UART doesn't support sending Break signal */
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
arc_serial_startup(struct uart_port * port)333*4882a593Smuzhiyun static int arc_serial_startup(struct uart_port *port)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	/* Before we hook up the ISR, Disable all UART Interrupts */
336*4882a593Smuzhiyun 	UART_ALL_IRQ_DISABLE(port);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (request_irq(port->irq, arc_serial_isr, 0, "arc uart rx-tx", port)) {
339*4882a593Smuzhiyun 		dev_warn(port->dev, "Unable to attach ARC UART intr\n");
340*4882a593Smuzhiyun 		return -EBUSY;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	UART_RX_IRQ_ENABLE(port); /* Only Rx IRQ enabled to begin with */
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* This is not really needed */
arc_serial_shutdown(struct uart_port * port)349*4882a593Smuzhiyun static void arc_serial_shutdown(struct uart_port *port)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	free_irq(port->irq, port);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static void
arc_serial_set_termios(struct uart_port * port,struct ktermios * new,struct ktermios * old)355*4882a593Smuzhiyun arc_serial_set_termios(struct uart_port *port, struct ktermios *new,
356*4882a593Smuzhiyun 		       struct ktermios *old)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct arc_uart_port *uart = to_arc_port(port);
359*4882a593Smuzhiyun 	unsigned int baud, uartl, uarth, hw_val;
360*4882a593Smuzhiyun 	unsigned long flags;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/*
363*4882a593Smuzhiyun 	 * Use the generic handler so that any specially encoded baud rates
364*4882a593Smuzhiyun 	 * such as SPD_xx flags or "%B0" can be handled
365*4882a593Smuzhiyun 	 * Max Baud I suppose will not be more than current 115K * 4
366*4882a593Smuzhiyun 	 * Formula for ARC UART is: hw-val = ((CLK/(BAUD*4)) -1)
367*4882a593Smuzhiyun 	 * spread over two 8-bit registers
368*4882a593Smuzhiyun 	 */
369*4882a593Smuzhiyun 	baud = uart_get_baud_rate(port, new, old, 0, 460800);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	hw_val = port->uartclk / (uart->baud * 4) - 1;
372*4882a593Smuzhiyun 	uartl = hw_val & 0xFF;
373*4882a593Smuzhiyun 	uarth = (hw_val >> 8) & 0xFF;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	UART_ALL_IRQ_DISABLE(port);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	UART_SET_BAUDL(port, uartl);
380*4882a593Smuzhiyun 	UART_SET_BAUDH(port, uarth);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	UART_RX_IRQ_ENABLE(port);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/*
385*4882a593Smuzhiyun 	 * UART doesn't support Parity/Hardware Flow Control;
386*4882a593Smuzhiyun 	 * Only supports 8N1 character size
387*4882a593Smuzhiyun 	 */
388*4882a593Smuzhiyun 	new->c_cflag &= ~(CMSPAR|CRTSCTS|CSIZE);
389*4882a593Smuzhiyun 	new->c_cflag |= CS8;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (old)
392*4882a593Smuzhiyun 		tty_termios_copy_hw(new, old);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* Don't rewrite B0 */
395*4882a593Smuzhiyun 	if (tty_termios_baud_rate(new))
396*4882a593Smuzhiyun 		tty_termios_encode_baud_rate(new, baud, baud);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	uart_update_timeout(port, new->c_cflag, baud);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
arc_serial_type(struct uart_port * port)403*4882a593Smuzhiyun static const char *arc_serial_type(struct uart_port *port)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	return port->type == PORT_ARC ? DRIVER_NAME : NULL;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
arc_serial_release_port(struct uart_port * port)408*4882a593Smuzhiyun static void arc_serial_release_port(struct uart_port *port)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
arc_serial_request_port(struct uart_port * port)412*4882a593Smuzhiyun static int arc_serial_request_port(struct uart_port *port)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun  * Verify the new serial_struct (for TIOCSSERIAL).
419*4882a593Smuzhiyun  */
420*4882a593Smuzhiyun static int
arc_serial_verify_port(struct uart_port * port,struct serial_struct * ser)421*4882a593Smuzhiyun arc_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	if (port->type != PORT_UNKNOWN && ser->type != PORT_ARC)
424*4882a593Smuzhiyun 		return -EINVAL;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun  * Configure/autoconfigure the port.
431*4882a593Smuzhiyun  */
arc_serial_config_port(struct uart_port * port,int flags)432*4882a593Smuzhiyun static void arc_serial_config_port(struct uart_port *port, int flags)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	if (flags & UART_CONFIG_TYPE)
435*4882a593Smuzhiyun 		port->type = PORT_ARC;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
439*4882a593Smuzhiyun 
arc_serial_poll_putchar(struct uart_port * port,unsigned char chr)440*4882a593Smuzhiyun static void arc_serial_poll_putchar(struct uart_port *port, unsigned char chr)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	while (!(UART_GET_STATUS(port) & TXEMPTY))
443*4882a593Smuzhiyun 		cpu_relax();
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	UART_SET_DATA(port, chr);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
arc_serial_poll_getchar(struct uart_port * port)448*4882a593Smuzhiyun static int arc_serial_poll_getchar(struct uart_port *port)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	unsigned char chr;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	while (!(UART_GET_STATUS(port) & RXEMPTY))
453*4882a593Smuzhiyun 		cpu_relax();
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	chr = UART_GET_DATA(port);
456*4882a593Smuzhiyun 	return chr;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun #endif
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const struct uart_ops arc_serial_pops = {
461*4882a593Smuzhiyun 	.tx_empty	= arc_serial_tx_empty,
462*4882a593Smuzhiyun 	.set_mctrl	= arc_serial_set_mctrl,
463*4882a593Smuzhiyun 	.get_mctrl	= arc_serial_get_mctrl,
464*4882a593Smuzhiyun 	.stop_tx	= arc_serial_stop_tx,
465*4882a593Smuzhiyun 	.start_tx	= arc_serial_start_tx,
466*4882a593Smuzhiyun 	.stop_rx	= arc_serial_stop_rx,
467*4882a593Smuzhiyun 	.break_ctl	= arc_serial_break_ctl,
468*4882a593Smuzhiyun 	.startup	= arc_serial_startup,
469*4882a593Smuzhiyun 	.shutdown	= arc_serial_shutdown,
470*4882a593Smuzhiyun 	.set_termios	= arc_serial_set_termios,
471*4882a593Smuzhiyun 	.type		= arc_serial_type,
472*4882a593Smuzhiyun 	.release_port	= arc_serial_release_port,
473*4882a593Smuzhiyun 	.request_port	= arc_serial_request_port,
474*4882a593Smuzhiyun 	.config_port	= arc_serial_config_port,
475*4882a593Smuzhiyun 	.verify_port	= arc_serial_verify_port,
476*4882a593Smuzhiyun #ifdef CONFIG_CONSOLE_POLL
477*4882a593Smuzhiyun 	.poll_put_char = arc_serial_poll_putchar,
478*4882a593Smuzhiyun 	.poll_get_char = arc_serial_poll_getchar,
479*4882a593Smuzhiyun #endif
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_ARC_CONSOLE
483*4882a593Smuzhiyun 
arc_serial_console_setup(struct console * co,char * options)484*4882a593Smuzhiyun static int arc_serial_console_setup(struct console *co, char *options)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct uart_port *port;
487*4882a593Smuzhiyun 	int baud = 115200;
488*4882a593Smuzhiyun 	int bits = 8;
489*4882a593Smuzhiyun 	int parity = 'n';
490*4882a593Smuzhiyun 	int flow = 'n';
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (co->index < 0 || co->index >= CONFIG_SERIAL_ARC_NR_PORTS)
493*4882a593Smuzhiyun 		return -ENODEV;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/*
496*4882a593Smuzhiyun 	 * The uart port backing the console (e.g. ttyARC1) might not have been
497*4882a593Smuzhiyun 	 * init yet. If so, defer the console setup to after the port.
498*4882a593Smuzhiyun 	 */
499*4882a593Smuzhiyun 	port = &arc_uart_ports[co->index].port;
500*4882a593Smuzhiyun 	if (!port->membase)
501*4882a593Smuzhiyun 		return -ENODEV;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (options)
504*4882a593Smuzhiyun 		uart_parse_options(options, &baud, &parity, &bits, &flow);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/*
507*4882a593Smuzhiyun 	 * Serial core will call port->ops->set_termios( )
508*4882a593Smuzhiyun 	 * which will set the baud reg
509*4882a593Smuzhiyun 	 */
510*4882a593Smuzhiyun 	return uart_set_options(port, co, baud, parity, bits, flow);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
arc_serial_console_putchar(struct uart_port * port,int ch)513*4882a593Smuzhiyun static void arc_serial_console_putchar(struct uart_port *port, int ch)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	while (!(UART_GET_STATUS(port) & TXEMPTY))
516*4882a593Smuzhiyun 		cpu_relax();
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	UART_SET_DATA(port, (unsigned char)ch);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun  * Interrupts are disabled on entering
523*4882a593Smuzhiyun  */
arc_serial_console_write(struct console * co,const char * s,unsigned int count)524*4882a593Smuzhiyun static void arc_serial_console_write(struct console *co, const char *s,
525*4882a593Smuzhiyun 				     unsigned int count)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct uart_port *port = &arc_uart_ports[co->index].port;
528*4882a593Smuzhiyun 	unsigned long flags;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	spin_lock_irqsave(&port->lock, flags);
531*4882a593Smuzhiyun 	uart_console_write(port, s, count, arc_serial_console_putchar);
532*4882a593Smuzhiyun 	spin_unlock_irqrestore(&port->lock, flags);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static struct console arc_console = {
536*4882a593Smuzhiyun 	.name	= ARC_SERIAL_DEV_NAME,
537*4882a593Smuzhiyun 	.write	= arc_serial_console_write,
538*4882a593Smuzhiyun 	.device	= uart_console_device,
539*4882a593Smuzhiyun 	.setup	= arc_serial_console_setup,
540*4882a593Smuzhiyun 	.flags	= CON_PRINTBUFFER,
541*4882a593Smuzhiyun 	.index	= -1,
542*4882a593Smuzhiyun 	.data	= &arc_uart_driver
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun 
arc_early_serial_write(struct console * con,const char * s,unsigned int n)545*4882a593Smuzhiyun static void arc_early_serial_write(struct console *con, const char *s,
546*4882a593Smuzhiyun 				   unsigned int n)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	struct earlycon_device *dev = con->data;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	uart_console_write(&dev->port, s, n, arc_serial_console_putchar);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
arc_early_console_setup(struct earlycon_device * dev,const char * opt)553*4882a593Smuzhiyun static int __init arc_early_console_setup(struct earlycon_device *dev,
554*4882a593Smuzhiyun 					  const char *opt)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct uart_port *port = &dev->port;
557*4882a593Smuzhiyun 	unsigned int l, h, hw_val;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (!dev->port.membase)
560*4882a593Smuzhiyun 		return -ENODEV;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	hw_val = port->uartclk / (dev->baud * 4) - 1;
563*4882a593Smuzhiyun 	l = hw_val & 0xFF;
564*4882a593Smuzhiyun 	h = (hw_val >> 8) & 0xFF;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	UART_SET_BAUDL(port, l);
567*4882a593Smuzhiyun 	UART_SET_BAUDH(port, h);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	dev->con->write = arc_early_serial_write;
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun OF_EARLYCON_DECLARE(arc_uart, "snps,arc-uart", arc_early_console_setup);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #endif	/* CONFIG_SERIAL_ARC_CONSOLE */
575*4882a593Smuzhiyun 
arc_serial_probe(struct platform_device * pdev)576*4882a593Smuzhiyun static int arc_serial_probe(struct platform_device *pdev)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
579*4882a593Smuzhiyun 	struct arc_uart_port *uart;
580*4882a593Smuzhiyun 	struct uart_port *port;
581*4882a593Smuzhiyun 	int dev_id;
582*4882a593Smuzhiyun 	u32 val;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* no device tree device */
585*4882a593Smuzhiyun 	if (!np)
586*4882a593Smuzhiyun 		return -ENODEV;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	dev_id = of_alias_get_id(np, "serial");
589*4882a593Smuzhiyun 	if (dev_id < 0)
590*4882a593Smuzhiyun 		dev_id = 0;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (dev_id >= ARRAY_SIZE(arc_uart_ports)) {
593*4882a593Smuzhiyun 		dev_err(&pdev->dev, "serial%d out of range\n", dev_id);
594*4882a593Smuzhiyun 		return -EINVAL;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	uart = &arc_uart_ports[dev_id];
598*4882a593Smuzhiyun 	port = &uart->port;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (of_property_read_u32(np, "clock-frequency", &val)) {
601*4882a593Smuzhiyun 		dev_err(&pdev->dev, "clock-frequency property NOTset\n");
602*4882a593Smuzhiyun 		return -EINVAL;
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 	port->uartclk = val;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (of_property_read_u32(np, "current-speed", &val)) {
607*4882a593Smuzhiyun 		dev_err(&pdev->dev, "current-speed property NOT set\n");
608*4882a593Smuzhiyun 		return -EINVAL;
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 	uart->baud = val;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	port->membase = of_iomap(np, 0);
613*4882a593Smuzhiyun 	if (!port->membase)
614*4882a593Smuzhiyun 		/* No point of dev_err since UART itself is hosed here */
615*4882a593Smuzhiyun 		return -ENXIO;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	port->irq = irq_of_parse_and_map(np, 0);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	port->dev = &pdev->dev;
620*4882a593Smuzhiyun 	port->iotype = UPIO_MEM;
621*4882a593Smuzhiyun 	port->flags = UPF_BOOT_AUTOCONF;
622*4882a593Smuzhiyun 	port->line = dev_id;
623*4882a593Smuzhiyun 	port->ops = &arc_serial_pops;
624*4882a593Smuzhiyun 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_ARC_CONSOLE);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	port->fifosize = ARC_UART_TX_FIFO_SIZE;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/*
629*4882a593Smuzhiyun 	 * uart_insert_char( ) uses it in decideding whether to ignore a
630*4882a593Smuzhiyun 	 * char or not. Explicitly setting it here, removes the subtelty
631*4882a593Smuzhiyun 	 */
632*4882a593Smuzhiyun 	port->ignore_status_mask = 0;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return uart_add_one_port(&arc_uart_driver, &arc_uart_ports[dev_id].port);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
arc_serial_remove(struct platform_device * pdev)637*4882a593Smuzhiyun static int arc_serial_remove(struct platform_device *pdev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	/* This will never be called */
640*4882a593Smuzhiyun 	return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static const struct of_device_id arc_uart_dt_ids[] = {
644*4882a593Smuzhiyun 	{ .compatible = "snps,arc-uart" },
645*4882a593Smuzhiyun 	{ /* Sentinel */ }
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, arc_uart_dt_ids);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static struct platform_driver arc_platform_driver = {
650*4882a593Smuzhiyun 	.probe = arc_serial_probe,
651*4882a593Smuzhiyun 	.remove = arc_serial_remove,
652*4882a593Smuzhiyun 	.driver = {
653*4882a593Smuzhiyun 		.name = DRIVER_NAME,
654*4882a593Smuzhiyun 		.of_match_table  = arc_uart_dt_ids,
655*4882a593Smuzhiyun 	 },
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
arc_serial_init(void)658*4882a593Smuzhiyun static int __init arc_serial_init(void)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	int ret;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	ret = uart_register_driver(&arc_uart_driver);
663*4882a593Smuzhiyun 	if (ret)
664*4882a593Smuzhiyun 		return ret;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	ret = platform_driver_register(&arc_platform_driver);
667*4882a593Smuzhiyun 	if (ret)
668*4882a593Smuzhiyun 		uart_unregister_driver(&arc_uart_driver);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return ret;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
arc_serial_exit(void)673*4882a593Smuzhiyun static void __exit arc_serial_exit(void)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	platform_driver_unregister(&arc_platform_driver);
676*4882a593Smuzhiyun 	uart_unregister_driver(&arc_uart_driver);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun module_init(arc_serial_init);
680*4882a593Smuzhiyun module_exit(arc_serial_exit);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun MODULE_LICENSE("GPL");
683*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
684*4882a593Smuzhiyun MODULE_AUTHOR("Vineet Gupta");
685*4882a593Smuzhiyun MODULE_DESCRIPTION("ARC(Synopsys) On-Chip(fpga) serial driver");
686