1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Atheros AR933X SoC built-in UART driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/console.h>
14*4882a593Smuzhiyun #include <linux/sysrq.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/tty_flip.h>
22*4882a593Smuzhiyun #include <linux/serial_core.h>
23*4882a593Smuzhiyun #include <linux/serial.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun #include <linux/irq.h>
27*4882a593Smuzhiyun #include <linux/clk.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <asm/div64.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <asm/mach-ath79/ar933x_uart.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "serial_mctrl_gpio.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DRIVER_NAME "ar933x-uart"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define AR933X_UART_MAX_SCALE 0xff
38*4882a593Smuzhiyun #define AR933X_UART_MAX_STEP 0xffff
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define AR933X_UART_MIN_BAUD 300
41*4882a593Smuzhiyun #define AR933X_UART_MAX_BAUD 3000000
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define AR933X_DUMMY_STATUS_RD 0x01
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct uart_driver ar933x_uart_driver;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct ar933x_uart_port {
48*4882a593Smuzhiyun struct uart_port port;
49*4882a593Smuzhiyun unsigned int ier; /* shadow Interrupt Enable Register */
50*4882a593Smuzhiyun unsigned int min_baud;
51*4882a593Smuzhiyun unsigned int max_baud;
52*4882a593Smuzhiyun struct clk *clk;
53*4882a593Smuzhiyun struct mctrl_gpios *gpios;
54*4882a593Smuzhiyun struct gpio_desc *rts_gpiod;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
ar933x_uart_read(struct ar933x_uart_port * up,int offset)57*4882a593Smuzhiyun static inline unsigned int ar933x_uart_read(struct ar933x_uart_port *up,
58*4882a593Smuzhiyun int offset)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun return readl(up->port.membase + offset);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
ar933x_uart_write(struct ar933x_uart_port * up,int offset,unsigned int value)63*4882a593Smuzhiyun static inline void ar933x_uart_write(struct ar933x_uart_port *up,
64*4882a593Smuzhiyun int offset, unsigned int value)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun writel(value, up->port.membase + offset);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
ar933x_uart_rmw(struct ar933x_uart_port * up,unsigned int offset,unsigned int mask,unsigned int val)69*4882a593Smuzhiyun static inline void ar933x_uart_rmw(struct ar933x_uart_port *up,
70*4882a593Smuzhiyun unsigned int offset,
71*4882a593Smuzhiyun unsigned int mask,
72*4882a593Smuzhiyun unsigned int val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun unsigned int t;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun t = ar933x_uart_read(up, offset);
77*4882a593Smuzhiyun t &= ~mask;
78*4882a593Smuzhiyun t |= val;
79*4882a593Smuzhiyun ar933x_uart_write(up, offset, t);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
ar933x_uart_rmw_set(struct ar933x_uart_port * up,unsigned int offset,unsigned int val)82*4882a593Smuzhiyun static inline void ar933x_uart_rmw_set(struct ar933x_uart_port *up,
83*4882a593Smuzhiyun unsigned int offset,
84*4882a593Smuzhiyun unsigned int val)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun ar933x_uart_rmw(up, offset, 0, val);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
ar933x_uart_rmw_clear(struct ar933x_uart_port * up,unsigned int offset,unsigned int val)89*4882a593Smuzhiyun static inline void ar933x_uart_rmw_clear(struct ar933x_uart_port *up,
90*4882a593Smuzhiyun unsigned int offset,
91*4882a593Smuzhiyun unsigned int val)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun ar933x_uart_rmw(up, offset, val, 0);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
ar933x_uart_start_tx_interrupt(struct ar933x_uart_port * up)96*4882a593Smuzhiyun static inline void ar933x_uart_start_tx_interrupt(struct ar933x_uart_port *up)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun up->ier |= AR933X_UART_INT_TX_EMPTY;
99*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
ar933x_uart_stop_tx_interrupt(struct ar933x_uart_port * up)102*4882a593Smuzhiyun static inline void ar933x_uart_stop_tx_interrupt(struct ar933x_uart_port *up)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun up->ier &= ~AR933X_UART_INT_TX_EMPTY;
105*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
ar933x_uart_start_rx_interrupt(struct ar933x_uart_port * up)108*4882a593Smuzhiyun static inline void ar933x_uart_start_rx_interrupt(struct ar933x_uart_port *up)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun up->ier |= AR933X_UART_INT_RX_VALID;
111*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
ar933x_uart_stop_rx_interrupt(struct ar933x_uart_port * up)114*4882a593Smuzhiyun static inline void ar933x_uart_stop_rx_interrupt(struct ar933x_uart_port *up)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun up->ier &= ~AR933X_UART_INT_RX_VALID;
117*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
ar933x_uart_putc(struct ar933x_uart_port * up,int ch)120*4882a593Smuzhiyun static inline void ar933x_uart_putc(struct ar933x_uart_port *up, int ch)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun unsigned int rdata;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun rdata = ch & AR933X_UART_DATA_TX_RX_MASK;
125*4882a593Smuzhiyun rdata |= AR933X_UART_DATA_TX_CSR;
126*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_DATA_REG, rdata);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
ar933x_uart_tx_empty(struct uart_port * port)129*4882a593Smuzhiyun static unsigned int ar933x_uart_tx_empty(struct uart_port *port)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct ar933x_uart_port *up =
132*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
133*4882a593Smuzhiyun unsigned long flags;
134*4882a593Smuzhiyun unsigned int rdata;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun spin_lock_irqsave(&up->port.lock, flags);
137*4882a593Smuzhiyun rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
138*4882a593Smuzhiyun spin_unlock_irqrestore(&up->port.lock, flags);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return (rdata & AR933X_UART_DATA_TX_CSR) ? 0 : TIOCSER_TEMT;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
ar933x_uart_get_mctrl(struct uart_port * port)143*4882a593Smuzhiyun static unsigned int ar933x_uart_get_mctrl(struct uart_port *port)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct ar933x_uart_port *up =
146*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
147*4882a593Smuzhiyun int ret = TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun mctrl_gpio_get(up->gpios, &ret);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
ar933x_uart_set_mctrl(struct uart_port * port,unsigned int mctrl)154*4882a593Smuzhiyun static void ar933x_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct ar933x_uart_port *up =
157*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun mctrl_gpio_set(up->gpios, mctrl);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
ar933x_uart_start_tx(struct uart_port * port)162*4882a593Smuzhiyun static void ar933x_uart_start_tx(struct uart_port *port)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct ar933x_uart_port *up =
165*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ar933x_uart_start_tx_interrupt(up);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
ar933x_uart_wait_tx_complete(struct ar933x_uart_port * up)170*4882a593Smuzhiyun static void ar933x_uart_wait_tx_complete(struct ar933x_uart_port *up)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun unsigned int status;
173*4882a593Smuzhiyun unsigned int timeout = 60000;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Wait up to 60ms for the character(s) to be sent. */
176*4882a593Smuzhiyun do {
177*4882a593Smuzhiyun status = ar933x_uart_read(up, AR933X_UART_CS_REG);
178*4882a593Smuzhiyun if (--timeout == 0)
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun udelay(1);
181*4882a593Smuzhiyun } while (status & AR933X_UART_CS_TX_BUSY);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (timeout == 0)
184*4882a593Smuzhiyun dev_err(up->port.dev, "waiting for TX timed out\n");
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
ar933x_uart_rx_flush(struct ar933x_uart_port * up)187*4882a593Smuzhiyun static void ar933x_uart_rx_flush(struct ar933x_uart_port *up)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun unsigned int status;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* clear RX_VALID interrupt */
192*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_RX_VALID);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* remove characters from the RX FIFO */
195*4882a593Smuzhiyun do {
196*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_DATA_REG, AR933X_UART_DATA_RX_CSR);
197*4882a593Smuzhiyun status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
198*4882a593Smuzhiyun } while (status & AR933X_UART_DATA_RX_CSR);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
ar933x_uart_stop_tx(struct uart_port * port)201*4882a593Smuzhiyun static void ar933x_uart_stop_tx(struct uart_port *port)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct ar933x_uart_port *up =
204*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ar933x_uart_stop_tx_interrupt(up);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
ar933x_uart_stop_rx(struct uart_port * port)209*4882a593Smuzhiyun static void ar933x_uart_stop_rx(struct uart_port *port)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct ar933x_uart_port *up =
212*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun ar933x_uart_stop_rx_interrupt(up);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
ar933x_uart_break_ctl(struct uart_port * port,int break_state)217*4882a593Smuzhiyun static void ar933x_uart_break_ctl(struct uart_port *port, int break_state)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct ar933x_uart_port *up =
220*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
221*4882a593Smuzhiyun unsigned long flags;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun spin_lock_irqsave(&up->port.lock, flags);
224*4882a593Smuzhiyun if (break_state == -1)
225*4882a593Smuzhiyun ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
226*4882a593Smuzhiyun AR933X_UART_CS_TX_BREAK);
227*4882a593Smuzhiyun else
228*4882a593Smuzhiyun ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
229*4882a593Smuzhiyun AR933X_UART_CS_TX_BREAK);
230*4882a593Smuzhiyun spin_unlock_irqrestore(&up->port.lock, flags);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * baudrate = (clk / (scale + 1)) * (step * (1 / 2^17))
235*4882a593Smuzhiyun */
ar933x_uart_get_baud(unsigned int clk,unsigned int scale,unsigned int step)236*4882a593Smuzhiyun static unsigned long ar933x_uart_get_baud(unsigned int clk,
237*4882a593Smuzhiyun unsigned int scale,
238*4882a593Smuzhiyun unsigned int step)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun u64 t;
241*4882a593Smuzhiyun u32 div;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun div = (2 << 16) * (scale + 1);
244*4882a593Smuzhiyun t = clk;
245*4882a593Smuzhiyun t *= step;
246*4882a593Smuzhiyun t += (div / 2);
247*4882a593Smuzhiyun do_div(t, div);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return t;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
ar933x_uart_get_scale_step(unsigned int clk,unsigned int baud,unsigned int * scale,unsigned int * step)252*4882a593Smuzhiyun static void ar933x_uart_get_scale_step(unsigned int clk,
253*4882a593Smuzhiyun unsigned int baud,
254*4882a593Smuzhiyun unsigned int *scale,
255*4882a593Smuzhiyun unsigned int *step)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun unsigned int tscale;
258*4882a593Smuzhiyun long min_diff;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun *scale = 0;
261*4882a593Smuzhiyun *step = 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun min_diff = baud;
264*4882a593Smuzhiyun for (tscale = 0; tscale < AR933X_UART_MAX_SCALE; tscale++) {
265*4882a593Smuzhiyun u64 tstep;
266*4882a593Smuzhiyun int diff;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun tstep = baud * (tscale + 1);
269*4882a593Smuzhiyun tstep *= (2 << 16);
270*4882a593Smuzhiyun do_div(tstep, clk);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (tstep > AR933X_UART_MAX_STEP)
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun diff = abs(ar933x_uart_get_baud(clk, tscale, tstep) - baud);
276*4882a593Smuzhiyun if (diff < min_diff) {
277*4882a593Smuzhiyun min_diff = diff;
278*4882a593Smuzhiyun *scale = tscale;
279*4882a593Smuzhiyun *step = tstep;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
ar933x_uart_set_termios(struct uart_port * port,struct ktermios * new,struct ktermios * old)284*4882a593Smuzhiyun static void ar933x_uart_set_termios(struct uart_port *port,
285*4882a593Smuzhiyun struct ktermios *new,
286*4882a593Smuzhiyun struct ktermios *old)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct ar933x_uart_port *up =
289*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
290*4882a593Smuzhiyun unsigned int cs;
291*4882a593Smuzhiyun unsigned long flags;
292*4882a593Smuzhiyun unsigned int baud, scale, step;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Only CS8 is supported */
295*4882a593Smuzhiyun new->c_cflag &= ~CSIZE;
296*4882a593Smuzhiyun new->c_cflag |= CS8;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Only one stop bit is supported */
299*4882a593Smuzhiyun new->c_cflag &= ~CSTOPB;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun cs = 0;
302*4882a593Smuzhiyun if (new->c_cflag & PARENB) {
303*4882a593Smuzhiyun if (!(new->c_cflag & PARODD))
304*4882a593Smuzhiyun cs |= AR933X_UART_CS_PARITY_EVEN;
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun cs |= AR933X_UART_CS_PARITY_ODD;
307*4882a593Smuzhiyun } else {
308*4882a593Smuzhiyun cs |= AR933X_UART_CS_PARITY_NONE;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Mark/space parity is not supported */
312*4882a593Smuzhiyun new->c_cflag &= ~CMSPAR;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun baud = uart_get_baud_rate(port, new, old, up->min_baud, up->max_baud);
315*4882a593Smuzhiyun ar933x_uart_get_scale_step(port->uartclk, baud, &scale, &step);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun * Ok, we're now changing the port state. Do it with
319*4882a593Smuzhiyun * interrupts disabled.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun spin_lock_irqsave(&up->port.lock, flags);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* disable the UART */
324*4882a593Smuzhiyun ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
325*4882a593Smuzhiyun AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Update the per-port timeout. */
328*4882a593Smuzhiyun uart_update_timeout(port, new->c_cflag, baud);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun up->port.ignore_status_mask = 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* ignore all characters if CREAD is not set */
333*4882a593Smuzhiyun if ((new->c_cflag & CREAD) == 0)
334*4882a593Smuzhiyun up->port.ignore_status_mask |= AR933X_DUMMY_STATUS_RD;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_CLOCK_REG,
337*4882a593Smuzhiyun scale << AR933X_UART_CLOCK_SCALE_S | step);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* setup configuration register */
340*4882a593Smuzhiyun ar933x_uart_rmw(up, AR933X_UART_CS_REG, AR933X_UART_CS_PARITY_M, cs);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* enable host interrupt */
343*4882a593Smuzhiyun ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
344*4882a593Smuzhiyun AR933X_UART_CS_HOST_INT_EN);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* enable RX and TX ready overide */
347*4882a593Smuzhiyun ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
348*4882a593Smuzhiyun AR933X_UART_CS_TX_READY_ORIDE | AR933X_UART_CS_RX_READY_ORIDE);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* reenable the UART */
351*4882a593Smuzhiyun ar933x_uart_rmw(up, AR933X_UART_CS_REG,
352*4882a593Smuzhiyun AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S,
353*4882a593Smuzhiyun AR933X_UART_CS_IF_MODE_DCE << AR933X_UART_CS_IF_MODE_S);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun spin_unlock_irqrestore(&up->port.lock, flags);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (tty_termios_baud_rate(new))
358*4882a593Smuzhiyun tty_termios_encode_baud_rate(new, baud, baud);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
ar933x_uart_rx_chars(struct ar933x_uart_port * up)361*4882a593Smuzhiyun static void ar933x_uart_rx_chars(struct ar933x_uart_port *up)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct tty_port *port = &up->port.state->port;
364*4882a593Smuzhiyun int max_count = 256;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun do {
367*4882a593Smuzhiyun unsigned int rdata;
368*4882a593Smuzhiyun unsigned char ch;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
371*4882a593Smuzhiyun if ((rdata & AR933X_UART_DATA_RX_CSR) == 0)
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* remove the character from the FIFO */
375*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_DATA_REG,
376*4882a593Smuzhiyun AR933X_UART_DATA_RX_CSR);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun up->port.icount.rx++;
379*4882a593Smuzhiyun ch = rdata & AR933X_UART_DATA_TX_RX_MASK;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (uart_handle_sysrq_char(&up->port, ch))
382*4882a593Smuzhiyun continue;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if ((up->port.ignore_status_mask & AR933X_DUMMY_STATUS_RD) == 0)
385*4882a593Smuzhiyun tty_insert_flip_char(port, ch, TTY_NORMAL);
386*4882a593Smuzhiyun } while (max_count-- > 0);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun spin_unlock(&up->port.lock);
389*4882a593Smuzhiyun tty_flip_buffer_push(port);
390*4882a593Smuzhiyun spin_lock(&up->port.lock);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
ar933x_uart_tx_chars(struct ar933x_uart_port * up)393*4882a593Smuzhiyun static void ar933x_uart_tx_chars(struct ar933x_uart_port *up)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct circ_buf *xmit = &up->port.state->xmit;
396*4882a593Smuzhiyun struct serial_rs485 *rs485conf = &up->port.rs485;
397*4882a593Smuzhiyun int count;
398*4882a593Smuzhiyun bool half_duplex_send = false;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (uart_tx_stopped(&up->port))
401*4882a593Smuzhiyun return;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if ((rs485conf->flags & SER_RS485_ENABLED) &&
404*4882a593Smuzhiyun (up->port.x_char || !uart_circ_empty(xmit))) {
405*4882a593Smuzhiyun ar933x_uart_stop_rx_interrupt(up);
406*4882a593Smuzhiyun gpiod_set_value(up->rts_gpiod, !!(rs485conf->flags & SER_RS485_RTS_ON_SEND));
407*4882a593Smuzhiyun half_duplex_send = true;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun count = up->port.fifosize;
411*4882a593Smuzhiyun do {
412*4882a593Smuzhiyun unsigned int rdata;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
415*4882a593Smuzhiyun if ((rdata & AR933X_UART_DATA_TX_CSR) == 0)
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (up->port.x_char) {
419*4882a593Smuzhiyun ar933x_uart_putc(up, up->port.x_char);
420*4882a593Smuzhiyun up->port.icount.tx++;
421*4882a593Smuzhiyun up->port.x_char = 0;
422*4882a593Smuzhiyun continue;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (uart_circ_empty(xmit))
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ar933x_uart_putc(up, xmit->buf[xmit->tail]);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
431*4882a593Smuzhiyun up->port.icount.tx++;
432*4882a593Smuzhiyun } while (--count > 0);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
435*4882a593Smuzhiyun uart_write_wakeup(&up->port);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (!uart_circ_empty(xmit)) {
438*4882a593Smuzhiyun ar933x_uart_start_tx_interrupt(up);
439*4882a593Smuzhiyun } else if (half_duplex_send) {
440*4882a593Smuzhiyun ar933x_uart_wait_tx_complete(up);
441*4882a593Smuzhiyun ar933x_uart_rx_flush(up);
442*4882a593Smuzhiyun ar933x_uart_start_rx_interrupt(up);
443*4882a593Smuzhiyun gpiod_set_value(up->rts_gpiod, !!(rs485conf->flags & SER_RS485_RTS_AFTER_SEND));
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
ar933x_uart_interrupt(int irq,void * dev_id)447*4882a593Smuzhiyun static irqreturn_t ar933x_uart_interrupt(int irq, void *dev_id)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct ar933x_uart_port *up = dev_id;
450*4882a593Smuzhiyun unsigned int status;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun status = ar933x_uart_read(up, AR933X_UART_CS_REG);
453*4882a593Smuzhiyun if ((status & AR933X_UART_CS_HOST_INT) == 0)
454*4882a593Smuzhiyun return IRQ_NONE;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun spin_lock(&up->port.lock);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun status = ar933x_uart_read(up, AR933X_UART_INT_REG);
459*4882a593Smuzhiyun status &= ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (status & AR933X_UART_INT_RX_VALID) {
462*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_REG,
463*4882a593Smuzhiyun AR933X_UART_INT_RX_VALID);
464*4882a593Smuzhiyun ar933x_uart_rx_chars(up);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (status & AR933X_UART_INT_TX_EMPTY) {
468*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_REG,
469*4882a593Smuzhiyun AR933X_UART_INT_TX_EMPTY);
470*4882a593Smuzhiyun ar933x_uart_stop_tx_interrupt(up);
471*4882a593Smuzhiyun ar933x_uart_tx_chars(up);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun spin_unlock(&up->port.lock);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return IRQ_HANDLED;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
ar933x_uart_startup(struct uart_port * port)479*4882a593Smuzhiyun static int ar933x_uart_startup(struct uart_port *port)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct ar933x_uart_port *up =
482*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
483*4882a593Smuzhiyun unsigned long flags;
484*4882a593Smuzhiyun int ret;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun ret = request_irq(up->port.irq, ar933x_uart_interrupt,
487*4882a593Smuzhiyun up->port.irqflags, dev_name(up->port.dev), up);
488*4882a593Smuzhiyun if (ret)
489*4882a593Smuzhiyun return ret;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun spin_lock_irqsave(&up->port.lock, flags);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Enable HOST interrupts */
494*4882a593Smuzhiyun ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
495*4882a593Smuzhiyun AR933X_UART_CS_HOST_INT_EN);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* enable RX and TX ready overide */
498*4882a593Smuzhiyun ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
499*4882a593Smuzhiyun AR933X_UART_CS_TX_READY_ORIDE | AR933X_UART_CS_RX_READY_ORIDE);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Enable RX interrupts */
502*4882a593Smuzhiyun ar933x_uart_start_rx_interrupt(up);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun spin_unlock_irqrestore(&up->port.lock, flags);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
ar933x_uart_shutdown(struct uart_port * port)509*4882a593Smuzhiyun static void ar933x_uart_shutdown(struct uart_port *port)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct ar933x_uart_port *up =
512*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Disable all interrupts */
515*4882a593Smuzhiyun up->ier = 0;
516*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Disable break condition */
519*4882a593Smuzhiyun ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
520*4882a593Smuzhiyun AR933X_UART_CS_TX_BREAK);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun free_irq(up->port.irq, up);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
ar933x_uart_type(struct uart_port * port)525*4882a593Smuzhiyun static const char *ar933x_uart_type(struct uart_port *port)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun return (port->type == PORT_AR933X) ? "AR933X UART" : NULL;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
ar933x_uart_release_port(struct uart_port * port)530*4882a593Smuzhiyun static void ar933x_uart_release_port(struct uart_port *port)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun /* Nothing to release ... */
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
ar933x_uart_request_port(struct uart_port * port)535*4882a593Smuzhiyun static int ar933x_uart_request_port(struct uart_port *port)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun /* UARTs always present */
538*4882a593Smuzhiyun return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
ar933x_uart_config_port(struct uart_port * port,int flags)541*4882a593Smuzhiyun static void ar933x_uart_config_port(struct uart_port *port, int flags)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun if (flags & UART_CONFIG_TYPE)
544*4882a593Smuzhiyun port->type = PORT_AR933X;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
ar933x_uart_verify_port(struct uart_port * port,struct serial_struct * ser)547*4882a593Smuzhiyun static int ar933x_uart_verify_port(struct uart_port *port,
548*4882a593Smuzhiyun struct serial_struct *ser)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct ar933x_uart_port *up =
551*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (ser->type != PORT_UNKNOWN &&
554*4882a593Smuzhiyun ser->type != PORT_AR933X)
555*4882a593Smuzhiyun return -EINVAL;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (ser->irq < 0 || ser->irq >= NR_IRQS)
558*4882a593Smuzhiyun return -EINVAL;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (ser->baud_base < up->min_baud ||
561*4882a593Smuzhiyun ser->baud_base > up->max_baud)
562*4882a593Smuzhiyun return -EINVAL;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static const struct uart_ops ar933x_uart_ops = {
568*4882a593Smuzhiyun .tx_empty = ar933x_uart_tx_empty,
569*4882a593Smuzhiyun .set_mctrl = ar933x_uart_set_mctrl,
570*4882a593Smuzhiyun .get_mctrl = ar933x_uart_get_mctrl,
571*4882a593Smuzhiyun .stop_tx = ar933x_uart_stop_tx,
572*4882a593Smuzhiyun .start_tx = ar933x_uart_start_tx,
573*4882a593Smuzhiyun .stop_rx = ar933x_uart_stop_rx,
574*4882a593Smuzhiyun .break_ctl = ar933x_uart_break_ctl,
575*4882a593Smuzhiyun .startup = ar933x_uart_startup,
576*4882a593Smuzhiyun .shutdown = ar933x_uart_shutdown,
577*4882a593Smuzhiyun .set_termios = ar933x_uart_set_termios,
578*4882a593Smuzhiyun .type = ar933x_uart_type,
579*4882a593Smuzhiyun .release_port = ar933x_uart_release_port,
580*4882a593Smuzhiyun .request_port = ar933x_uart_request_port,
581*4882a593Smuzhiyun .config_port = ar933x_uart_config_port,
582*4882a593Smuzhiyun .verify_port = ar933x_uart_verify_port,
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
ar933x_config_rs485(struct uart_port * port,struct serial_rs485 * rs485conf)585*4882a593Smuzhiyun static int ar933x_config_rs485(struct uart_port *port,
586*4882a593Smuzhiyun struct serial_rs485 *rs485conf)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct ar933x_uart_port *up =
589*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if ((rs485conf->flags & SER_RS485_ENABLED) &&
592*4882a593Smuzhiyun !up->rts_gpiod) {
593*4882a593Smuzhiyun dev_err(port->dev, "RS485 needs rts-gpio\n");
594*4882a593Smuzhiyun return 1;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (rs485conf->flags & SER_RS485_ENABLED)
598*4882a593Smuzhiyun gpiod_set_value(up->rts_gpiod,
599*4882a593Smuzhiyun !!(rs485conf->flags & SER_RS485_RTS_AFTER_SEND));
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun port->rs485 = *rs485conf;
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_AR933X_CONSOLE
606*4882a593Smuzhiyun static struct ar933x_uart_port *
607*4882a593Smuzhiyun ar933x_console_ports[CONFIG_SERIAL_AR933X_NR_UARTS];
608*4882a593Smuzhiyun
ar933x_uart_wait_xmitr(struct ar933x_uart_port * up)609*4882a593Smuzhiyun static void ar933x_uart_wait_xmitr(struct ar933x_uart_port *up)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun unsigned int status;
612*4882a593Smuzhiyun unsigned int timeout = 60000;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* Wait up to 60ms for the character(s) to be sent. */
615*4882a593Smuzhiyun do {
616*4882a593Smuzhiyun status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
617*4882a593Smuzhiyun if (--timeout == 0)
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun udelay(1);
620*4882a593Smuzhiyun } while ((status & AR933X_UART_DATA_TX_CSR) == 0);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
ar933x_uart_console_putchar(struct uart_port * port,int ch)623*4882a593Smuzhiyun static void ar933x_uart_console_putchar(struct uart_port *port, int ch)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct ar933x_uart_port *up =
626*4882a593Smuzhiyun container_of(port, struct ar933x_uart_port, port);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ar933x_uart_wait_xmitr(up);
629*4882a593Smuzhiyun ar933x_uart_putc(up, ch);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
ar933x_uart_console_write(struct console * co,const char * s,unsigned int count)632*4882a593Smuzhiyun static void ar933x_uart_console_write(struct console *co, const char *s,
633*4882a593Smuzhiyun unsigned int count)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct ar933x_uart_port *up = ar933x_console_ports[co->index];
636*4882a593Smuzhiyun unsigned long flags;
637*4882a593Smuzhiyun unsigned int int_en;
638*4882a593Smuzhiyun int locked = 1;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun local_irq_save(flags);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (up->port.sysrq)
643*4882a593Smuzhiyun locked = 0;
644*4882a593Smuzhiyun else if (oops_in_progress)
645*4882a593Smuzhiyun locked = spin_trylock(&up->port.lock);
646*4882a593Smuzhiyun else
647*4882a593Smuzhiyun spin_lock(&up->port.lock);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun * First save the IER then disable the interrupts
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun int_en = ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
653*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, 0);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun uart_console_write(&up->port, s, count, ar933x_uart_console_putchar);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * Finally, wait for transmitter to become empty
659*4882a593Smuzhiyun * and restore the IER
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun ar933x_uart_wait_xmitr(up);
662*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_EN_REG, int_en);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_ALLINTS);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (locked)
667*4882a593Smuzhiyun spin_unlock(&up->port.lock);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun local_irq_restore(flags);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
ar933x_uart_console_setup(struct console * co,char * options)672*4882a593Smuzhiyun static int ar933x_uart_console_setup(struct console *co, char *options)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun struct ar933x_uart_port *up;
675*4882a593Smuzhiyun int baud = 115200;
676*4882a593Smuzhiyun int bits = 8;
677*4882a593Smuzhiyun int parity = 'n';
678*4882a593Smuzhiyun int flow = 'n';
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (co->index < 0 || co->index >= CONFIG_SERIAL_AR933X_NR_UARTS)
681*4882a593Smuzhiyun return -EINVAL;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun up = ar933x_console_ports[co->index];
684*4882a593Smuzhiyun if (!up)
685*4882a593Smuzhiyun return -ENODEV;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (options)
688*4882a593Smuzhiyun uart_parse_options(options, &baud, &parity, &bits, &flow);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return uart_set_options(&up->port, co, baud, parity, bits, flow);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun static struct console ar933x_uart_console = {
694*4882a593Smuzhiyun .name = "ttyATH",
695*4882a593Smuzhiyun .write = ar933x_uart_console_write,
696*4882a593Smuzhiyun .device = uart_console_device,
697*4882a593Smuzhiyun .setup = ar933x_uart_console_setup,
698*4882a593Smuzhiyun .flags = CON_PRINTBUFFER,
699*4882a593Smuzhiyun .index = -1,
700*4882a593Smuzhiyun .data = &ar933x_uart_driver,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun #endif /* CONFIG_SERIAL_AR933X_CONSOLE */
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun static struct uart_driver ar933x_uart_driver = {
705*4882a593Smuzhiyun .owner = THIS_MODULE,
706*4882a593Smuzhiyun .driver_name = DRIVER_NAME,
707*4882a593Smuzhiyun .dev_name = "ttyATH",
708*4882a593Smuzhiyun .nr = CONFIG_SERIAL_AR933X_NR_UARTS,
709*4882a593Smuzhiyun .cons = NULL, /* filled in runtime */
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun
ar933x_uart_probe(struct platform_device * pdev)712*4882a593Smuzhiyun static int ar933x_uart_probe(struct platform_device *pdev)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun struct ar933x_uart_port *up;
715*4882a593Smuzhiyun struct uart_port *port;
716*4882a593Smuzhiyun struct resource *mem_res;
717*4882a593Smuzhiyun struct resource *irq_res;
718*4882a593Smuzhiyun struct device_node *np;
719*4882a593Smuzhiyun unsigned int baud;
720*4882a593Smuzhiyun int id;
721*4882a593Smuzhiyun int ret;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun np = pdev->dev.of_node;
724*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_OF) && np) {
725*4882a593Smuzhiyun id = of_alias_get_id(np, "serial");
726*4882a593Smuzhiyun if (id < 0) {
727*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get alias id, err=%d\n",
728*4882a593Smuzhiyun id);
729*4882a593Smuzhiyun return id;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun } else {
732*4882a593Smuzhiyun id = pdev->id;
733*4882a593Smuzhiyun if (id == -1)
734*4882a593Smuzhiyun id = 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (id >= CONFIG_SERIAL_AR933X_NR_UARTS)
738*4882a593Smuzhiyun return -EINVAL;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
741*4882a593Smuzhiyun if (!irq_res) {
742*4882a593Smuzhiyun dev_err(&pdev->dev, "no IRQ resource\n");
743*4882a593Smuzhiyun return -EINVAL;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun up = devm_kzalloc(&pdev->dev, sizeof(struct ar933x_uart_port),
747*4882a593Smuzhiyun GFP_KERNEL);
748*4882a593Smuzhiyun if (!up)
749*4882a593Smuzhiyun return -ENOMEM;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun up->clk = devm_clk_get(&pdev->dev, "uart");
752*4882a593Smuzhiyun if (IS_ERR(up->clk)) {
753*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get UART clock\n");
754*4882a593Smuzhiyun return PTR_ERR(up->clk);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun port = &up->port;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
760*4882a593Smuzhiyun port->membase = devm_ioremap_resource(&pdev->dev, mem_res);
761*4882a593Smuzhiyun if (IS_ERR(port->membase))
762*4882a593Smuzhiyun return PTR_ERR(port->membase);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun ret = clk_prepare_enable(up->clk);
765*4882a593Smuzhiyun if (ret)
766*4882a593Smuzhiyun return ret;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun port->uartclk = clk_get_rate(up->clk);
769*4882a593Smuzhiyun if (!port->uartclk) {
770*4882a593Smuzhiyun ret = -EINVAL;
771*4882a593Smuzhiyun goto err_disable_clk;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun port->mapbase = mem_res->start;
775*4882a593Smuzhiyun port->line = id;
776*4882a593Smuzhiyun port->irq = irq_res->start;
777*4882a593Smuzhiyun port->dev = &pdev->dev;
778*4882a593Smuzhiyun port->type = PORT_AR933X;
779*4882a593Smuzhiyun port->iotype = UPIO_MEM32;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun port->regshift = 2;
782*4882a593Smuzhiyun port->fifosize = AR933X_UART_FIFO_SIZE;
783*4882a593Smuzhiyun port->ops = &ar933x_uart_ops;
784*4882a593Smuzhiyun port->rs485_config = ar933x_config_rs485;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun baud = ar933x_uart_get_baud(port->uartclk, AR933X_UART_MAX_SCALE, 1);
787*4882a593Smuzhiyun up->min_baud = max_t(unsigned int, baud, AR933X_UART_MIN_BAUD);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun baud = ar933x_uart_get_baud(port->uartclk, 0, AR933X_UART_MAX_STEP);
790*4882a593Smuzhiyun up->max_baud = min_t(unsigned int, baud, AR933X_UART_MAX_BAUD);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun ret = uart_get_rs485_mode(port);
793*4882a593Smuzhiyun if (ret)
794*4882a593Smuzhiyun goto err_disable_clk;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun up->gpios = mctrl_gpio_init(port, 0);
797*4882a593Smuzhiyun if (IS_ERR(up->gpios) && PTR_ERR(up->gpios) != -ENOSYS) {
798*4882a593Smuzhiyun ret = PTR_ERR(up->gpios);
799*4882a593Smuzhiyun goto err_disable_clk;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun up->rts_gpiod = mctrl_gpio_to_gpiod(up->gpios, UART_GPIO_RTS);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if ((port->rs485.flags & SER_RS485_ENABLED) &&
805*4882a593Smuzhiyun !up->rts_gpiod) {
806*4882a593Smuzhiyun dev_err(&pdev->dev, "lacking rts-gpio, disabling RS485\n");
807*4882a593Smuzhiyun port->rs485.flags &= ~SER_RS485_ENABLED;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_AR933X_CONSOLE
811*4882a593Smuzhiyun ar933x_console_ports[up->port.line] = up;
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun ret = uart_add_one_port(&ar933x_uart_driver, &up->port);
815*4882a593Smuzhiyun if (ret)
816*4882a593Smuzhiyun goto err_disable_clk;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun platform_set_drvdata(pdev, up);
819*4882a593Smuzhiyun return 0;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun err_disable_clk:
822*4882a593Smuzhiyun clk_disable_unprepare(up->clk);
823*4882a593Smuzhiyun return ret;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
ar933x_uart_remove(struct platform_device * pdev)826*4882a593Smuzhiyun static int ar933x_uart_remove(struct platform_device *pdev)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct ar933x_uart_port *up;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun up = platform_get_drvdata(pdev);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (up) {
833*4882a593Smuzhiyun uart_remove_one_port(&ar933x_uart_driver, &up->port);
834*4882a593Smuzhiyun clk_disable_unprepare(up->clk);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #ifdef CONFIG_OF
841*4882a593Smuzhiyun static const struct of_device_id ar933x_uart_of_ids[] = {
842*4882a593Smuzhiyun { .compatible = "qca,ar9330-uart" },
843*4882a593Smuzhiyun {},
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ar933x_uart_of_ids);
846*4882a593Smuzhiyun #endif
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static struct platform_driver ar933x_uart_platform_driver = {
849*4882a593Smuzhiyun .probe = ar933x_uart_probe,
850*4882a593Smuzhiyun .remove = ar933x_uart_remove,
851*4882a593Smuzhiyun .driver = {
852*4882a593Smuzhiyun .name = DRIVER_NAME,
853*4882a593Smuzhiyun .of_match_table = of_match_ptr(ar933x_uart_of_ids),
854*4882a593Smuzhiyun },
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
ar933x_uart_init(void)857*4882a593Smuzhiyun static int __init ar933x_uart_init(void)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun int ret;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_AR933X_CONSOLE
862*4882a593Smuzhiyun ar933x_uart_driver.cons = &ar933x_uart_console;
863*4882a593Smuzhiyun #endif
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun ret = uart_register_driver(&ar933x_uart_driver);
866*4882a593Smuzhiyun if (ret)
867*4882a593Smuzhiyun goto err_out;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun ret = platform_driver_register(&ar933x_uart_platform_driver);
870*4882a593Smuzhiyun if (ret)
871*4882a593Smuzhiyun goto err_unregister_uart_driver;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun return 0;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun err_unregister_uart_driver:
876*4882a593Smuzhiyun uart_unregister_driver(&ar933x_uart_driver);
877*4882a593Smuzhiyun err_out:
878*4882a593Smuzhiyun return ret;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
ar933x_uart_exit(void)881*4882a593Smuzhiyun static void __exit ar933x_uart_exit(void)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun platform_driver_unregister(&ar933x_uart_platform_driver);
884*4882a593Smuzhiyun uart_unregister_driver(&ar933x_uart_driver);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun module_init(ar933x_uart_init);
888*4882a593Smuzhiyun module_exit(ar933x_uart_exit);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun MODULE_DESCRIPTION("Atheros AR933X UART driver");
891*4882a593Smuzhiyun MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
892*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
893*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
894