1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Serial port driver for NXP LPC18xx/43xx UART
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on 8250_mtk.c:
8*4882a593Smuzhiyun * Copyright (c) 2014 MundoReader S.L.
9*4882a593Smuzhiyun * Matthias Brugger <matthias.bgg@gmail.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "8250.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Additional LPC18xx/43xx 8250 registers and bits */
21*4882a593Smuzhiyun #define LPC18XX_UART_RS485CTRL (0x04c / sizeof(u32))
22*4882a593Smuzhiyun #define LPC18XX_UART_RS485CTRL_NMMEN BIT(0)
23*4882a593Smuzhiyun #define LPC18XX_UART_RS485CTRL_DCTRL BIT(4)
24*4882a593Smuzhiyun #define LPC18XX_UART_RS485CTRL_OINV BIT(5)
25*4882a593Smuzhiyun #define LPC18XX_UART_RS485DLY (0x054 / sizeof(u32))
26*4882a593Smuzhiyun #define LPC18XX_UART_RS485DLY_MAX 255
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct lpc18xx_uart_data {
29*4882a593Smuzhiyun struct uart_8250_dma dma;
30*4882a593Smuzhiyun struct clk *clk_uart;
31*4882a593Smuzhiyun struct clk *clk_reg;
32*4882a593Smuzhiyun int line;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
lpc18xx_rs485_config(struct uart_port * port,struct serial_rs485 * rs485)35*4882a593Smuzhiyun static int lpc18xx_rs485_config(struct uart_port *port,
36*4882a593Smuzhiyun struct serial_rs485 *rs485)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct uart_8250_port *up = up_to_u8250p(port);
39*4882a593Smuzhiyun u32 rs485_ctrl_reg = 0;
40*4882a593Smuzhiyun u32 rs485_dly_reg = 0;
41*4882a593Smuzhiyun unsigned baud_clk;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (rs485->flags & SER_RS485_ENABLED)
44*4882a593Smuzhiyun memset(rs485->padding, 0, sizeof(rs485->padding));
45*4882a593Smuzhiyun else
46*4882a593Smuzhiyun memset(rs485, 0, sizeof(*rs485));
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
49*4882a593Smuzhiyun SER_RS485_RTS_AFTER_SEND;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (rs485->flags & SER_RS485_ENABLED) {
52*4882a593Smuzhiyun rs485_ctrl_reg |= LPC18XX_UART_RS485CTRL_NMMEN |
53*4882a593Smuzhiyun LPC18XX_UART_RS485CTRL_DCTRL;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (rs485->flags & SER_RS485_RTS_ON_SEND) {
56*4882a593Smuzhiyun rs485_ctrl_reg |= LPC18XX_UART_RS485CTRL_OINV;
57*4882a593Smuzhiyun rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
58*4882a593Smuzhiyun } else {
59*4882a593Smuzhiyun rs485->flags |= SER_RS485_RTS_AFTER_SEND;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (rs485->delay_rts_after_send) {
64*4882a593Smuzhiyun baud_clk = port->uartclk / up->dl_read(up);
65*4882a593Smuzhiyun rs485_dly_reg = DIV_ROUND_UP(rs485->delay_rts_after_send
66*4882a593Smuzhiyun * baud_clk, MSEC_PER_SEC);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (rs485_dly_reg > LPC18XX_UART_RS485DLY_MAX)
69*4882a593Smuzhiyun rs485_dly_reg = LPC18XX_UART_RS485DLY_MAX;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Calculate the resulting delay in ms */
72*4882a593Smuzhiyun rs485->delay_rts_after_send = (rs485_dly_reg * MSEC_PER_SEC)
73*4882a593Smuzhiyun / baud_clk;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Delay RTS before send not supported */
77*4882a593Smuzhiyun rs485->delay_rts_before_send = 0;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun serial_out(up, LPC18XX_UART_RS485CTRL, rs485_ctrl_reg);
80*4882a593Smuzhiyun serial_out(up, LPC18XX_UART_RS485DLY, rs485_dly_reg);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun port->rs485 = *rs485;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
lpc18xx_uart_serial_out(struct uart_port * p,int offset,int value)87*4882a593Smuzhiyun static void lpc18xx_uart_serial_out(struct uart_port *p, int offset, int value)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * For DMA mode one must ensure that the UART_FCR_DMA_SELECT
91*4882a593Smuzhiyun * bit is set when FIFO is enabled. Even if DMA is not used
92*4882a593Smuzhiyun * setting this bit doesn't seem to affect anything.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun if (offset == UART_FCR && (value & UART_FCR_ENABLE_FIFO))
95*4882a593Smuzhiyun value |= UART_FCR_DMA_SELECT;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun offset = offset << p->regshift;
98*4882a593Smuzhiyun writel(value, p->membase + offset);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
lpc18xx_serial_probe(struct platform_device * pdev)101*4882a593Smuzhiyun static int lpc18xx_serial_probe(struct platform_device *pdev)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct lpc18xx_uart_data *data;
104*4882a593Smuzhiyun struct uart_8250_port uart;
105*4882a593Smuzhiyun struct resource *res;
106*4882a593Smuzhiyun int irq, ret;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
109*4882a593Smuzhiyun if (irq < 0)
110*4882a593Smuzhiyun return irq;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
113*4882a593Smuzhiyun if (!res) {
114*4882a593Smuzhiyun dev_err(&pdev->dev, "memory resource not found");
115*4882a593Smuzhiyun return -EINVAL;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun memset(&uart, 0, sizeof(uart));
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun uart.port.membase = devm_ioremap(&pdev->dev, res->start,
121*4882a593Smuzhiyun resource_size(res));
122*4882a593Smuzhiyun if (!uart.port.membase)
123*4882a593Smuzhiyun return -ENOMEM;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
126*4882a593Smuzhiyun if (!data)
127*4882a593Smuzhiyun return -ENOMEM;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun data->clk_uart = devm_clk_get(&pdev->dev, "uartclk");
130*4882a593Smuzhiyun if (IS_ERR(data->clk_uart)) {
131*4882a593Smuzhiyun dev_err(&pdev->dev, "uart clock not found\n");
132*4882a593Smuzhiyun return PTR_ERR(data->clk_uart);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun data->clk_reg = devm_clk_get(&pdev->dev, "reg");
136*4882a593Smuzhiyun if (IS_ERR(data->clk_reg)) {
137*4882a593Smuzhiyun dev_err(&pdev->dev, "reg clock not found\n");
138*4882a593Smuzhiyun return PTR_ERR(data->clk_reg);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ret = clk_prepare_enable(data->clk_reg);
142*4882a593Smuzhiyun if (ret) {
143*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to enable reg clock\n");
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ret = clk_prepare_enable(data->clk_uart);
148*4882a593Smuzhiyun if (ret) {
149*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to enable uart clock\n");
150*4882a593Smuzhiyun goto dis_clk_reg;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun ret = of_alias_get_id(pdev->dev.of_node, "serial");
154*4882a593Smuzhiyun if (ret >= 0)
155*4882a593Smuzhiyun uart.port.line = ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun data->dma.rx_param = data;
158*4882a593Smuzhiyun data->dma.tx_param = data;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun spin_lock_init(&uart.port.lock);
161*4882a593Smuzhiyun uart.port.dev = &pdev->dev;
162*4882a593Smuzhiyun uart.port.irq = irq;
163*4882a593Smuzhiyun uart.port.iotype = UPIO_MEM32;
164*4882a593Smuzhiyun uart.port.mapbase = res->start;
165*4882a593Smuzhiyun uart.port.regshift = 2;
166*4882a593Smuzhiyun uart.port.type = PORT_16550A;
167*4882a593Smuzhiyun uart.port.flags = UPF_FIXED_PORT | UPF_FIXED_TYPE | UPF_SKIP_TEST;
168*4882a593Smuzhiyun uart.port.uartclk = clk_get_rate(data->clk_uart);
169*4882a593Smuzhiyun uart.port.private_data = data;
170*4882a593Smuzhiyun uart.port.rs485_config = lpc18xx_rs485_config;
171*4882a593Smuzhiyun uart.port.serial_out = lpc18xx_uart_serial_out;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun uart.dma = &data->dma;
174*4882a593Smuzhiyun uart.dma->rxconf.src_maxburst = 1;
175*4882a593Smuzhiyun uart.dma->txconf.dst_maxburst = 1;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = serial8250_register_8250_port(&uart);
178*4882a593Smuzhiyun if (ret < 0) {
179*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to register 8250 port\n");
180*4882a593Smuzhiyun goto dis_uart_clk;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun data->line = ret;
184*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun dis_uart_clk:
189*4882a593Smuzhiyun clk_disable_unprepare(data->clk_uart);
190*4882a593Smuzhiyun dis_clk_reg:
191*4882a593Smuzhiyun clk_disable_unprepare(data->clk_reg);
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
lpc18xx_serial_remove(struct platform_device * pdev)195*4882a593Smuzhiyun static int lpc18xx_serial_remove(struct platform_device *pdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct lpc18xx_uart_data *data = platform_get_drvdata(pdev);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun serial8250_unregister_port(data->line);
200*4882a593Smuzhiyun clk_disable_unprepare(data->clk_uart);
201*4882a593Smuzhiyun clk_disable_unprepare(data->clk_reg);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct of_device_id lpc18xx_serial_match[] = {
207*4882a593Smuzhiyun { .compatible = "nxp,lpc1850-uart" },
208*4882a593Smuzhiyun { },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc18xx_serial_match);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct platform_driver lpc18xx_serial_driver = {
213*4882a593Smuzhiyun .probe = lpc18xx_serial_probe,
214*4882a593Smuzhiyun .remove = lpc18xx_serial_remove,
215*4882a593Smuzhiyun .driver = {
216*4882a593Smuzhiyun .name = "lpc18xx-uart",
217*4882a593Smuzhiyun .of_match_table = lpc18xx_serial_match,
218*4882a593Smuzhiyun },
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun module_platform_driver(lpc18xx_serial_driver);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
223*4882a593Smuzhiyun MODULE_DESCRIPTION("Serial port driver NXP LPC18xx/43xx devices");
224*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
225