1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2010 Lars-Peter Clausen <lars@metafoo.de>
4*4882a593Smuzhiyun * Copyright (C) 2015 Imagination Technologies
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Ingenic SoC UART support
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/console.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/libfdt.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_fdt.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/serial_8250.h>
19*4882a593Smuzhiyun #include <linux/serial_core.h>
20*4882a593Smuzhiyun #include <linux/serial_reg.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "8250.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /** ingenic_uart_config: SOC specific config data. */
25*4882a593Smuzhiyun struct ingenic_uart_config {
26*4882a593Smuzhiyun int tx_loadsz;
27*4882a593Smuzhiyun int fifosize;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct ingenic_uart_data {
31*4882a593Smuzhiyun struct clk *clk_module;
32*4882a593Smuzhiyun struct clk *clk_baud;
33*4882a593Smuzhiyun int line;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct of_device_id of_match[];
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define UART_FCR_UME BIT(4)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define UART_MCR_MDCE BIT(7)
41*4882a593Smuzhiyun #define UART_MCR_FCM BIT(6)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct earlycon_device *early_device;
44*4882a593Smuzhiyun
early_in(struct uart_port * port,int offset)45*4882a593Smuzhiyun static uint8_t early_in(struct uart_port *port, int offset)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun return readl(port->membase + (offset << 2));
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
early_out(struct uart_port * port,int offset,uint8_t value)50*4882a593Smuzhiyun static void early_out(struct uart_port *port, int offset, uint8_t value)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun writel(value, port->membase + (offset << 2));
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
ingenic_early_console_putc(struct uart_port * port,int c)55*4882a593Smuzhiyun static void ingenic_early_console_putc(struct uart_port *port, int c)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun uint8_t lsr;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun do {
60*4882a593Smuzhiyun lsr = early_in(port, UART_LSR);
61*4882a593Smuzhiyun } while ((lsr & UART_LSR_TEMT) == 0);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun early_out(port, UART_TX, c);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
ingenic_early_console_write(struct console * console,const char * s,unsigned int count)66*4882a593Smuzhiyun static void ingenic_early_console_write(struct console *console,
67*4882a593Smuzhiyun const char *s, unsigned int count)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun uart_console_write(&early_device->port, s, count,
70*4882a593Smuzhiyun ingenic_early_console_putc);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
ingenic_early_console_setup_clock(struct earlycon_device * dev)73*4882a593Smuzhiyun static void __init ingenic_early_console_setup_clock(struct earlycon_device *dev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun void *fdt = initial_boot_params;
76*4882a593Smuzhiyun const __be32 *prop;
77*4882a593Smuzhiyun int offset;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/ext");
80*4882a593Smuzhiyun if (offset < 0)
81*4882a593Smuzhiyun return;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun prop = fdt_getprop(fdt, offset, "clock-frequency", NULL);
84*4882a593Smuzhiyun if (!prop)
85*4882a593Smuzhiyun return;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun dev->port.uartclk = be32_to_cpup(prop);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
ingenic_early_console_setup(struct earlycon_device * dev,const char * opt)90*4882a593Smuzhiyun static int __init ingenic_early_console_setup(struct earlycon_device *dev,
91*4882a593Smuzhiyun const char *opt)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct uart_port *port = &dev->port;
94*4882a593Smuzhiyun unsigned int divisor;
95*4882a593Smuzhiyun int baud = 115200;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (!dev->port.membase)
98*4882a593Smuzhiyun return -ENODEV;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (opt) {
101*4882a593Smuzhiyun unsigned int parity, bits, flow; /* unused for now */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun uart_parse_options(opt, &baud, &parity, &bits, &flow);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ingenic_early_console_setup_clock(dev);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (dev->baud)
109*4882a593Smuzhiyun baud = dev->baud;
110*4882a593Smuzhiyun divisor = DIV_ROUND_CLOSEST(port->uartclk, 16 * baud);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun early_out(port, UART_IER, 0);
113*4882a593Smuzhiyun early_out(port, UART_LCR, UART_LCR_DLAB | UART_LCR_WLEN8);
114*4882a593Smuzhiyun early_out(port, UART_DLL, 0);
115*4882a593Smuzhiyun early_out(port, UART_DLM, 0);
116*4882a593Smuzhiyun early_out(port, UART_LCR, UART_LCR_WLEN8);
117*4882a593Smuzhiyun early_out(port, UART_FCR, UART_FCR_UME | UART_FCR_CLEAR_XMIT |
118*4882a593Smuzhiyun UART_FCR_CLEAR_RCVR | UART_FCR_ENABLE_FIFO);
119*4882a593Smuzhiyun early_out(port, UART_MCR, UART_MCR_RTS | UART_MCR_DTR);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun early_out(port, UART_LCR, UART_LCR_DLAB | UART_LCR_WLEN8);
122*4882a593Smuzhiyun early_out(port, UART_DLL, divisor & 0xff);
123*4882a593Smuzhiyun early_out(port, UART_DLM, (divisor >> 8) & 0xff);
124*4882a593Smuzhiyun early_out(port, UART_LCR, UART_LCR_WLEN8);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun early_device = dev;
127*4882a593Smuzhiyun dev->con->write = ingenic_early_console_write;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun OF_EARLYCON_DECLARE(jz4740_uart, "ingenic,jz4740-uart",
133*4882a593Smuzhiyun ingenic_early_console_setup);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun OF_EARLYCON_DECLARE(jz4770_uart, "ingenic,jz4770-uart",
136*4882a593Smuzhiyun ingenic_early_console_setup);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun OF_EARLYCON_DECLARE(jz4775_uart, "ingenic,jz4775-uart",
139*4882a593Smuzhiyun ingenic_early_console_setup);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun OF_EARLYCON_DECLARE(jz4780_uart, "ingenic,jz4780-uart",
142*4882a593Smuzhiyun ingenic_early_console_setup);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun OF_EARLYCON_DECLARE(x1000_uart, "ingenic,x1000-uart",
145*4882a593Smuzhiyun ingenic_early_console_setup);
146*4882a593Smuzhiyun
ingenic_uart_serial_out(struct uart_port * p,int offset,int value)147*4882a593Smuzhiyun static void ingenic_uart_serial_out(struct uart_port *p, int offset, int value)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun int ier;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun switch (offset) {
152*4882a593Smuzhiyun case UART_FCR:
153*4882a593Smuzhiyun /* UART module enable */
154*4882a593Smuzhiyun value |= UART_FCR_UME;
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun case UART_IER:
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Enable receive timeout interrupt with the receive line
160*4882a593Smuzhiyun * status interrupt.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun value |= (value & 0x4) << 2;
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun case UART_MCR:
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * If we have enabled modem status IRQs we should enable
168*4882a593Smuzhiyun * modem mode.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun ier = p->serial_in(p, UART_IER);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (ier & UART_IER_MSI)
173*4882a593Smuzhiyun value |= UART_MCR_MDCE | UART_MCR_FCM;
174*4882a593Smuzhiyun else
175*4882a593Smuzhiyun value &= ~(UART_MCR_MDCE | UART_MCR_FCM);
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun default:
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun writeb(value, p->membase + (offset << p->regshift));
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
ingenic_uart_serial_in(struct uart_port * p,int offset)185*4882a593Smuzhiyun static unsigned int ingenic_uart_serial_in(struct uart_port *p, int offset)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun unsigned int value;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun value = readb(p->membase + (offset << p->regshift));
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Hide non-16550 compliant bits from higher levels */
192*4882a593Smuzhiyun switch (offset) {
193*4882a593Smuzhiyun case UART_FCR:
194*4882a593Smuzhiyun value &= ~UART_FCR_UME;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun case UART_MCR:
198*4882a593Smuzhiyun value &= ~(UART_MCR_MDCE | UART_MCR_FCM);
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun default:
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun return value;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
ingenic_uart_probe(struct platform_device * pdev)207*4882a593Smuzhiyun static int ingenic_uart_probe(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct uart_8250_port uart = {};
210*4882a593Smuzhiyun struct ingenic_uart_data *data;
211*4882a593Smuzhiyun const struct ingenic_uart_config *cdata;
212*4882a593Smuzhiyun const struct of_device_id *match;
213*4882a593Smuzhiyun struct resource *regs;
214*4882a593Smuzhiyun int irq, err, line;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun match = of_match_device(of_match, &pdev->dev);
217*4882a593Smuzhiyun if (!match) {
218*4882a593Smuzhiyun dev_err(&pdev->dev, "Error: No device match found\n");
219*4882a593Smuzhiyun return -ENODEV;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun cdata = match->data;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
224*4882a593Smuzhiyun if (irq < 0)
225*4882a593Smuzhiyun return irq;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
228*4882a593Smuzhiyun if (!regs) {
229*4882a593Smuzhiyun dev_err(&pdev->dev, "no registers defined\n");
230*4882a593Smuzhiyun return -EINVAL;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
234*4882a593Smuzhiyun if (!data)
235*4882a593Smuzhiyun return -ENOMEM;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun spin_lock_init(&uart.port.lock);
238*4882a593Smuzhiyun uart.port.type = PORT_16550A;
239*4882a593Smuzhiyun uart.port.flags = UPF_SKIP_TEST | UPF_IOREMAP | UPF_FIXED_TYPE;
240*4882a593Smuzhiyun uart.port.iotype = UPIO_MEM;
241*4882a593Smuzhiyun uart.port.mapbase = regs->start;
242*4882a593Smuzhiyun uart.port.regshift = 2;
243*4882a593Smuzhiyun uart.port.serial_out = ingenic_uart_serial_out;
244*4882a593Smuzhiyun uart.port.serial_in = ingenic_uart_serial_in;
245*4882a593Smuzhiyun uart.port.irq = irq;
246*4882a593Smuzhiyun uart.port.dev = &pdev->dev;
247*4882a593Smuzhiyun uart.port.fifosize = cdata->fifosize;
248*4882a593Smuzhiyun uart.tx_loadsz = cdata->tx_loadsz;
249*4882a593Smuzhiyun uart.capabilities = UART_CAP_FIFO | UART_CAP_RTOIE;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Check for a fixed line number */
252*4882a593Smuzhiyun line = of_alias_get_id(pdev->dev.of_node, "serial");
253*4882a593Smuzhiyun if (line >= 0)
254*4882a593Smuzhiyun uart.port.line = line;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
257*4882a593Smuzhiyun resource_size(regs));
258*4882a593Smuzhiyun if (!uart.port.membase)
259*4882a593Smuzhiyun return -ENOMEM;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun data->clk_module = devm_clk_get(&pdev->dev, "module");
262*4882a593Smuzhiyun if (IS_ERR(data->clk_module))
263*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(data->clk_module),
264*4882a593Smuzhiyun "unable to get module clock\n");
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun data->clk_baud = devm_clk_get(&pdev->dev, "baud");
267*4882a593Smuzhiyun if (IS_ERR(data->clk_baud))
268*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(data->clk_baud),
269*4882a593Smuzhiyun "unable to get baud clock\n");
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun err = clk_prepare_enable(data->clk_module);
272*4882a593Smuzhiyun if (err) {
273*4882a593Smuzhiyun dev_err(&pdev->dev, "could not enable module clock: %d\n", err);
274*4882a593Smuzhiyun goto out;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun err = clk_prepare_enable(data->clk_baud);
278*4882a593Smuzhiyun if (err) {
279*4882a593Smuzhiyun dev_err(&pdev->dev, "could not enable baud clock: %d\n", err);
280*4882a593Smuzhiyun goto out_disable_moduleclk;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun uart.port.uartclk = clk_get_rate(data->clk_baud);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun data->line = serial8250_register_8250_port(&uart);
285*4882a593Smuzhiyun if (data->line < 0) {
286*4882a593Smuzhiyun err = data->line;
287*4882a593Smuzhiyun goto out_disable_baudclk;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun out_disable_baudclk:
294*4882a593Smuzhiyun clk_disable_unprepare(data->clk_baud);
295*4882a593Smuzhiyun out_disable_moduleclk:
296*4882a593Smuzhiyun clk_disable_unprepare(data->clk_module);
297*4882a593Smuzhiyun out:
298*4882a593Smuzhiyun return err;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
ingenic_uart_remove(struct platform_device * pdev)301*4882a593Smuzhiyun static int ingenic_uart_remove(struct platform_device *pdev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct ingenic_uart_data *data = platform_get_drvdata(pdev);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun serial8250_unregister_port(data->line);
306*4882a593Smuzhiyun clk_disable_unprepare(data->clk_module);
307*4882a593Smuzhiyun clk_disable_unprepare(data->clk_baud);
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const struct ingenic_uart_config jz4740_uart_config = {
312*4882a593Smuzhiyun .tx_loadsz = 8,
313*4882a593Smuzhiyun .fifosize = 16,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct ingenic_uart_config jz4760_uart_config = {
317*4882a593Smuzhiyun .tx_loadsz = 16,
318*4882a593Smuzhiyun .fifosize = 32,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct ingenic_uart_config jz4780_uart_config = {
322*4882a593Smuzhiyun .tx_loadsz = 32,
323*4882a593Smuzhiyun .fifosize = 64,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const struct ingenic_uart_config x1000_uart_config = {
327*4882a593Smuzhiyun .tx_loadsz = 32,
328*4882a593Smuzhiyun .fifosize = 64,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct of_device_id of_match[] = {
332*4882a593Smuzhiyun { .compatible = "ingenic,jz4740-uart", .data = &jz4740_uart_config },
333*4882a593Smuzhiyun { .compatible = "ingenic,jz4760-uart", .data = &jz4760_uart_config },
334*4882a593Smuzhiyun { .compatible = "ingenic,jz4770-uart", .data = &jz4760_uart_config },
335*4882a593Smuzhiyun { .compatible = "ingenic,jz4775-uart", .data = &jz4760_uart_config },
336*4882a593Smuzhiyun { .compatible = "ingenic,jz4780-uart", .data = &jz4780_uart_config },
337*4882a593Smuzhiyun { .compatible = "ingenic,x1000-uart", .data = &x1000_uart_config },
338*4882a593Smuzhiyun { /* sentinel */ }
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_match);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct platform_driver ingenic_uart_platform_driver = {
343*4882a593Smuzhiyun .driver = {
344*4882a593Smuzhiyun .name = "ingenic-uart",
345*4882a593Smuzhiyun .of_match_table = of_match,
346*4882a593Smuzhiyun },
347*4882a593Smuzhiyun .probe = ingenic_uart_probe,
348*4882a593Smuzhiyun .remove = ingenic_uart_remove,
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun module_platform_driver(ingenic_uart_platform_driver);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun MODULE_AUTHOR("Paul Burton");
354*4882a593Smuzhiyun MODULE_LICENSE("GPL");
355*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic SoC UART driver");
356