xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/8250/8250_exar.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Probe module for 8250/16550-type Exar chips PCI serial ports.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Based on drivers/tty/serial/8250/8250_pci.c,
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/dmi.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/property.h>
16*4882a593Smuzhiyun #include <linux/serial_core.h>
17*4882a593Smuzhiyun #include <linux/serial_reg.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/string.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/8250_pci.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <asm/byteorder.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "8250.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM_2S		0x1052
29*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM_4S		0x105d
30*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM_8S		0x106c
31*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM232_8		0x10a8
32*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM_2SM		0x10d2
33*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM_4SM		0x10db
34*4882a593Smuzhiyun #define PCI_DEVICE_ID_ACCESSIO_COM_8SM		0x10ea
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_4224PCI335	0x0002
37*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_4222PCI335	0x0004
38*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_2324PCI335	0x000a
39*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_2328PCI335	0x000b
40*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_4224PCIE		0x0020
41*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_4228PCIE		0x0021
42*4882a593Smuzhiyun #define PCI_DEVICE_ID_COMMTECH_4222PCIE		0x0022
43*4882a593Smuzhiyun #define PCI_DEVICE_ID_EXAR_XR17V4358		0x4358
44*4882a593Smuzhiyun #define PCI_DEVICE_ID_EXAR_XR17V8358		0x8358
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define UART_EXAR_INT0		0x80
47*4882a593Smuzhiyun #define UART_EXAR_8XMODE	0x88	/* 8X sampling rate select */
48*4882a593Smuzhiyun #define UART_EXAR_SLEEP		0x8b	/* Sleep mode */
49*4882a593Smuzhiyun #define UART_EXAR_DVID		0x8d	/* Device identification */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define UART_EXAR_FCTR		0x08	/* Feature Control Register */
52*4882a593Smuzhiyun #define UART_FCTR_EXAR_IRDA	0x10	/* IrDa data encode select */
53*4882a593Smuzhiyun #define UART_FCTR_EXAR_485	0x20	/* Auto 485 half duplex dir ctl */
54*4882a593Smuzhiyun #define UART_FCTR_EXAR_TRGA	0x00	/* FIFO trigger table A */
55*4882a593Smuzhiyun #define UART_FCTR_EXAR_TRGB	0x60	/* FIFO trigger table B */
56*4882a593Smuzhiyun #define UART_FCTR_EXAR_TRGC	0x80	/* FIFO trigger table C */
57*4882a593Smuzhiyun #define UART_FCTR_EXAR_TRGD	0xc0	/* FIFO trigger table D programmable */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define UART_EXAR_TXTRG		0x0a	/* Tx FIFO trigger level write-only */
60*4882a593Smuzhiyun #define UART_EXAR_RXTRG		0x0b	/* Rx FIFO trigger level write-only */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define UART_EXAR_MPIOINT_7_0	0x8f	/* MPIOINT[7:0] */
63*4882a593Smuzhiyun #define UART_EXAR_MPIOLVL_7_0	0x90	/* MPIOLVL[7:0] */
64*4882a593Smuzhiyun #define UART_EXAR_MPIO3T_7_0	0x91	/* MPIO3T[7:0] */
65*4882a593Smuzhiyun #define UART_EXAR_MPIOINV_7_0	0x92	/* MPIOINV[7:0] */
66*4882a593Smuzhiyun #define UART_EXAR_MPIOSEL_7_0	0x93	/* MPIOSEL[7:0] */
67*4882a593Smuzhiyun #define UART_EXAR_MPIOOD_7_0	0x94	/* MPIOOD[7:0] */
68*4882a593Smuzhiyun #define UART_EXAR_MPIOINT_15_8	0x95	/* MPIOINT[15:8] */
69*4882a593Smuzhiyun #define UART_EXAR_MPIOLVL_15_8	0x96	/* MPIOLVL[15:8] */
70*4882a593Smuzhiyun #define UART_EXAR_MPIO3T_15_8	0x97	/* MPIO3T[15:8] */
71*4882a593Smuzhiyun #define UART_EXAR_MPIOINV_15_8	0x98	/* MPIOINV[15:8] */
72*4882a593Smuzhiyun #define UART_EXAR_MPIOSEL_15_8	0x99	/* MPIOSEL[15:8] */
73*4882a593Smuzhiyun #define UART_EXAR_MPIOOD_15_8	0x9a	/* MPIOOD[15:8] */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define UART_EXAR_RS485_DLY(x)	((x) << 4)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * IOT2040 MPIO wiring semantics:
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  * MPIO		Port	Function
81*4882a593Smuzhiyun  * ----		----	--------
82*4882a593Smuzhiyun  * 0		2 	Mode bit 0
83*4882a593Smuzhiyun  * 1		2	Mode bit 1
84*4882a593Smuzhiyun  * 2		2	Terminate bus
85*4882a593Smuzhiyun  * 3		-	<reserved>
86*4882a593Smuzhiyun  * 4		3	Mode bit 0
87*4882a593Smuzhiyun  * 5		3	Mode bit 1
88*4882a593Smuzhiyun  * 6		3	Terminate bus
89*4882a593Smuzhiyun  * 7		-	<reserved>
90*4882a593Smuzhiyun  * 8		2	Enable
91*4882a593Smuzhiyun  * 9		3	Enable
92*4882a593Smuzhiyun  * 10		-	Red LED
93*4882a593Smuzhiyun  * 11..15	-	<unused>
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* IOT2040 MPIOs 0..7 */
97*4882a593Smuzhiyun #define IOT2040_UART_MODE_RS232		0x01
98*4882a593Smuzhiyun #define IOT2040_UART_MODE_RS485		0x02
99*4882a593Smuzhiyun #define IOT2040_UART_MODE_RS422		0x03
100*4882a593Smuzhiyun #define IOT2040_UART_TERMINATE_BUS	0x04
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define IOT2040_UART1_MASK		0x0f
103*4882a593Smuzhiyun #define IOT2040_UART2_SHIFT		4
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define IOT2040_UARTS_DEFAULT_MODE	0x11	/* both RS232 */
106*4882a593Smuzhiyun #define IOT2040_UARTS_GPIO_LO_MODE	0x88	/* reserved pins as input */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* IOT2040 MPIOs 8..15 */
109*4882a593Smuzhiyun #define IOT2040_UARTS_ENABLE		0x03
110*4882a593Smuzhiyun #define IOT2040_UARTS_GPIO_HI_MODE	0xF8	/* enable & LED as outputs */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct exar8250;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun struct exar8250_platform {
115*4882a593Smuzhiyun 	int (*rs485_config)(struct uart_port *, struct serial_rs485 *);
116*4882a593Smuzhiyun 	int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /**
120*4882a593Smuzhiyun  * struct exar8250_board - board information
121*4882a593Smuzhiyun  * @num_ports: number of serial ports
122*4882a593Smuzhiyun  * @reg_shift: describes UART register mapping in PCI memory
123*4882a593Smuzhiyun  * @setup: quirk run at ->probe() stage
124*4882a593Smuzhiyun  * @exit: quirk run at ->remove() stage
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun struct exar8250_board {
127*4882a593Smuzhiyun 	unsigned int num_ports;
128*4882a593Smuzhiyun 	unsigned int reg_shift;
129*4882a593Smuzhiyun 	int	(*setup)(struct exar8250 *, struct pci_dev *,
130*4882a593Smuzhiyun 			 struct uart_8250_port *, int);
131*4882a593Smuzhiyun 	void	(*exit)(struct pci_dev *pcidev);
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct exar8250 {
135*4882a593Smuzhiyun 	unsigned int		nr;
136*4882a593Smuzhiyun 	struct exar8250_board	*board;
137*4882a593Smuzhiyun 	void __iomem		*virt;
138*4882a593Smuzhiyun 	int			line[];
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
exar_pm(struct uart_port * port,unsigned int state,unsigned int old)141*4882a593Smuzhiyun static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	/*
144*4882a593Smuzhiyun 	 * Exar UARTs have a SLEEP register that enables or disables each UART
145*4882a593Smuzhiyun 	 * to enter sleep mode separately. On the XR17V35x the register
146*4882a593Smuzhiyun 	 * is accessible to each UART at the UART_EXAR_SLEEP offset, but
147*4882a593Smuzhiyun 	 * the UART channel may only write to the corresponding bit.
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun  * XR17V35x UARTs have an extra fractional divisor register (DLD)
154*4882a593Smuzhiyun  * Calculate divisor with extra 4-bit fractional portion
155*4882a593Smuzhiyun  */
xr17v35x_get_divisor(struct uart_port * p,unsigned int baud,unsigned int * frac)156*4882a593Smuzhiyun static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
157*4882a593Smuzhiyun 					 unsigned int *frac)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	unsigned int quot_16;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
162*4882a593Smuzhiyun 	*frac = quot_16 & 0x0f;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return quot_16 >> 4;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
xr17v35x_set_divisor(struct uart_port * p,unsigned int baud,unsigned int quot,unsigned int quot_frac)167*4882a593Smuzhiyun static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
168*4882a593Smuzhiyun 				 unsigned int quot, unsigned int quot_frac)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* Preserve bits not related to baudrate; DLD[7:4]. */
173*4882a593Smuzhiyun 	quot_frac |= serial_port_in(p, 0x2) & 0xf0;
174*4882a593Smuzhiyun 	serial_port_out(p, 0x2, quot_frac);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
xr17v35x_startup(struct uart_port * port)177*4882a593Smuzhiyun static int xr17v35x_startup(struct uart_port *port)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
181*4882a593Smuzhiyun 	 * MCR [7:5] and MSR [7:0]
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/*
186*4882a593Smuzhiyun 	 * Make sure all interrups are masked until initialization is
187*4882a593Smuzhiyun 	 * complete and the FIFOs are cleared
188*4882a593Smuzhiyun 	 */
189*4882a593Smuzhiyun 	serial_port_out(port, UART_IER, 0);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return serial8250_do_startup(port);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
exar_shutdown(struct uart_port * port)194*4882a593Smuzhiyun static void exar_shutdown(struct uart_port *port)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	unsigned char lsr;
197*4882a593Smuzhiyun 	bool tx_complete = false;
198*4882a593Smuzhiyun 	struct uart_8250_port *up = up_to_u8250p(port);
199*4882a593Smuzhiyun 	struct circ_buf *xmit = &port->state->xmit;
200*4882a593Smuzhiyun 	int i = 0;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	do {
203*4882a593Smuzhiyun 		lsr = serial_in(up, UART_LSR);
204*4882a593Smuzhiyun 		if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
205*4882a593Smuzhiyun 			tx_complete = true;
206*4882a593Smuzhiyun 		else
207*4882a593Smuzhiyun 			tx_complete = false;
208*4882a593Smuzhiyun 		usleep_range(1000, 1100);
209*4882a593Smuzhiyun 	} while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	serial8250_do_shutdown(port);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
default_setup(struct exar8250 * priv,struct pci_dev * pcidev,int idx,unsigned int offset,struct uart_8250_port * port)214*4882a593Smuzhiyun static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
215*4882a593Smuzhiyun 			 int idx, unsigned int offset,
216*4882a593Smuzhiyun 			 struct uart_8250_port *port)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	const struct exar8250_board *board = priv->board;
219*4882a593Smuzhiyun 	unsigned int bar = 0;
220*4882a593Smuzhiyun 	unsigned char status;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	port->port.iotype = UPIO_MEM;
223*4882a593Smuzhiyun 	port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
224*4882a593Smuzhiyun 	port->port.membase = priv->virt + offset;
225*4882a593Smuzhiyun 	port->port.regshift = board->reg_shift;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/*
228*4882a593Smuzhiyun 	 * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
229*4882a593Smuzhiyun 	 * with when DLAB is set which will cause the device to incorrectly match
230*4882a593Smuzhiyun 	 * and assign port type to PORT_16650. The EFR for this UART is found
231*4882a593Smuzhiyun 	 * at offset 0x09. Instead check the Deice ID (DVID) register
232*4882a593Smuzhiyun 	 * for a 2, 4 or 8 port UART.
233*4882a593Smuzhiyun 	 */
234*4882a593Smuzhiyun 	status = readb(port->port.membase + UART_EXAR_DVID);
235*4882a593Smuzhiyun 	if (status == 0x82 || status == 0x84 || status == 0x88) {
236*4882a593Smuzhiyun 		port->port.type = PORT_XR17V35X;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		port->port.get_divisor = xr17v35x_get_divisor;
239*4882a593Smuzhiyun 		port->port.set_divisor = xr17v35x_set_divisor;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		port->port.startup = xr17v35x_startup;
242*4882a593Smuzhiyun 	} else {
243*4882a593Smuzhiyun 		port->port.type = PORT_XR17D15X;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	port->port.pm = exar_pm;
247*4882a593Smuzhiyun 	port->port.shutdown = exar_shutdown;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static int
pci_fastcom335_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)253*4882a593Smuzhiyun pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
254*4882a593Smuzhiyun 		     struct uart_8250_port *port, int idx)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	unsigned int offset = idx * 0x200;
257*4882a593Smuzhiyun 	unsigned int baud = 1843200;
258*4882a593Smuzhiyun 	u8 __iomem *p;
259*4882a593Smuzhiyun 	int err;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	port->port.uartclk = baud * 16;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	err = default_setup(priv, pcidev, idx, offset, port);
264*4882a593Smuzhiyun 	if (err)
265*4882a593Smuzhiyun 		return err;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	p = port->port.membase;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_8XMODE);
270*4882a593Smuzhiyun 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
271*4882a593Smuzhiyun 	writeb(32, p + UART_EXAR_TXTRG);
272*4882a593Smuzhiyun 	writeb(32, p + UART_EXAR_RXTRG);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/*
275*4882a593Smuzhiyun 	 * Setup Multipurpose Input/Output pins.
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	if (idx == 0) {
278*4882a593Smuzhiyun 		switch (pcidev->device) {
279*4882a593Smuzhiyun 		case PCI_DEVICE_ID_COMMTECH_4222PCI335:
280*4882a593Smuzhiyun 		case PCI_DEVICE_ID_COMMTECH_4224PCI335:
281*4882a593Smuzhiyun 			writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
282*4882a593Smuzhiyun 			writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
283*4882a593Smuzhiyun 			writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
284*4882a593Smuzhiyun 			break;
285*4882a593Smuzhiyun 		case PCI_DEVICE_ID_COMMTECH_2324PCI335:
286*4882a593Smuzhiyun 		case PCI_DEVICE_ID_COMMTECH_2328PCI335:
287*4882a593Smuzhiyun 			writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
288*4882a593Smuzhiyun 			writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
289*4882a593Smuzhiyun 			writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
290*4882a593Smuzhiyun 			break;
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 		writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
293*4882a593Smuzhiyun 		writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
294*4882a593Smuzhiyun 		writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static int
pci_connect_tech_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)301*4882a593Smuzhiyun pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
302*4882a593Smuzhiyun 		       struct uart_8250_port *port, int idx)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	unsigned int offset = idx * 0x200;
305*4882a593Smuzhiyun 	unsigned int baud = 1843200;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	port->port.uartclk = baud * 16;
308*4882a593Smuzhiyun 	return default_setup(priv, pcidev, idx, offset, port);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static int
pci_xr17c154_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)312*4882a593Smuzhiyun pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
313*4882a593Smuzhiyun 		   struct uart_8250_port *port, int idx)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	unsigned int offset = idx * 0x200;
316*4882a593Smuzhiyun 	unsigned int baud = 921600;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	port->port.uartclk = baud * 16;
319*4882a593Smuzhiyun 	return default_setup(priv, pcidev, idx, offset, port);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
setup_gpio(struct pci_dev * pcidev,u8 __iomem * p)322*4882a593Smuzhiyun static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	/*
325*4882a593Smuzhiyun 	 * The Commtech adapters required the MPIOs to be driven low. The Exar
326*4882a593Smuzhiyun 	 * devices will export them as GPIOs, so we pre-configure them safely
327*4882a593Smuzhiyun 	 * as inputs.
328*4882a593Smuzhiyun 	 */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	u8 dir = 0x00;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if  ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
333*4882a593Smuzhiyun 		(pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
334*4882a593Smuzhiyun 		// Configure GPIO as inputs for Commtech adapters
335*4882a593Smuzhiyun 		dir = 0xff;
336*4882a593Smuzhiyun 	} else {
337*4882a593Smuzhiyun 		// Configure GPIO as outputs for SeaLevel adapters
338*4882a593Smuzhiyun 		dir = 0x00;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
342*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
343*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
344*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
345*4882a593Smuzhiyun 	writeb(dir,  p + UART_EXAR_MPIOSEL_7_0);
346*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
347*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
348*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
349*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
350*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
351*4882a593Smuzhiyun 	writeb(dir,  p + UART_EXAR_MPIOSEL_15_8);
352*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static void *
__xr17v35x_register_gpio(struct pci_dev * pcidev,const struct property_entry * properties)356*4882a593Smuzhiyun __xr17v35x_register_gpio(struct pci_dev *pcidev,
357*4882a593Smuzhiyun 			 const struct property_entry *properties)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct platform_device *pdev;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
362*4882a593Smuzhiyun 	if (!pdev)
363*4882a593Smuzhiyun 		return NULL;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	pdev->dev.parent = &pcidev->dev;
366*4882a593Smuzhiyun 	ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (platform_device_add_properties(pdev, properties) < 0 ||
369*4882a593Smuzhiyun 	    platform_device_add(pdev) < 0) {
370*4882a593Smuzhiyun 		platform_device_put(pdev);
371*4882a593Smuzhiyun 		return NULL;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	return pdev;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const struct property_entry exar_gpio_properties[] = {
378*4882a593Smuzhiyun 	PROPERTY_ENTRY_U32("exar,first-pin", 0),
379*4882a593Smuzhiyun 	PROPERTY_ENTRY_U32("ngpios", 16),
380*4882a593Smuzhiyun 	{ }
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
xr17v35x_register_gpio(struct pci_dev * pcidev,struct uart_8250_port * port)383*4882a593Smuzhiyun static int xr17v35x_register_gpio(struct pci_dev *pcidev,
384*4882a593Smuzhiyun 				  struct uart_8250_port *port)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
387*4882a593Smuzhiyun 		port->port.private_data =
388*4882a593Smuzhiyun 			__xr17v35x_register_gpio(pcidev, exar_gpio_properties);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
generic_rs485_config(struct uart_port * port,struct serial_rs485 * rs485)393*4882a593Smuzhiyun static int generic_rs485_config(struct uart_port *port,
394*4882a593Smuzhiyun 				struct serial_rs485 *rs485)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
397*4882a593Smuzhiyun 	u8 __iomem *p = port->membase;
398*4882a593Smuzhiyun 	u8 value;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	value = readb(p + UART_EXAR_FCTR);
401*4882a593Smuzhiyun 	if (is_rs485)
402*4882a593Smuzhiyun 		value |= UART_FCTR_EXAR_485;
403*4882a593Smuzhiyun 	else
404*4882a593Smuzhiyun 		value &= ~UART_FCTR_EXAR_485;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	writeb(value, p + UART_EXAR_FCTR);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (is_rs485)
409*4882a593Smuzhiyun 		writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	port->rs485 = *rs485;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static const struct exar8250_platform exar8250_default_platform = {
417*4882a593Smuzhiyun 	.register_gpio = xr17v35x_register_gpio,
418*4882a593Smuzhiyun 	.rs485_config = generic_rs485_config,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
iot2040_rs485_config(struct uart_port * port,struct serial_rs485 * rs485)421*4882a593Smuzhiyun static int iot2040_rs485_config(struct uart_port *port,
422*4882a593Smuzhiyun 				struct serial_rs485 *rs485)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
425*4882a593Smuzhiyun 	u8 __iomem *p = port->membase;
426*4882a593Smuzhiyun 	u8 mask = IOT2040_UART1_MASK;
427*4882a593Smuzhiyun 	u8 mode, value;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (is_rs485) {
430*4882a593Smuzhiyun 		if (rs485->flags & SER_RS485_RX_DURING_TX)
431*4882a593Smuzhiyun 			mode = IOT2040_UART_MODE_RS422;
432*4882a593Smuzhiyun 		else
433*4882a593Smuzhiyun 			mode = IOT2040_UART_MODE_RS485;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		if (rs485->flags & SER_RS485_TERMINATE_BUS)
436*4882a593Smuzhiyun 			mode |= IOT2040_UART_TERMINATE_BUS;
437*4882a593Smuzhiyun 	} else {
438*4882a593Smuzhiyun 		mode = IOT2040_UART_MODE_RS232;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (port->line == 3) {
442*4882a593Smuzhiyun 		mask <<= IOT2040_UART2_SHIFT;
443*4882a593Smuzhiyun 		mode <<= IOT2040_UART2_SHIFT;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	value = readb(p + UART_EXAR_MPIOLVL_7_0);
447*4882a593Smuzhiyun 	value &= ~mask;
448*4882a593Smuzhiyun 	value |= mode;
449*4882a593Smuzhiyun 	writeb(value, p + UART_EXAR_MPIOLVL_7_0);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return generic_rs485_config(port, rs485);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct property_entry iot2040_gpio_properties[] = {
455*4882a593Smuzhiyun 	PROPERTY_ENTRY_U32("exar,first-pin", 10),
456*4882a593Smuzhiyun 	PROPERTY_ENTRY_U32("ngpios", 1),
457*4882a593Smuzhiyun 	{ }
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
iot2040_register_gpio(struct pci_dev * pcidev,struct uart_8250_port * port)460*4882a593Smuzhiyun static int iot2040_register_gpio(struct pci_dev *pcidev,
461*4882a593Smuzhiyun 			      struct uart_8250_port *port)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	u8 __iomem *p = port->port.membase;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
466*4882a593Smuzhiyun 	writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
467*4882a593Smuzhiyun 	writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
468*4882a593Smuzhiyun 	writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	port->port.private_data =
471*4882a593Smuzhiyun 		__xr17v35x_register_gpio(pcidev, iot2040_gpio_properties);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct exar8250_platform iot2040_platform = {
477*4882a593Smuzhiyun 	.rs485_config = iot2040_rs485_config,
478*4882a593Smuzhiyun 	.register_gpio = iot2040_register_gpio,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun  * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
483*4882a593Smuzhiyun  * IOT2020 doesn't have. Therefore it is sufficient to match on the common
484*4882a593Smuzhiyun  * board name after the device was found.
485*4882a593Smuzhiyun  */
486*4882a593Smuzhiyun static const struct dmi_system_id exar_platforms[] = {
487*4882a593Smuzhiyun 	{
488*4882a593Smuzhiyun 		.matches = {
489*4882a593Smuzhiyun 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
490*4882a593Smuzhiyun 		},
491*4882a593Smuzhiyun 		.driver_data = (void *)&iot2040_platform,
492*4882a593Smuzhiyun 	},
493*4882a593Smuzhiyun 	{}
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static int
pci_xr17v35x_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)497*4882a593Smuzhiyun pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
498*4882a593Smuzhiyun 		   struct uart_8250_port *port, int idx)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	const struct exar8250_platform *platform;
501*4882a593Smuzhiyun 	const struct dmi_system_id *dmi_match;
502*4882a593Smuzhiyun 	unsigned int offset = idx * 0x400;
503*4882a593Smuzhiyun 	unsigned int baud = 7812500;
504*4882a593Smuzhiyun 	u8 __iomem *p;
505*4882a593Smuzhiyun 	int ret;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	dmi_match = dmi_first_match(exar_platforms);
508*4882a593Smuzhiyun 	if (dmi_match)
509*4882a593Smuzhiyun 		platform = dmi_match->driver_data;
510*4882a593Smuzhiyun 	else
511*4882a593Smuzhiyun 		platform = &exar8250_default_platform;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	port->port.uartclk = baud * 16;
514*4882a593Smuzhiyun 	port->port.rs485_config = platform->rs485_config;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/*
517*4882a593Smuzhiyun 	 * Setup the UART clock for the devices on expansion slot to
518*4882a593Smuzhiyun 	 * half the clock speed of the main chip (which is 125MHz)
519*4882a593Smuzhiyun 	 */
520*4882a593Smuzhiyun 	if (idx >= 8)
521*4882a593Smuzhiyun 		port->port.uartclk /= 2;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	ret = default_setup(priv, pcidev, idx, offset, port);
524*4882a593Smuzhiyun 	if (ret)
525*4882a593Smuzhiyun 		return ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	p = port->port.membase;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	writeb(0x00, p + UART_EXAR_8XMODE);
530*4882a593Smuzhiyun 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
531*4882a593Smuzhiyun 	writeb(128, p + UART_EXAR_TXTRG);
532*4882a593Smuzhiyun 	writeb(128, p + UART_EXAR_RXTRG);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	if (idx == 0) {
535*4882a593Smuzhiyun 		/* Setup Multipurpose Input/Output pins. */
536*4882a593Smuzhiyun 		setup_gpio(pcidev, p);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		ret = platform->register_gpio(pcidev, port);
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return ret;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
pci_xr17v35x_exit(struct pci_dev * pcidev)544*4882a593Smuzhiyun static void pci_xr17v35x_exit(struct pci_dev *pcidev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct exar8250 *priv = pci_get_drvdata(pcidev);
547*4882a593Smuzhiyun 	struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
548*4882a593Smuzhiyun 	struct platform_device *pdev = port->port.private_data;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	platform_device_unregister(pdev);
551*4882a593Smuzhiyun 	port->port.private_data = NULL;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
exar_misc_clear(struct exar8250 * priv)554*4882a593Smuzhiyun static inline void exar_misc_clear(struct exar8250 *priv)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	/* Clear all PCI interrupts by reading INT0. No effect on IIR */
557*4882a593Smuzhiyun 	readb(priv->virt + UART_EXAR_INT0);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Clear INT0 for Expansion Interface slave ports, too */
560*4882a593Smuzhiyun 	if (priv->board->num_ports > 8)
561*4882a593Smuzhiyun 		readb(priv->virt + 0x2000 + UART_EXAR_INT0);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun  * These Exar UARTs have an extra interrupt indicator that could fire for a
566*4882a593Smuzhiyun  * few interrupts that are not presented/cleared through IIR.  One of which is
567*4882a593Smuzhiyun  * a wakeup interrupt when coming out of sleep.  These interrupts are only
568*4882a593Smuzhiyun  * cleared by reading global INT0 or INT1 registers as interrupts are
569*4882a593Smuzhiyun  * associated with channel 0. The INT[3:0] registers _are_ accessible from each
570*4882a593Smuzhiyun  * channel's address space, but for the sake of bus efficiency we register a
571*4882a593Smuzhiyun  * dedicated handler at the PCI device level to handle them.
572*4882a593Smuzhiyun  */
exar_misc_handler(int irq,void * data)573*4882a593Smuzhiyun static irqreturn_t exar_misc_handler(int irq, void *data)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	exar_misc_clear(data);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return IRQ_HANDLED;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static int
exar_pci_probe(struct pci_dev * pcidev,const struct pci_device_id * ent)581*4882a593Smuzhiyun exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	unsigned int nr_ports, i, bar = 0, maxnr;
584*4882a593Smuzhiyun 	struct exar8250_board *board;
585*4882a593Smuzhiyun 	struct uart_8250_port uart;
586*4882a593Smuzhiyun 	struct exar8250 *priv;
587*4882a593Smuzhiyun 	int rc;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	board = (struct exar8250_board *)ent->driver_data;
590*4882a593Smuzhiyun 	if (!board)
591*4882a593Smuzhiyun 		return -EINVAL;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	rc = pcim_enable_device(pcidev);
594*4882a593Smuzhiyun 	if (rc)
595*4882a593Smuzhiyun 		return rc;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
602*4882a593Smuzhiyun 	if (!priv)
603*4882a593Smuzhiyun 		return -ENOMEM;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	priv->board = board;
606*4882a593Smuzhiyun 	priv->virt = pcim_iomap(pcidev, bar, 0);
607*4882a593Smuzhiyun 	if (!priv->virt)
608*4882a593Smuzhiyun 		return -ENOMEM;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	pci_set_master(pcidev);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
613*4882a593Smuzhiyun 	if (rc < 0)
614*4882a593Smuzhiyun 		return rc;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	memset(&uart, 0, sizeof(uart));
617*4882a593Smuzhiyun 	uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
618*4882a593Smuzhiyun 	uart.port.irq = pci_irq_vector(pcidev, 0);
619*4882a593Smuzhiyun 	uart.port.dev = &pcidev->dev;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
622*4882a593Smuzhiyun 			 IRQF_SHARED, "exar_uart", priv);
623*4882a593Smuzhiyun 	if (rc)
624*4882a593Smuzhiyun 		return rc;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* Clear interrupts */
627*4882a593Smuzhiyun 	exar_misc_clear(priv);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	for (i = 0; i < nr_ports && i < maxnr; i++) {
630*4882a593Smuzhiyun 		rc = board->setup(priv, pcidev, &uart, i);
631*4882a593Smuzhiyun 		if (rc) {
632*4882a593Smuzhiyun 			dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
633*4882a593Smuzhiyun 			break;
634*4882a593Smuzhiyun 		}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
637*4882a593Smuzhiyun 			uart.port.iobase, uart.port.irq, uart.port.iotype);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		priv->line[i] = serial8250_register_8250_port(&uart);
640*4882a593Smuzhiyun 		if (priv->line[i] < 0) {
641*4882a593Smuzhiyun 			dev_err(&pcidev->dev,
642*4882a593Smuzhiyun 				"Couldn't register serial port %lx, irq %d, type %d, error %d\n",
643*4882a593Smuzhiyun 				uart.port.iobase, uart.port.irq,
644*4882a593Smuzhiyun 				uart.port.iotype, priv->line[i]);
645*4882a593Smuzhiyun 			break;
646*4882a593Smuzhiyun 		}
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 	priv->nr = i;
649*4882a593Smuzhiyun 	pci_set_drvdata(pcidev, priv);
650*4882a593Smuzhiyun 	return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
exar_pci_remove(struct pci_dev * pcidev)653*4882a593Smuzhiyun static void exar_pci_remove(struct pci_dev *pcidev)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct exar8250 *priv = pci_get_drvdata(pcidev);
656*4882a593Smuzhiyun 	unsigned int i;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	for (i = 0; i < priv->nr; i++)
659*4882a593Smuzhiyun 		serial8250_unregister_port(priv->line[i]);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (priv->board->exit)
662*4882a593Smuzhiyun 		priv->board->exit(pcidev);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
exar_suspend(struct device * dev)665*4882a593Smuzhiyun static int __maybe_unused exar_suspend(struct device *dev)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct pci_dev *pcidev = to_pci_dev(dev);
668*4882a593Smuzhiyun 	struct exar8250 *priv = pci_get_drvdata(pcidev);
669*4882a593Smuzhiyun 	unsigned int i;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	for (i = 0; i < priv->nr; i++)
672*4882a593Smuzhiyun 		if (priv->line[i] >= 0)
673*4882a593Smuzhiyun 			serial8250_suspend_port(priv->line[i]);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* Ensure that every init quirk is properly torn down */
676*4882a593Smuzhiyun 	if (priv->board->exit)
677*4882a593Smuzhiyun 		priv->board->exit(pcidev);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
exar_resume(struct device * dev)682*4882a593Smuzhiyun static int __maybe_unused exar_resume(struct device *dev)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct exar8250 *priv = dev_get_drvdata(dev);
685*4882a593Smuzhiyun 	unsigned int i;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	exar_misc_clear(priv);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	for (i = 0; i < priv->nr; i++)
690*4882a593Smuzhiyun 		if (priv->line[i] >= 0)
691*4882a593Smuzhiyun 			serial8250_resume_port(priv->line[i]);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const struct exar8250_board acces_com_2x = {
699*4882a593Smuzhiyun 	.num_ports	= 2,
700*4882a593Smuzhiyun 	.setup		= pci_xr17c154_setup,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static const struct exar8250_board acces_com_4x = {
704*4882a593Smuzhiyun 	.num_ports	= 4,
705*4882a593Smuzhiyun 	.setup		= pci_xr17c154_setup,
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static const struct exar8250_board acces_com_8x = {
709*4882a593Smuzhiyun 	.num_ports	= 8,
710*4882a593Smuzhiyun 	.setup		= pci_xr17c154_setup,
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun static const struct exar8250_board pbn_fastcom335_2 = {
715*4882a593Smuzhiyun 	.num_ports	= 2,
716*4882a593Smuzhiyun 	.setup		= pci_fastcom335_setup,
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static const struct exar8250_board pbn_fastcom335_4 = {
720*4882a593Smuzhiyun 	.num_ports	= 4,
721*4882a593Smuzhiyun 	.setup		= pci_fastcom335_setup,
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static const struct exar8250_board pbn_fastcom335_8 = {
725*4882a593Smuzhiyun 	.num_ports	= 8,
726*4882a593Smuzhiyun 	.setup		= pci_fastcom335_setup,
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static const struct exar8250_board pbn_connect = {
730*4882a593Smuzhiyun 	.setup		= pci_connect_tech_setup,
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct exar8250_board pbn_exar_ibm_saturn = {
734*4882a593Smuzhiyun 	.num_ports	= 1,
735*4882a593Smuzhiyun 	.setup		= pci_xr17c154_setup,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static const struct exar8250_board pbn_exar_XR17C15x = {
739*4882a593Smuzhiyun 	.setup		= pci_xr17c154_setup,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static const struct exar8250_board pbn_exar_XR17V35x = {
743*4882a593Smuzhiyun 	.setup		= pci_xr17v35x_setup,
744*4882a593Smuzhiyun 	.exit		= pci_xr17v35x_exit,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun static const struct exar8250_board pbn_fastcom35x_2 = {
748*4882a593Smuzhiyun 	.num_ports	= 2,
749*4882a593Smuzhiyun 	.setup		= pci_xr17v35x_setup,
750*4882a593Smuzhiyun 	.exit		= pci_xr17v35x_exit,
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static const struct exar8250_board pbn_fastcom35x_4 = {
754*4882a593Smuzhiyun 	.num_ports	= 4,
755*4882a593Smuzhiyun 	.setup		= pci_xr17v35x_setup,
756*4882a593Smuzhiyun 	.exit		= pci_xr17v35x_exit,
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun static const struct exar8250_board pbn_fastcom35x_8 = {
760*4882a593Smuzhiyun 	.num_ports	= 8,
761*4882a593Smuzhiyun 	.setup		= pci_xr17v35x_setup,
762*4882a593Smuzhiyun 	.exit		= pci_xr17v35x_exit,
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun static const struct exar8250_board pbn_exar_XR17V4358 = {
766*4882a593Smuzhiyun 	.num_ports	= 12,
767*4882a593Smuzhiyun 	.setup		= pci_xr17v35x_setup,
768*4882a593Smuzhiyun 	.exit		= pci_xr17v35x_exit,
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun static const struct exar8250_board pbn_exar_XR17V8358 = {
772*4882a593Smuzhiyun 	.num_ports	= 16,
773*4882a593Smuzhiyun 	.setup		= pci_xr17v35x_setup,
774*4882a593Smuzhiyun 	.exit		= pci_xr17v35x_exit,
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun #define CONNECT_DEVICE(devid, sdevid, bd) {				\
778*4882a593Smuzhiyun 	PCI_DEVICE_SUB(							\
779*4882a593Smuzhiyun 		PCI_VENDOR_ID_EXAR,					\
780*4882a593Smuzhiyun 		PCI_DEVICE_ID_EXAR_##devid,				\
781*4882a593Smuzhiyun 		PCI_SUBVENDOR_ID_CONNECT_TECH,				\
782*4882a593Smuzhiyun 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0,	\
783*4882a593Smuzhiyun 		(kernel_ulong_t)&bd					\
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun #define IBM_DEVICE(devid, sdevid, bd) {			\
789*4882a593Smuzhiyun 	PCI_DEVICE_SUB(					\
790*4882a593Smuzhiyun 		PCI_VENDOR_ID_EXAR,			\
791*4882a593Smuzhiyun 		PCI_DEVICE_ID_EXAR_##devid,		\
792*4882a593Smuzhiyun 		PCI_VENDOR_ID_IBM,			\
793*4882a593Smuzhiyun 		PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0,	\
794*4882a593Smuzhiyun 		(kernel_ulong_t)&bd			\
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun static const struct pci_device_id exar_pci_tbl[] = {
798*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM_2S, acces_com_2x),
799*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM_4S, acces_com_4x),
800*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM_8S, acces_com_8x),
801*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM232_8, acces_com_8x),
802*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM_2SM, acces_com_2x),
803*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM_4SM, acces_com_4x),
804*4882a593Smuzhiyun 	EXAR_DEVICE(ACCESSIO, COM_8SM, acces_com_8x),
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
807*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
808*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
809*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
810*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
811*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
812*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
813*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
814*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
815*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
816*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
817*4882a593Smuzhiyun 	CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
822*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
823*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
824*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
827*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
828*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
829*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
830*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
831*4882a593Smuzhiyun 	EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
832*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
833*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
834*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
837*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
838*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
839*4882a593Smuzhiyun 	EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
840*4882a593Smuzhiyun 	{ 0, }
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun static struct pci_driver exar_pci_driver = {
845*4882a593Smuzhiyun 	.name		= "exar_serial",
846*4882a593Smuzhiyun 	.probe		= exar_pci_probe,
847*4882a593Smuzhiyun 	.remove		= exar_pci_remove,
848*4882a593Smuzhiyun 	.driver         = {
849*4882a593Smuzhiyun 		.pm     = &exar_pci_pm,
850*4882a593Smuzhiyun 	},
851*4882a593Smuzhiyun 	.id_table	= exar_pci_tbl,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun module_pci_driver(exar_pci_driver);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun MODULE_LICENSE("GPL");
856*4882a593Smuzhiyun MODULE_DESCRIPTION("Exar Serial Driver");
857*4882a593Smuzhiyun MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
858