xref: /OK3568_Linux_fs/kernel/drivers/tty/serial/8250/8250_dwlib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Synopsys DesignWare 8250 library. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/bitops.h>
5*4882a593Smuzhiyun #include <linux/device.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/serial_8250.h>
9*4882a593Smuzhiyun #include <linux/serial_core.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "8250_dwlib.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Offsets for the DesignWare specific registers */
14*4882a593Smuzhiyun #define DW_UART_DLF	0xc0 /* Divisor Latch Fraction Register */
15*4882a593Smuzhiyun #define DW_UART_CPR	0xf4 /* Component Parameter Register */
16*4882a593Smuzhiyun #define DW_UART_UCV	0xf8 /* UART Component Version */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Component Parameter Register bits */
19*4882a593Smuzhiyun #define DW_UART_CPR_ABP_DATA_WIDTH	(3 << 0)
20*4882a593Smuzhiyun #define DW_UART_CPR_AFCE_MODE		(1 << 4)
21*4882a593Smuzhiyun #define DW_UART_CPR_THRE_MODE		(1 << 5)
22*4882a593Smuzhiyun #define DW_UART_CPR_SIR_MODE		(1 << 6)
23*4882a593Smuzhiyun #define DW_UART_CPR_SIR_LP_MODE		(1 << 7)
24*4882a593Smuzhiyun #define DW_UART_CPR_ADDITIONAL_FEATURES	(1 << 8)
25*4882a593Smuzhiyun #define DW_UART_CPR_FIFO_ACCESS		(1 << 9)
26*4882a593Smuzhiyun #define DW_UART_CPR_FIFO_STAT		(1 << 10)
27*4882a593Smuzhiyun #define DW_UART_CPR_SHADOW		(1 << 11)
28*4882a593Smuzhiyun #define DW_UART_CPR_ENCODED_PARMS	(1 << 12)
29*4882a593Smuzhiyun #define DW_UART_CPR_DMA_EXTRA		(1 << 13)
30*4882a593Smuzhiyun #define DW_UART_CPR_FIFO_MODE		(0xff << 16)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Helper for FIFO size calculation */
33*4882a593Smuzhiyun #define DW_UART_CPR_FIFO_SIZE(a)	(((a >> 16) & 0xff) * 16)
34*4882a593Smuzhiyun 
dw8250_readl_ext(struct uart_port * p,int offset)35*4882a593Smuzhiyun static inline u32 dw8250_readl_ext(struct uart_port *p, int offset)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	if (p->iotype == UPIO_MEM32BE)
38*4882a593Smuzhiyun 		return ioread32be(p->membase + offset);
39*4882a593Smuzhiyun 	return readl(p->membase + offset);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
dw8250_writel_ext(struct uart_port * p,int offset,u32 reg)42*4882a593Smuzhiyun static inline void dw8250_writel_ext(struct uart_port *p, int offset, u32 reg)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	if (p->iotype == UPIO_MEM32BE)
45*4882a593Smuzhiyun 		iowrite32be(reg, p->membase + offset);
46*4882a593Smuzhiyun 	else
47*4882a593Smuzhiyun 		writel(reg, p->membase + offset);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * divisor = div(I) + div(F)
52*4882a593Smuzhiyun  * "I" means integer, "F" means fractional
53*4882a593Smuzhiyun  * quot = div(I) = clk / (16 * baud)
54*4882a593Smuzhiyun  * frac = div(F) * 2^dlf_size
55*4882a593Smuzhiyun  *
56*4882a593Smuzhiyun  * let rem = clk % (16 * baud)
57*4882a593Smuzhiyun  * we have: div(F) * (16 * baud) = rem
58*4882a593Smuzhiyun  * so frac = 2^dlf_size * rem / (16 * baud) = (rem << dlf_size) / (16 * baud)
59*4882a593Smuzhiyun  */
dw8250_get_divisor(struct uart_port * p,unsigned int baud,unsigned int * frac)60*4882a593Smuzhiyun static unsigned int dw8250_get_divisor(struct uart_port *p, unsigned int baud,
61*4882a593Smuzhiyun 				       unsigned int *frac)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	unsigned int quot, rem, base_baud = baud * 16;
64*4882a593Smuzhiyun 	struct dw8250_port_data *d = p->private_data;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	quot = p->uartclk / base_baud;
67*4882a593Smuzhiyun 	rem = p->uartclk % base_baud;
68*4882a593Smuzhiyun 	*frac = DIV_ROUND_CLOSEST(rem << d->dlf_size, base_baud);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return quot;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
dw8250_set_divisor(struct uart_port * p,unsigned int baud,unsigned int quot,unsigned int quot_frac)73*4882a593Smuzhiyun static void dw8250_set_divisor(struct uart_port *p, unsigned int baud,
74*4882a593Smuzhiyun 			       unsigned int quot, unsigned int quot_frac)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	dw8250_writel_ext(p, DW_UART_DLF, quot_frac);
77*4882a593Smuzhiyun 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
dw8250_setup_port(struct uart_port * p)80*4882a593Smuzhiyun void dw8250_setup_port(struct uart_port *p)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct uart_8250_port *up = up_to_u8250p(p);
83*4882a593Smuzhiyun 	u32 reg;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/*
86*4882a593Smuzhiyun 	 * If the Component Version Register returns zero, we know that
87*4882a593Smuzhiyun 	 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
88*4882a593Smuzhiyun 	 */
89*4882a593Smuzhiyun 	reg = dw8250_readl_ext(p, DW_UART_UCV);
90*4882a593Smuzhiyun 	if (!reg)
91*4882a593Smuzhiyun 		return;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	dev_dbg(p->dev, "Designware UART version %c.%c%c\n",
94*4882a593Smuzhiyun 		(reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	dw8250_writel_ext(p, DW_UART_DLF, ~0U);
97*4882a593Smuzhiyun 	reg = dw8250_readl_ext(p, DW_UART_DLF);
98*4882a593Smuzhiyun 	dw8250_writel_ext(p, DW_UART_DLF, 0);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (reg) {
101*4882a593Smuzhiyun 		struct dw8250_port_data *d = p->private_data;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		d->dlf_size = fls(reg);
104*4882a593Smuzhiyun 		p->get_divisor = dw8250_get_divisor;
105*4882a593Smuzhiyun 		p->set_divisor = dw8250_set_divisor;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	reg = dw8250_readl_ext(p, DW_UART_CPR);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #ifdef CONFIG_ARCH_ROCKCHIP
111*4882a593Smuzhiyun 	/*
112*4882a593Smuzhiyun 	 * The UART CPR may be 0 of some rockchip soc,
113*4882a593Smuzhiyun 	 * but it supports fifo and AFC, fifo entry is 32 default.
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	if (reg == 0)
116*4882a593Smuzhiyun 		reg = 0x00023ff2;
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 	if (!reg)
119*4882a593Smuzhiyun 		return;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Select the type based on FIFO */
122*4882a593Smuzhiyun 	if (reg & DW_UART_CPR_FIFO_MODE) {
123*4882a593Smuzhiyun 		p->type = PORT_16550A;
124*4882a593Smuzhiyun 		p->flags |= UPF_FIXED_TYPE;
125*4882a593Smuzhiyun 		p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
126*4882a593Smuzhiyun #ifdef CONFIG_ARCH_ROCKCHIP
127*4882a593Smuzhiyun 		up->tx_loadsz = p->fifosize * 3 / 4;
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 		up->capabilities = UART_CAP_FIFO;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (reg & DW_UART_CPR_AFCE_MODE)
133*4882a593Smuzhiyun 		up->capabilities |= UART_CAP_AFE;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (reg & DW_UART_CPR_SIR_MODE)
136*4882a593Smuzhiyun 		up->capabilities |= UART_CAP_IRDA;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun #ifndef MODULE
139*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw8250_setup_port);
140*4882a593Smuzhiyun #endif
141