1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Serial port driver for BCM2835AUX UART
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Martin Sperl <kernel@martin.sperl.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on 8250_lpc18xx.c:
8*4882a593Smuzhiyun * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The bcm2835aux is capable of RTS auto flow-control, but this driver doesn't
11*4882a593Smuzhiyun * take advantage of it yet. When adding support, be sure not to enable it
12*4882a593Smuzhiyun * simultaneously to rs485.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "8250.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL 8
24*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_RXEN 0x01 /* Receiver enable */
25*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_TXEN 0x02 /* Transmitter enable */
26*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_AUTORTS 0x04 /* RTS set by RX fill level */
27*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_AUTOCTS 0x08 /* CTS stops transmitter */
28*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_RTS3 0x00 /* RTS set until 3 chars left */
29*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_RTS2 0x10 /* RTS set until 2 chars left */
30*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_RTS1 0x20 /* RTS set until 1 chars left */
31*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_RTS4 0x30 /* RTS set until 4 chars left */
32*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_RTSINV 0x40 /* Invert auto RTS polarity */
33*4882a593Smuzhiyun #define BCM2835_AUX_UART_CNTL_CTSINV 0x80 /* Invert auto CTS polarity */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /**
36*4882a593Smuzhiyun * struct bcm2835aux_data - driver private data of BCM2835 auxiliary UART
37*4882a593Smuzhiyun * @clk: clock producer of the port's uartclk
38*4882a593Smuzhiyun * @line: index of the port's serial8250_ports[] entry
39*4882a593Smuzhiyun * @cntl: cached copy of CNTL register
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun struct bcm2835aux_data {
42*4882a593Smuzhiyun struct clk *clk;
43*4882a593Smuzhiyun int line;
44*4882a593Smuzhiyun u32 cntl;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
bcm2835aux_rs485_start_tx(struct uart_8250_port * up)47*4882a593Smuzhiyun static void bcm2835aux_rs485_start_tx(struct uart_8250_port *up)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun if (!(up->port.rs485.flags & SER_RS485_RX_DURING_TX)) {
50*4882a593Smuzhiyun struct bcm2835aux_data *data = dev_get_drvdata(up->port.dev);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun data->cntl &= ~BCM2835_AUX_UART_CNTL_RXEN;
53*4882a593Smuzhiyun serial_out(up, BCM2835_AUX_UART_CNTL, data->cntl);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * On the bcm2835aux, the MCR register contains no other
58*4882a593Smuzhiyun * flags besides RTS. So no need for a read-modify-write.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun if (up->port.rs485.flags & SER_RS485_RTS_ON_SEND)
61*4882a593Smuzhiyun serial8250_out_MCR(up, 0);
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun serial8250_out_MCR(up, UART_MCR_RTS);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
bcm2835aux_rs485_stop_tx(struct uart_8250_port * up)66*4882a593Smuzhiyun static void bcm2835aux_rs485_stop_tx(struct uart_8250_port *up)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun if (up->port.rs485.flags & SER_RS485_RTS_AFTER_SEND)
69*4882a593Smuzhiyun serial8250_out_MCR(up, 0);
70*4882a593Smuzhiyun else
71*4882a593Smuzhiyun serial8250_out_MCR(up, UART_MCR_RTS);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (!(up->port.rs485.flags & SER_RS485_RX_DURING_TX)) {
74*4882a593Smuzhiyun struct bcm2835aux_data *data = dev_get_drvdata(up->port.dev);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun data->cntl |= BCM2835_AUX_UART_CNTL_RXEN;
77*4882a593Smuzhiyun serial_out(up, BCM2835_AUX_UART_CNTL, data->cntl);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
bcm2835aux_serial_probe(struct platform_device * pdev)81*4882a593Smuzhiyun static int bcm2835aux_serial_probe(struct platform_device *pdev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct uart_8250_port up = { };
84*4882a593Smuzhiyun struct bcm2835aux_data *data;
85*4882a593Smuzhiyun struct resource *res;
86*4882a593Smuzhiyun int ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* allocate the custom structure */
89*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
90*4882a593Smuzhiyun if (!data)
91*4882a593Smuzhiyun return -ENOMEM;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* initialize data */
94*4882a593Smuzhiyun up.capabilities = UART_CAP_FIFO | UART_CAP_MINI;
95*4882a593Smuzhiyun up.port.dev = &pdev->dev;
96*4882a593Smuzhiyun up.port.regshift = 2;
97*4882a593Smuzhiyun up.port.type = PORT_16550;
98*4882a593Smuzhiyun up.port.iotype = UPIO_MEM;
99*4882a593Smuzhiyun up.port.fifosize = 8;
100*4882a593Smuzhiyun up.port.flags = UPF_SHARE_IRQ | UPF_FIXED_PORT | UPF_FIXED_TYPE |
101*4882a593Smuzhiyun UPF_SKIP_TEST | UPF_IOREMAP;
102*4882a593Smuzhiyun up.port.rs485_config = serial8250_em485_config;
103*4882a593Smuzhiyun up.rs485_start_tx = bcm2835aux_rs485_start_tx;
104*4882a593Smuzhiyun up.rs485_stop_tx = bcm2835aux_rs485_stop_tx;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* initialize cached copy with power-on reset value */
107*4882a593Smuzhiyun data->cntl = BCM2835_AUX_UART_CNTL_RXEN | BCM2835_AUX_UART_CNTL_TXEN;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* get the clock - this also enables the HW */
112*4882a593Smuzhiyun data->clk = devm_clk_get(&pdev->dev, NULL);
113*4882a593Smuzhiyun if (IS_ERR(data->clk))
114*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(data->clk), "could not get clk\n");
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* get the interrupt */
117*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
118*4882a593Smuzhiyun if (ret < 0)
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun up.port.irq = ret;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* map the main registers */
123*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
124*4882a593Smuzhiyun if (!res) {
125*4882a593Smuzhiyun dev_err(&pdev->dev, "memory resource not found");
126*4882a593Smuzhiyun return -EINVAL;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun up.port.mapbase = res->start;
129*4882a593Smuzhiyun up.port.mapsize = resource_size(res);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Check for a fixed line number */
132*4882a593Smuzhiyun ret = of_alias_get_id(pdev->dev.of_node, "serial");
133*4882a593Smuzhiyun if (ret >= 0)
134*4882a593Smuzhiyun up.port.line = ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* enable the clock as a last step */
137*4882a593Smuzhiyun ret = clk_prepare_enable(data->clk);
138*4882a593Smuzhiyun if (ret) {
139*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to enable uart clock - %d\n",
140*4882a593Smuzhiyun ret);
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* the HW-clock divider for bcm2835aux is 8,
145*4882a593Smuzhiyun * but 8250 expects a divider of 16,
146*4882a593Smuzhiyun * so we have to multiply the actual clock by 2
147*4882a593Smuzhiyun * to get identical baudrates.
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun up.port.uartclk = clk_get_rate(data->clk) * 2;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* register the port */
152*4882a593Smuzhiyun ret = serial8250_register_8250_port(&up);
153*4882a593Smuzhiyun if (ret < 0) {
154*4882a593Smuzhiyun dev_err_probe(&pdev->dev, ret, "unable to register 8250 port\n");
155*4882a593Smuzhiyun goto dis_clk;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun data->line = ret;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun dis_clk:
162*4882a593Smuzhiyun clk_disable_unprepare(data->clk);
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
bcm2835aux_serial_remove(struct platform_device * pdev)166*4882a593Smuzhiyun static int bcm2835aux_serial_remove(struct platform_device *pdev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct bcm2835aux_data *data = platform_get_drvdata(pdev);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun serial8250_unregister_port(data->line);
171*4882a593Smuzhiyun clk_disable_unprepare(data->clk);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct of_device_id bcm2835aux_serial_match[] = {
177*4882a593Smuzhiyun { .compatible = "brcm,bcm2835-aux-uart" },
178*4882a593Smuzhiyun { },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm2835aux_serial_match);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct platform_driver bcm2835aux_serial_driver = {
183*4882a593Smuzhiyun .driver = {
184*4882a593Smuzhiyun .name = "bcm2835-aux-uart",
185*4882a593Smuzhiyun .of_match_table = bcm2835aux_serial_match,
186*4882a593Smuzhiyun },
187*4882a593Smuzhiyun .probe = bcm2835aux_serial_probe,
188*4882a593Smuzhiyun .remove = bcm2835aux_serial_remove,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun module_platform_driver(bcm2835aux_serial_driver);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_8250_CONSOLE
193*4882a593Smuzhiyun
early_bcm2835aux_setup(struct earlycon_device * device,const char * options)194*4882a593Smuzhiyun static int __init early_bcm2835aux_setup(struct earlycon_device *device,
195*4882a593Smuzhiyun const char *options)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun if (!device->port.membase)
198*4882a593Smuzhiyun return -ENODEV;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun device->port.iotype = UPIO_MEM32;
201*4882a593Smuzhiyun device->port.regshift = 2;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return early_serial8250_setup(device, NULL);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun OF_EARLYCON_DECLARE(bcm2835aux, "brcm,bcm2835-aux-uart",
207*4882a593Smuzhiyun early_bcm2835aux_setup);
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun MODULE_DESCRIPTION("BCM2835 auxiliar UART driver");
211*4882a593Smuzhiyun MODULE_AUTHOR("Martin Sperl <kernel@martin.sperl.org>");
212*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
213