xref: /OK3568_Linux_fs/kernel/drivers/tty/mxser.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _MXSER_H
3*4882a593Smuzhiyun #define _MXSER_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun  *	Semi-public control interfaces
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  *	MOXA ioctls
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define MOXA			0x400
14*4882a593Smuzhiyun #define MOXA_GETDATACOUNT	(MOXA + 23)
15*4882a593Smuzhiyun #define MOXA_DIAGNOSE		(MOXA + 50)
16*4882a593Smuzhiyun #define MOXA_CHKPORTENABLE	(MOXA + 60)
17*4882a593Smuzhiyun #define MOXA_HighSpeedOn	(MOXA + 61)
18*4882a593Smuzhiyun #define MOXA_GET_MAJOR		(MOXA + 63)
19*4882a593Smuzhiyun #define MOXA_GETMSTATUS		(MOXA + 65)
20*4882a593Smuzhiyun #define MOXA_SET_OP_MODE	(MOXA + 66)
21*4882a593Smuzhiyun #define MOXA_GET_OP_MODE	(MOXA + 67)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define RS232_MODE		0
24*4882a593Smuzhiyun #define RS485_2WIRE_MODE	1
25*4882a593Smuzhiyun #define RS422_MODE		2
26*4882a593Smuzhiyun #define RS485_4WIRE_MODE	3
27*4882a593Smuzhiyun #define OP_MODE_MASK		3
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MOXA_SDS_RSTICOUNTER	(MOXA + 69)
30*4882a593Smuzhiyun #define MOXA_ASPP_OQUEUE  	(MOXA + 70)
31*4882a593Smuzhiyun #define MOXA_ASPP_MON     	(MOXA + 73)
32*4882a593Smuzhiyun #define MOXA_ASPP_LSTATUS 	(MOXA + 74)
33*4882a593Smuzhiyun #define MOXA_ASPP_MON_EXT 	(MOXA + 75)
34*4882a593Smuzhiyun #define MOXA_SET_BAUD_METHOD	(MOXA + 76)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* --------------------------------------------------- */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define NPPI_NOTIFY_PARITY	0x01
39*4882a593Smuzhiyun #define NPPI_NOTIFY_FRAMING	0x02
40*4882a593Smuzhiyun #define NPPI_NOTIFY_HW_OVERRUN	0x04
41*4882a593Smuzhiyun #define NPPI_NOTIFY_SW_OVERRUN	0x08
42*4882a593Smuzhiyun #define NPPI_NOTIFY_BREAK	0x10
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define NPPI_NOTIFY_CTSHOLD         0x01	/* Tx hold by CTS low */
45*4882a593Smuzhiyun #define NPPI_NOTIFY_DSRHOLD         0x02	/* Tx hold by DSR low */
46*4882a593Smuzhiyun #define NPPI_NOTIFY_XOFFHOLD        0x08	/* Tx hold by Xoff received */
47*4882a593Smuzhiyun #define NPPI_NOTIFY_XOFFXENT        0x10	/* Xoff Sent */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* follow just for Moxa Must chip define. */
50*4882a593Smuzhiyun /* */
51*4882a593Smuzhiyun /* when LCR register (offset 0x03) write following value, */
52*4882a593Smuzhiyun /* the Must chip will enter enchance mode. And write value */
53*4882a593Smuzhiyun /* on EFR (offset 0x02) bit 6,7 to change bank. */
54*4882a593Smuzhiyun #define MOXA_MUST_ENTER_ENCHANCE	0xBF
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* when enhance mode enable, access on general bank register */
57*4882a593Smuzhiyun #define MOXA_MUST_GDL_REGISTER		0x07
58*4882a593Smuzhiyun #define MOXA_MUST_GDL_MASK		0x7F
59*4882a593Smuzhiyun #define MOXA_MUST_GDL_HAS_BAD_DATA	0x80
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define MOXA_MUST_LSR_RERR		0x80	/* error in receive FIFO */
62*4882a593Smuzhiyun /* enchance register bank select and enchance mode setting register */
63*4882a593Smuzhiyun /* when LCR register equal to 0xBF */
64*4882a593Smuzhiyun #define MOXA_MUST_EFR_REGISTER		0x02
65*4882a593Smuzhiyun /* enchance mode enable */
66*4882a593Smuzhiyun #define MOXA_MUST_EFR_EFRB_ENABLE	0x10
67*4882a593Smuzhiyun /* enchance reister bank set 0, 1, 2 */
68*4882a593Smuzhiyun #define MOXA_MUST_EFR_BANK0		0x00
69*4882a593Smuzhiyun #define MOXA_MUST_EFR_BANK1		0x40
70*4882a593Smuzhiyun #define MOXA_MUST_EFR_BANK2		0x80
71*4882a593Smuzhiyun #define MOXA_MUST_EFR_BANK3		0xC0
72*4882a593Smuzhiyun #define MOXA_MUST_EFR_BANK_MASK		0xC0
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* set XON1 value register, when LCR=0xBF and change to bank0 */
75*4882a593Smuzhiyun #define MOXA_MUST_XON1_REGISTER		0x04
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* set XON2 value register, when LCR=0xBF and change to bank0 */
78*4882a593Smuzhiyun #define MOXA_MUST_XON2_REGISTER		0x05
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* set XOFF1 value register, when LCR=0xBF and change to bank0 */
81*4882a593Smuzhiyun #define MOXA_MUST_XOFF1_REGISTER	0x06
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* set XOFF2 value register, when LCR=0xBF and change to bank0 */
84*4882a593Smuzhiyun #define MOXA_MUST_XOFF2_REGISTER	0x07
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MOXA_MUST_RBRTL_REGISTER	0x04
87*4882a593Smuzhiyun #define MOXA_MUST_RBRTH_REGISTER	0x05
88*4882a593Smuzhiyun #define MOXA_MUST_RBRTI_REGISTER	0x06
89*4882a593Smuzhiyun #define MOXA_MUST_THRTL_REGISTER	0x07
90*4882a593Smuzhiyun #define MOXA_MUST_ENUM_REGISTER		0x04
91*4882a593Smuzhiyun #define MOXA_MUST_HWID_REGISTER		0x05
92*4882a593Smuzhiyun #define MOXA_MUST_ECR_REGISTER		0x06
93*4882a593Smuzhiyun #define MOXA_MUST_CSR_REGISTER		0x07
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* good data mode enable */
96*4882a593Smuzhiyun #define MOXA_MUST_FCR_GDA_MODE_ENABLE	0x20
97*4882a593Smuzhiyun /* only good data put into RxFIFO */
98*4882a593Smuzhiyun #define MOXA_MUST_FCR_GDA_ONLY_ENABLE	0x10
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* enable CTS interrupt */
101*4882a593Smuzhiyun #define MOXA_MUST_IER_ECTSI		0x80
102*4882a593Smuzhiyun /* enable RTS interrupt */
103*4882a593Smuzhiyun #define MOXA_MUST_IER_ERTSI		0x40
104*4882a593Smuzhiyun /* enable Xon/Xoff interrupt */
105*4882a593Smuzhiyun #define MOXA_MUST_IER_XINT		0x20
106*4882a593Smuzhiyun /* enable GDA interrupt */
107*4882a593Smuzhiyun #define MOXA_MUST_IER_EGDAI		0x10
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define MOXA_MUST_RECV_ISR		(UART_IER_RDI | MOXA_MUST_IER_EGDAI)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* GDA interrupt pending */
112*4882a593Smuzhiyun #define MOXA_MUST_IIR_GDA		0x1C
113*4882a593Smuzhiyun #define MOXA_MUST_IIR_RDA		0x04
114*4882a593Smuzhiyun #define MOXA_MUST_IIR_RTO		0x0C
115*4882a593Smuzhiyun #define MOXA_MUST_IIR_LSR		0x06
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* received Xon/Xoff or specical interrupt pending */
118*4882a593Smuzhiyun #define MOXA_MUST_IIR_XSC		0x10
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* RTS/CTS change state interrupt pending */
121*4882a593Smuzhiyun #define MOXA_MUST_IIR_RTSCTS		0x20
122*4882a593Smuzhiyun #define MOXA_MUST_IIR_MASK		0x3E
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define MOXA_MUST_MCR_XON_FLAG		0x40
125*4882a593Smuzhiyun #define MOXA_MUST_MCR_XON_ANY		0x80
126*4882a593Smuzhiyun #define MOXA_MUST_MCR_TX_XON		0x08
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* software flow control on chip mask value */
129*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_MASK		0x0F
130*4882a593Smuzhiyun /* send Xon1/Xoff1 */
131*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_TX1		0x08
132*4882a593Smuzhiyun /* send Xon2/Xoff2 */
133*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_TX2		0x04
134*4882a593Smuzhiyun /* send Xon1,Xon2/Xoff1,Xoff2 */
135*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_TX12		0x0C
136*4882a593Smuzhiyun /* don't send Xon/Xoff */
137*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_TX_NO		0x00
138*4882a593Smuzhiyun /* Tx software flow control mask */
139*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_TX_MASK	0x0C
140*4882a593Smuzhiyun /* don't receive Xon/Xoff */
141*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_RX_NO		0x00
142*4882a593Smuzhiyun /* receive Xon1/Xoff1 */
143*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_RX1		0x02
144*4882a593Smuzhiyun /* receive Xon2/Xoff2 */
145*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_RX2		0x01
146*4882a593Smuzhiyun /* receive Xon1,Xon2/Xoff1,Xoff2 */
147*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_RX12		0x03
148*4882a593Smuzhiyun /* Rx software flow control mask */
149*4882a593Smuzhiyun #define MOXA_MUST_EFR_SF_RX_MASK	0x03
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #endif
152