xref: /OK3568_Linux_fs/kernel/drivers/thunderbolt/nhi_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Thunderbolt driver - NHI registers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014 Andreas Noever <andreas.noever@gmail.com>
6*4882a593Smuzhiyun  * Copyright (C) 2018, Intel Corporation
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef NHI_REGS_H_
10*4882a593Smuzhiyun #define NHI_REGS_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun enum ring_flags {
15*4882a593Smuzhiyun 	RING_FLAG_ISOCH_ENABLE = 1 << 27, /* TX only? */
16*4882a593Smuzhiyun 	RING_FLAG_E2E_FLOW_CONTROL = 1 << 28,
17*4882a593Smuzhiyun 	RING_FLAG_PCI_NO_SNOOP = 1 << 29,
18*4882a593Smuzhiyun 	RING_FLAG_RAW = 1 << 30, /* ignore EOF/SOF mask, include checksum */
19*4882a593Smuzhiyun 	RING_FLAG_ENABLE = 1 << 31,
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /**
23*4882a593Smuzhiyun  * struct ring_desc - TX/RX ring entry
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * For TX set length/eof/sof.
26*4882a593Smuzhiyun  * For RX length/eof/sof are set by the NHI.
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun struct ring_desc {
29*4882a593Smuzhiyun 	u64 phys;
30*4882a593Smuzhiyun 	u32 length:12;
31*4882a593Smuzhiyun 	u32 eof:4;
32*4882a593Smuzhiyun 	u32 sof:4;
33*4882a593Smuzhiyun 	enum ring_desc_flags flags:12;
34*4882a593Smuzhiyun 	u32 time; /* write zero */
35*4882a593Smuzhiyun } __packed;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* NHI registers in bar 0 */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * 16 bytes per entry, one entry for every hop (REG_HOP_COUNT)
41*4882a593Smuzhiyun  * 00: physical pointer to an array of struct ring_desc
42*4882a593Smuzhiyun  * 08: ring tail (set by NHI)
43*4882a593Smuzhiyun  * 10: ring head (index of first non posted descriptor)
44*4882a593Smuzhiyun  * 12: descriptor count
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define REG_TX_RING_BASE	0x00000
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * 16 bytes per entry, one entry for every hop (REG_HOP_COUNT)
50*4882a593Smuzhiyun  * 00: physical pointer to an array of struct ring_desc
51*4882a593Smuzhiyun  * 08: ring head (index of first not posted descriptor)
52*4882a593Smuzhiyun  * 10: ring tail (set by NHI)
53*4882a593Smuzhiyun  * 12: descriptor count
54*4882a593Smuzhiyun  * 14: max frame sizes (anything larger than 0x100 has no effect)
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun #define REG_RX_RING_BASE	0x08000
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun  * 32 bytes per entry, one entry for every hop (REG_HOP_COUNT)
60*4882a593Smuzhiyun  * 00: enum_ring_flags
61*4882a593Smuzhiyun  * 04: isoch time stamp ?? (write 0)
62*4882a593Smuzhiyun  * ..: unknown
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define REG_TX_OPTIONS_BASE	0x19800
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * 32 bytes per entry, one entry for every hop (REG_HOP_COUNT)
68*4882a593Smuzhiyun  * 00: enum ring_flags
69*4882a593Smuzhiyun  *     If RING_FLAG_E2E_FLOW_CONTROL is set then bits 13-23 must be set to
70*4882a593Smuzhiyun  *     the corresponding TX hop id.
71*4882a593Smuzhiyun  * 04: EOF/SOF mask (ignored for RING_FLAG_RAW rings)
72*4882a593Smuzhiyun  * ..: unknown
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun #define REG_RX_OPTIONS_BASE	0x29800
75*4882a593Smuzhiyun #define REG_RX_OPTIONS_E2E_HOP_MASK	GENMASK(22, 12)
76*4882a593Smuzhiyun #define REG_RX_OPTIONS_E2E_HOP_SHIFT	12
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * three bitfields: tx, rx, rx overflow
80*4882a593Smuzhiyun  * Every bitfield contains one bit for every hop (REG_HOP_COUNT). Registers are
81*4882a593Smuzhiyun  * cleared on read. New interrupts are fired only after ALL registers have been
82*4882a593Smuzhiyun  * read (even those containing only disabled rings).
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun #define REG_RING_NOTIFY_BASE	0x37800
85*4882a593Smuzhiyun #define RING_NOTIFY_REG_COUNT(nhi) ((31 + 3 * nhi->hop_count) / 32)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * two bitfields: rx, tx
89*4882a593Smuzhiyun  * Both bitfields contains one bit for every hop (REG_HOP_COUNT). To
90*4882a593Smuzhiyun  * enable/disable interrupts set/clear the corresponding bits.
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define REG_RING_INTERRUPT_BASE	0x38200
93*4882a593Smuzhiyun #define RING_INTERRUPT_REG_COUNT(nhi) ((31 + 2 * nhi->hop_count) / 32)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define REG_INT_THROTTLING_RATE	0x38c00
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Interrupt Vector Allocation */
98*4882a593Smuzhiyun #define REG_INT_VEC_ALLOC_BASE	0x38c40
99*4882a593Smuzhiyun #define REG_INT_VEC_ALLOC_BITS	4
100*4882a593Smuzhiyun #define REG_INT_VEC_ALLOC_MASK	GENMASK(3, 0)
101*4882a593Smuzhiyun #define REG_INT_VEC_ALLOC_REGS	(32 / REG_INT_VEC_ALLOC_BITS)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* The last 11 bits contain the number of hops supported by the NHI port. */
104*4882a593Smuzhiyun #define REG_HOP_COUNT		0x39640
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define REG_DMA_MISC			0x39864
107*4882a593Smuzhiyun #define REG_DMA_MISC_INT_AUTO_CLEAR     BIT(2)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define REG_INMAIL_DATA			0x39900
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define REG_INMAIL_CMD			0x39904
112*4882a593Smuzhiyun #define REG_INMAIL_CMD_MASK		GENMASK(7, 0)
113*4882a593Smuzhiyun #define REG_INMAIL_ERROR		BIT(30)
114*4882a593Smuzhiyun #define REG_INMAIL_OP_REQUEST		BIT(31)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define REG_OUTMAIL_CMD			0x3990c
117*4882a593Smuzhiyun #define REG_OUTMAIL_CMD_OPMODE_SHIFT	8
118*4882a593Smuzhiyun #define REG_OUTMAIL_CMD_OPMODE_MASK	GENMASK(11, 8)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define REG_FW_STS			0x39944
121*4882a593Smuzhiyun #define REG_FW_STS_NVM_AUTH_DONE	BIT(31)
122*4882a593Smuzhiyun #define REG_FW_STS_CIO_RESET_REQ	BIT(30)
123*4882a593Smuzhiyun #define REG_FW_STS_ICM_EN_CPU		BIT(2)
124*4882a593Smuzhiyun #define REG_FW_STS_ICM_EN_INVERT	BIT(1)
125*4882a593Smuzhiyun #define REG_FW_STS_ICM_EN		BIT(0)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* ICL NHI VSEC registers */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* FW ready */
130*4882a593Smuzhiyun #define VS_CAP_9			0xc8
131*4882a593Smuzhiyun #define VS_CAP_9_FW_READY		BIT(31)
132*4882a593Smuzhiyun /* UUID */
133*4882a593Smuzhiyun #define VS_CAP_10			0xcc
134*4882a593Smuzhiyun #define VS_CAP_11			0xd0
135*4882a593Smuzhiyun /* LTR */
136*4882a593Smuzhiyun #define VS_CAP_15			0xe0
137*4882a593Smuzhiyun #define VS_CAP_16			0xe4
138*4882a593Smuzhiyun /* TBT2PCIe */
139*4882a593Smuzhiyun #define VS_CAP_18			0xec
140*4882a593Smuzhiyun #define VS_CAP_18_DONE			BIT(0)
141*4882a593Smuzhiyun /* PCIe2TBT */
142*4882a593Smuzhiyun #define VS_CAP_19			0xf0
143*4882a593Smuzhiyun #define VS_CAP_19_VALID			BIT(0)
144*4882a593Smuzhiyun #define VS_CAP_19_CMD_SHIFT		1
145*4882a593Smuzhiyun #define VS_CAP_19_CMD_MASK		GENMASK(7, 1)
146*4882a593Smuzhiyun /* Force power */
147*4882a593Smuzhiyun #define VS_CAP_22			0xfc
148*4882a593Smuzhiyun #define VS_CAP_22_FORCE_POWER		BIT(1)
149*4882a593Smuzhiyun #define VS_CAP_22_DMA_DELAY_MASK	GENMASK(31, 24)
150*4882a593Smuzhiyun #define VS_CAP_22_DMA_DELAY_SHIFT	24
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /**
153*4882a593Smuzhiyun  * enum icl_lc_mailbox_cmd - ICL specific LC mailbox commands
154*4882a593Smuzhiyun  * @ICL_LC_GO2SX: Ask LC to enter Sx without wake
155*4882a593Smuzhiyun  * @ICL_LC_GO2SX_NO_WAKE: Ask LC to enter Sx with wake
156*4882a593Smuzhiyun  * @ICL_LC_PREPARE_FOR_RESET: Prepare LC for reset
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun enum icl_lc_mailbox_cmd {
159*4882a593Smuzhiyun 	ICL_LC_GO2SX = 0x02,
160*4882a593Smuzhiyun 	ICL_LC_GO2SX_NO_WAKE = 0x03,
161*4882a593Smuzhiyun 	ICL_LC_PREPARE_FOR_RESET = 0x21,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #endif
165