1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * exynos_tmu.c - Samsung Exynos TMU (Thermal Management Unit)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Samsung Electronics
6*4882a593Smuzhiyun * Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>
7*4882a593Smuzhiyun * Lukasz Majewski <l.majewski@samsung.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (C) 2011 Samsung Electronics
10*4882a593Smuzhiyun * Donggeun Kim <dg77.kim@samsung.com>
11*4882a593Smuzhiyun * Amit Daniel Kachhap <amit.kachhap@linaro.org>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <dt-bindings/thermal/thermal_exynos.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "../thermal_core.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Exynos generic registers */
29*4882a593Smuzhiyun #define EXYNOS_TMU_REG_TRIMINFO 0x0
30*4882a593Smuzhiyun #define EXYNOS_TMU_REG_CONTROL 0x20
31*4882a593Smuzhiyun #define EXYNOS_TMU_REG_STATUS 0x28
32*4882a593Smuzhiyun #define EXYNOS_TMU_REG_CURRENT_TEMP 0x40
33*4882a593Smuzhiyun #define EXYNOS_TMU_REG_INTEN 0x70
34*4882a593Smuzhiyun #define EXYNOS_TMU_REG_INTSTAT 0x74
35*4882a593Smuzhiyun #define EXYNOS_TMU_REG_INTCLEAR 0x78
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define EXYNOS_TMU_TEMP_MASK 0xff
38*4882a593Smuzhiyun #define EXYNOS_TMU_REF_VOLTAGE_SHIFT 24
39*4882a593Smuzhiyun #define EXYNOS_TMU_REF_VOLTAGE_MASK 0x1f
40*4882a593Smuzhiyun #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK 0xf
41*4882a593Smuzhiyun #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT 8
42*4882a593Smuzhiyun #define EXYNOS_TMU_CORE_EN_SHIFT 0
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Exynos3250 specific registers */
45*4882a593Smuzhiyun #define EXYNOS_TMU_TRIMINFO_CON1 0x10
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Exynos4210 specific registers */
48*4882a593Smuzhiyun #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP 0x44
49*4882a593Smuzhiyun #define EXYNOS4210_TMU_REG_TRIG_LEVEL0 0x50
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Exynos5250, Exynos4412, Exynos3250 specific registers */
52*4882a593Smuzhiyun #define EXYNOS_TMU_TRIMINFO_CON2 0x14
53*4882a593Smuzhiyun #define EXYNOS_THD_TEMP_RISE 0x50
54*4882a593Smuzhiyun #define EXYNOS_THD_TEMP_FALL 0x54
55*4882a593Smuzhiyun #define EXYNOS_EMUL_CON 0x80
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define EXYNOS_TRIMINFO_RELOAD_ENABLE 1
58*4882a593Smuzhiyun #define EXYNOS_TRIMINFO_25_SHIFT 0
59*4882a593Smuzhiyun #define EXYNOS_TRIMINFO_85_SHIFT 8
60*4882a593Smuzhiyun #define EXYNOS_TMU_TRIP_MODE_SHIFT 13
61*4882a593Smuzhiyun #define EXYNOS_TMU_TRIP_MODE_MASK 0x7
62*4882a593Smuzhiyun #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT 12
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define EXYNOS_TMU_INTEN_RISE0_SHIFT 0
65*4882a593Smuzhiyun #define EXYNOS_TMU_INTEN_FALL0_SHIFT 16
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define EXYNOS_EMUL_TIME 0x57F0
68*4882a593Smuzhiyun #define EXYNOS_EMUL_TIME_MASK 0xffff
69*4882a593Smuzhiyun #define EXYNOS_EMUL_TIME_SHIFT 16
70*4882a593Smuzhiyun #define EXYNOS_EMUL_DATA_SHIFT 8
71*4882a593Smuzhiyun #define EXYNOS_EMUL_DATA_MASK 0xFF
72*4882a593Smuzhiyun #define EXYNOS_EMUL_ENABLE 0x1
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Exynos5260 specific */
75*4882a593Smuzhiyun #define EXYNOS5260_TMU_REG_INTEN 0xC0
76*4882a593Smuzhiyun #define EXYNOS5260_TMU_REG_INTSTAT 0xC4
77*4882a593Smuzhiyun #define EXYNOS5260_TMU_REG_INTCLEAR 0xC8
78*4882a593Smuzhiyun #define EXYNOS5260_EMUL_CON 0x100
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Exynos4412 specific */
81*4882a593Smuzhiyun #define EXYNOS4412_MUX_ADDR_VALUE 6
82*4882a593Smuzhiyun #define EXYNOS4412_MUX_ADDR_SHIFT 20
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Exynos5433 specific registers */
85*4882a593Smuzhiyun #define EXYNOS5433_THD_TEMP_RISE3_0 0x050
86*4882a593Smuzhiyun #define EXYNOS5433_THD_TEMP_RISE7_4 0x054
87*4882a593Smuzhiyun #define EXYNOS5433_THD_TEMP_FALL3_0 0x060
88*4882a593Smuzhiyun #define EXYNOS5433_THD_TEMP_FALL7_4 0x064
89*4882a593Smuzhiyun #define EXYNOS5433_TMU_REG_INTEN 0x0c0
90*4882a593Smuzhiyun #define EXYNOS5433_TMU_REG_INTPEND 0x0c8
91*4882a593Smuzhiyun #define EXYNOS5433_TMU_EMUL_CON 0x110
92*4882a593Smuzhiyun #define EXYNOS5433_TMU_PD_DET_EN 0x130
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT 16
95*4882a593Smuzhiyun #define EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT 23
96*4882a593Smuzhiyun #define EXYNOS5433_TRIMINFO_SENSOR_ID_MASK \
97*4882a593Smuzhiyun (0xf << EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT)
98*4882a593Smuzhiyun #define EXYNOS5433_TRIMINFO_CALIB_SEL_MASK BIT(23)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING 0
101*4882a593Smuzhiyun #define EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING 1
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define EXYNOS5433_PD_DET_EN 1
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define EXYNOS5433_G3D_BASE 0x10070000
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Exynos7 specific registers */
108*4882a593Smuzhiyun #define EXYNOS7_THD_TEMP_RISE7_6 0x50
109*4882a593Smuzhiyun #define EXYNOS7_THD_TEMP_FALL7_6 0x60
110*4882a593Smuzhiyun #define EXYNOS7_TMU_REG_INTEN 0x110
111*4882a593Smuzhiyun #define EXYNOS7_TMU_REG_INTPEND 0x118
112*4882a593Smuzhiyun #define EXYNOS7_TMU_REG_EMUL_CON 0x160
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define EXYNOS7_TMU_TEMP_MASK 0x1ff
115*4882a593Smuzhiyun #define EXYNOS7_PD_DET_EN_SHIFT 23
116*4882a593Smuzhiyun #define EXYNOS7_TMU_INTEN_RISE0_SHIFT 0
117*4882a593Smuzhiyun #define EXYNOS7_EMUL_DATA_SHIFT 7
118*4882a593Smuzhiyun #define EXYNOS7_EMUL_DATA_MASK 0x1ff
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define EXYNOS_FIRST_POINT_TRIM 25
121*4882a593Smuzhiyun #define EXYNOS_SECOND_POINT_TRIM 85
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define EXYNOS_NOISE_CANCEL_MODE 4
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define MCELSIUS 1000
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun enum soc_type {
128*4882a593Smuzhiyun SOC_ARCH_EXYNOS3250 = 1,
129*4882a593Smuzhiyun SOC_ARCH_EXYNOS4210,
130*4882a593Smuzhiyun SOC_ARCH_EXYNOS4412,
131*4882a593Smuzhiyun SOC_ARCH_EXYNOS5250,
132*4882a593Smuzhiyun SOC_ARCH_EXYNOS5260,
133*4882a593Smuzhiyun SOC_ARCH_EXYNOS5420,
134*4882a593Smuzhiyun SOC_ARCH_EXYNOS5420_TRIMINFO,
135*4882a593Smuzhiyun SOC_ARCH_EXYNOS5433,
136*4882a593Smuzhiyun SOC_ARCH_EXYNOS7,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /**
140*4882a593Smuzhiyun * struct exynos_tmu_data : A structure to hold the private data of the TMU
141*4882a593Smuzhiyun * driver
142*4882a593Smuzhiyun * @id: identifier of the one instance of the TMU controller.
143*4882a593Smuzhiyun * @base: base address of the single instance of the TMU controller.
144*4882a593Smuzhiyun * @base_second: base address of the common registers of the TMU controller.
145*4882a593Smuzhiyun * @irq: irq number of the TMU controller.
146*4882a593Smuzhiyun * @soc: id of the SOC type.
147*4882a593Smuzhiyun * @irq_work: pointer to the irq work structure.
148*4882a593Smuzhiyun * @lock: lock to implement synchronization.
149*4882a593Smuzhiyun * @clk: pointer to the clock structure.
150*4882a593Smuzhiyun * @clk_sec: pointer to the clock structure for accessing the base_second.
151*4882a593Smuzhiyun * @sclk: pointer to the clock structure for accessing the tmu special clk.
152*4882a593Smuzhiyun * @cal_type: calibration type for temperature
153*4882a593Smuzhiyun * @efuse_value: SoC defined fuse value
154*4882a593Smuzhiyun * @min_efuse_value: minimum valid trimming data
155*4882a593Smuzhiyun * @max_efuse_value: maximum valid trimming data
156*4882a593Smuzhiyun * @temp_error1: fused value of the first point trim.
157*4882a593Smuzhiyun * @temp_error2: fused value of the second point trim.
158*4882a593Smuzhiyun * @gain: gain of amplifier in the positive-TC generator block
159*4882a593Smuzhiyun * 0 < gain <= 15
160*4882a593Smuzhiyun * @reference_voltage: reference voltage of amplifier
161*4882a593Smuzhiyun * in the positive-TC generator block
162*4882a593Smuzhiyun * 0 < reference_voltage <= 31
163*4882a593Smuzhiyun * @regulator: pointer to the TMU regulator structure.
164*4882a593Smuzhiyun * @reg_conf: pointer to structure to register with core thermal.
165*4882a593Smuzhiyun * @tzd: pointer to thermal_zone_device structure
166*4882a593Smuzhiyun * @ntrip: number of supported trip points.
167*4882a593Smuzhiyun * @enabled: current status of TMU device
168*4882a593Smuzhiyun * @tmu_set_trip_temp: SoC specific method to set trip (rising threshold)
169*4882a593Smuzhiyun * @tmu_set_trip_hyst: SoC specific to set hysteresis (falling threshold)
170*4882a593Smuzhiyun * @tmu_initialize: SoC specific TMU initialization method
171*4882a593Smuzhiyun * @tmu_control: SoC specific TMU control method
172*4882a593Smuzhiyun * @tmu_read: SoC specific TMU temperature read method
173*4882a593Smuzhiyun * @tmu_set_emulation: SoC specific TMU emulation setting method
174*4882a593Smuzhiyun * @tmu_clear_irqs: SoC specific TMU interrupts clearing method
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun struct exynos_tmu_data {
177*4882a593Smuzhiyun int id;
178*4882a593Smuzhiyun void __iomem *base;
179*4882a593Smuzhiyun void __iomem *base_second;
180*4882a593Smuzhiyun int irq;
181*4882a593Smuzhiyun enum soc_type soc;
182*4882a593Smuzhiyun struct work_struct irq_work;
183*4882a593Smuzhiyun struct mutex lock;
184*4882a593Smuzhiyun struct clk *clk, *clk_sec, *sclk;
185*4882a593Smuzhiyun u32 cal_type;
186*4882a593Smuzhiyun u32 efuse_value;
187*4882a593Smuzhiyun u32 min_efuse_value;
188*4882a593Smuzhiyun u32 max_efuse_value;
189*4882a593Smuzhiyun u16 temp_error1, temp_error2;
190*4882a593Smuzhiyun u8 gain;
191*4882a593Smuzhiyun u8 reference_voltage;
192*4882a593Smuzhiyun struct regulator *regulator;
193*4882a593Smuzhiyun struct thermal_zone_device *tzd;
194*4882a593Smuzhiyun unsigned int ntrip;
195*4882a593Smuzhiyun bool enabled;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun void (*tmu_set_trip_temp)(struct exynos_tmu_data *data, int trip,
198*4882a593Smuzhiyun u8 temp);
199*4882a593Smuzhiyun void (*tmu_set_trip_hyst)(struct exynos_tmu_data *data, int trip,
200*4882a593Smuzhiyun u8 temp, u8 hyst);
201*4882a593Smuzhiyun void (*tmu_initialize)(struct platform_device *pdev);
202*4882a593Smuzhiyun void (*tmu_control)(struct platform_device *pdev, bool on);
203*4882a593Smuzhiyun int (*tmu_read)(struct exynos_tmu_data *data);
204*4882a593Smuzhiyun void (*tmu_set_emulation)(struct exynos_tmu_data *data, int temp);
205*4882a593Smuzhiyun void (*tmu_clear_irqs)(struct exynos_tmu_data *data);
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * TMU treats temperature as a mapped temperature code.
210*4882a593Smuzhiyun * The temperature is converted differently depending on the calibration type.
211*4882a593Smuzhiyun */
temp_to_code(struct exynos_tmu_data * data,u8 temp)212*4882a593Smuzhiyun static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun if (data->cal_type == TYPE_ONE_POINT_TRIMMING)
215*4882a593Smuzhiyun return temp + data->temp_error1 - EXYNOS_FIRST_POINT_TRIM;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return (temp - EXYNOS_FIRST_POINT_TRIM) *
218*4882a593Smuzhiyun (data->temp_error2 - data->temp_error1) /
219*4882a593Smuzhiyun (EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) +
220*4882a593Smuzhiyun data->temp_error1;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * Calculate a temperature value from a temperature code.
225*4882a593Smuzhiyun * The unit of the temperature is degree Celsius.
226*4882a593Smuzhiyun */
code_to_temp(struct exynos_tmu_data * data,u16 temp_code)227*4882a593Smuzhiyun static int code_to_temp(struct exynos_tmu_data *data, u16 temp_code)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun if (data->cal_type == TYPE_ONE_POINT_TRIMMING)
230*4882a593Smuzhiyun return temp_code - data->temp_error1 + EXYNOS_FIRST_POINT_TRIM;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return (temp_code - data->temp_error1) *
233*4882a593Smuzhiyun (EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) /
234*4882a593Smuzhiyun (data->temp_error2 - data->temp_error1) +
235*4882a593Smuzhiyun EXYNOS_FIRST_POINT_TRIM;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
sanitize_temp_error(struct exynos_tmu_data * data,u32 trim_info)238*4882a593Smuzhiyun static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun u16 tmu_temp_mask =
241*4882a593Smuzhiyun (data->soc == SOC_ARCH_EXYNOS7) ? EXYNOS7_TMU_TEMP_MASK
242*4882a593Smuzhiyun : EXYNOS_TMU_TEMP_MASK;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun data->temp_error1 = trim_info & tmu_temp_mask;
245*4882a593Smuzhiyun data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
246*4882a593Smuzhiyun EXYNOS_TMU_TEMP_MASK);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (!data->temp_error1 ||
249*4882a593Smuzhiyun (data->min_efuse_value > data->temp_error1) ||
250*4882a593Smuzhiyun (data->temp_error1 > data->max_efuse_value))
251*4882a593Smuzhiyun data->temp_error1 = data->efuse_value & EXYNOS_TMU_TEMP_MASK;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (!data->temp_error2)
254*4882a593Smuzhiyun data->temp_error2 =
255*4882a593Smuzhiyun (data->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
256*4882a593Smuzhiyun EXYNOS_TMU_TEMP_MASK;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
exynos_tmu_initialize(struct platform_device * pdev)259*4882a593Smuzhiyun static int exynos_tmu_initialize(struct platform_device *pdev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
262*4882a593Smuzhiyun struct thermal_zone_device *tzd = data->tzd;
263*4882a593Smuzhiyun const struct thermal_trip * const trips =
264*4882a593Smuzhiyun of_thermal_get_trip_points(tzd);
265*4882a593Smuzhiyun unsigned int status;
266*4882a593Smuzhiyun int ret = 0, temp, hyst;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (!trips) {
269*4882a593Smuzhiyun dev_err(&pdev->dev,
270*4882a593Smuzhiyun "Cannot get trip points from device tree!\n");
271*4882a593Smuzhiyun return -ENODEV;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (data->soc != SOC_ARCH_EXYNOS5433) /* FIXME */
275*4882a593Smuzhiyun ret = tzd->ops->get_crit_temp(tzd, &temp);
276*4882a593Smuzhiyun if (ret) {
277*4882a593Smuzhiyun dev_err(&pdev->dev,
278*4882a593Smuzhiyun "No CRITICAL trip point defined in device tree!\n");
279*4882a593Smuzhiyun goto out;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (of_thermal_get_ntrips(tzd) > data->ntrip) {
283*4882a593Smuzhiyun dev_info(&pdev->dev,
284*4882a593Smuzhiyun "More trip points than supported by this TMU.\n");
285*4882a593Smuzhiyun dev_info(&pdev->dev,
286*4882a593Smuzhiyun "%d trip points should be configured in polling mode.\n",
287*4882a593Smuzhiyun (of_thermal_get_ntrips(tzd) - data->ntrip));
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun mutex_lock(&data->lock);
291*4882a593Smuzhiyun clk_enable(data->clk);
292*4882a593Smuzhiyun if (!IS_ERR(data->clk_sec))
293*4882a593Smuzhiyun clk_enable(data->clk_sec);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun status = readb(data->base + EXYNOS_TMU_REG_STATUS);
296*4882a593Smuzhiyun if (!status) {
297*4882a593Smuzhiyun ret = -EBUSY;
298*4882a593Smuzhiyun } else {
299*4882a593Smuzhiyun int i, ntrips =
300*4882a593Smuzhiyun min_t(int, of_thermal_get_ntrips(tzd), data->ntrip);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun data->tmu_initialize(pdev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Write temperature code for rising and falling threshold */
305*4882a593Smuzhiyun for (i = 0; i < ntrips; i++) {
306*4882a593Smuzhiyun /* Write temperature code for rising threshold */
307*4882a593Smuzhiyun ret = tzd->ops->get_trip_temp(tzd, i, &temp);
308*4882a593Smuzhiyun if (ret)
309*4882a593Smuzhiyun goto err;
310*4882a593Smuzhiyun temp /= MCELSIUS;
311*4882a593Smuzhiyun data->tmu_set_trip_temp(data, i, temp);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Write temperature code for falling threshold */
314*4882a593Smuzhiyun ret = tzd->ops->get_trip_hyst(tzd, i, &hyst);
315*4882a593Smuzhiyun if (ret)
316*4882a593Smuzhiyun goto err;
317*4882a593Smuzhiyun hyst /= MCELSIUS;
318*4882a593Smuzhiyun data->tmu_set_trip_hyst(data, i, temp, hyst);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun data->tmu_clear_irqs(data);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun err:
324*4882a593Smuzhiyun clk_disable(data->clk);
325*4882a593Smuzhiyun mutex_unlock(&data->lock);
326*4882a593Smuzhiyun if (!IS_ERR(data->clk_sec))
327*4882a593Smuzhiyun clk_disable(data->clk_sec);
328*4882a593Smuzhiyun out:
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
get_con_reg(struct exynos_tmu_data * data,u32 con)332*4882a593Smuzhiyun static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS4412 ||
335*4882a593Smuzhiyun data->soc == SOC_ARCH_EXYNOS3250)
336*4882a593Smuzhiyun con |= (EXYNOS4412_MUX_ADDR_VALUE << EXYNOS4412_MUX_ADDR_SHIFT);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
339*4882a593Smuzhiyun con |= data->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
342*4882a593Smuzhiyun con |= (data->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
345*4882a593Smuzhiyun con |= (EXYNOS_NOISE_CANCEL_MODE << EXYNOS_TMU_TRIP_MODE_SHIFT);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return con;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
exynos_tmu_control(struct platform_device * pdev,bool on)350*4882a593Smuzhiyun static void exynos_tmu_control(struct platform_device *pdev, bool on)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun mutex_lock(&data->lock);
355*4882a593Smuzhiyun clk_enable(data->clk);
356*4882a593Smuzhiyun data->tmu_control(pdev, on);
357*4882a593Smuzhiyun data->enabled = on;
358*4882a593Smuzhiyun clk_disable(data->clk);
359*4882a593Smuzhiyun mutex_unlock(&data->lock);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
exynos4210_tmu_set_trip_temp(struct exynos_tmu_data * data,int trip,u8 temp)362*4882a593Smuzhiyun static void exynos4210_tmu_set_trip_temp(struct exynos_tmu_data *data,
363*4882a593Smuzhiyun int trip, u8 temp)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun const struct thermal_trip * const trips =
366*4882a593Smuzhiyun of_thermal_get_trip_points(data->tzd);
367*4882a593Smuzhiyun u8 ref, th_code;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ref = trips[0].temperature / MCELSIUS;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (trip == 0) {
372*4882a593Smuzhiyun th_code = temp_to_code(data, ref);
373*4882a593Smuzhiyun writeb(th_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun temp -= ref;
377*4882a593Smuzhiyun writeb(temp, data->base + EXYNOS4210_TMU_REG_TRIG_LEVEL0 + trip * 4);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* failing thresholds are not supported on Exynos4210 */
exynos4210_tmu_set_trip_hyst(struct exynos_tmu_data * data,int trip,u8 temp,u8 hyst)381*4882a593Smuzhiyun static void exynos4210_tmu_set_trip_hyst(struct exynos_tmu_data *data,
382*4882a593Smuzhiyun int trip, u8 temp, u8 hyst)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
exynos4210_tmu_initialize(struct platform_device * pdev)386*4882a593Smuzhiyun static void exynos4210_tmu_initialize(struct platform_device *pdev)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
exynos4412_tmu_set_trip_temp(struct exynos_tmu_data * data,int trip,u8 temp)393*4882a593Smuzhiyun static void exynos4412_tmu_set_trip_temp(struct exynos_tmu_data *data,
394*4882a593Smuzhiyun int trip, u8 temp)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun u32 th, con;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun th = readl(data->base + EXYNOS_THD_TEMP_RISE);
399*4882a593Smuzhiyun th &= ~(0xff << 8 * trip);
400*4882a593Smuzhiyun th |= temp_to_code(data, temp) << 8 * trip;
401*4882a593Smuzhiyun writel(th, data->base + EXYNOS_THD_TEMP_RISE);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (trip == 3) {
404*4882a593Smuzhiyun con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
405*4882a593Smuzhiyun con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
406*4882a593Smuzhiyun writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
exynos4412_tmu_set_trip_hyst(struct exynos_tmu_data * data,int trip,u8 temp,u8 hyst)410*4882a593Smuzhiyun static void exynos4412_tmu_set_trip_hyst(struct exynos_tmu_data *data,
411*4882a593Smuzhiyun int trip, u8 temp, u8 hyst)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun u32 th;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun th = readl(data->base + EXYNOS_THD_TEMP_FALL);
416*4882a593Smuzhiyun th &= ~(0xff << 8 * trip);
417*4882a593Smuzhiyun if (hyst)
418*4882a593Smuzhiyun th |= temp_to_code(data, temp - hyst) << 8 * trip;
419*4882a593Smuzhiyun writel(th, data->base + EXYNOS_THD_TEMP_FALL);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
exynos4412_tmu_initialize(struct platform_device * pdev)422*4882a593Smuzhiyun static void exynos4412_tmu_initialize(struct platform_device *pdev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
425*4882a593Smuzhiyun unsigned int trim_info, ctrl;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS3250 ||
428*4882a593Smuzhiyun data->soc == SOC_ARCH_EXYNOS4412 ||
429*4882a593Smuzhiyun data->soc == SOC_ARCH_EXYNOS5250) {
430*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS3250) {
431*4882a593Smuzhiyun ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
432*4882a593Smuzhiyun ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
433*4882a593Smuzhiyun writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
436*4882a593Smuzhiyun ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
437*4882a593Smuzhiyun writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* On exynos5420 the triminfo register is in the shared space */
441*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
442*4882a593Smuzhiyun trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
443*4882a593Smuzhiyun else
444*4882a593Smuzhiyun trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun sanitize_temp_error(data, trim_info);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
exynos5433_tmu_set_trip_temp(struct exynos_tmu_data * data,int trip,u8 temp)449*4882a593Smuzhiyun static void exynos5433_tmu_set_trip_temp(struct exynos_tmu_data *data,
450*4882a593Smuzhiyun int trip, u8 temp)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun unsigned int reg_off, j;
453*4882a593Smuzhiyun u32 th;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (trip > 3) {
456*4882a593Smuzhiyun reg_off = EXYNOS5433_THD_TEMP_RISE7_4;
457*4882a593Smuzhiyun j = trip - 4;
458*4882a593Smuzhiyun } else {
459*4882a593Smuzhiyun reg_off = EXYNOS5433_THD_TEMP_RISE3_0;
460*4882a593Smuzhiyun j = trip;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun th = readl(data->base + reg_off);
464*4882a593Smuzhiyun th &= ~(0xff << j * 8);
465*4882a593Smuzhiyun th |= (temp_to_code(data, temp) << j * 8);
466*4882a593Smuzhiyun writel(th, data->base + reg_off);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
exynos5433_tmu_set_trip_hyst(struct exynos_tmu_data * data,int trip,u8 temp,u8 hyst)469*4882a593Smuzhiyun static void exynos5433_tmu_set_trip_hyst(struct exynos_tmu_data *data,
470*4882a593Smuzhiyun int trip, u8 temp, u8 hyst)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun unsigned int reg_off, j;
473*4882a593Smuzhiyun u32 th;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (trip > 3) {
476*4882a593Smuzhiyun reg_off = EXYNOS5433_THD_TEMP_FALL7_4;
477*4882a593Smuzhiyun j = trip - 4;
478*4882a593Smuzhiyun } else {
479*4882a593Smuzhiyun reg_off = EXYNOS5433_THD_TEMP_FALL3_0;
480*4882a593Smuzhiyun j = trip;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun th = readl(data->base + reg_off);
484*4882a593Smuzhiyun th &= ~(0xff << j * 8);
485*4882a593Smuzhiyun th |= (temp_to_code(data, temp - hyst) << j * 8);
486*4882a593Smuzhiyun writel(th, data->base + reg_off);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
exynos5433_tmu_initialize(struct platform_device * pdev)489*4882a593Smuzhiyun static void exynos5433_tmu_initialize(struct platform_device *pdev)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
492*4882a593Smuzhiyun unsigned int trim_info;
493*4882a593Smuzhiyun int sensor_id, cal_type;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
496*4882a593Smuzhiyun sanitize_temp_error(data, trim_info);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Read the temperature sensor id */
499*4882a593Smuzhiyun sensor_id = (trim_info & EXYNOS5433_TRIMINFO_SENSOR_ID_MASK)
500*4882a593Smuzhiyun >> EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT;
501*4882a593Smuzhiyun dev_info(&pdev->dev, "Temperature sensor ID: 0x%x\n", sensor_id);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Read the calibration mode */
504*4882a593Smuzhiyun writel(trim_info, data->base + EXYNOS_TMU_REG_TRIMINFO);
505*4882a593Smuzhiyun cal_type = (trim_info & EXYNOS5433_TRIMINFO_CALIB_SEL_MASK)
506*4882a593Smuzhiyun >> EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun switch (cal_type) {
509*4882a593Smuzhiyun case EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING:
510*4882a593Smuzhiyun data->cal_type = TYPE_TWO_POINT_TRIMMING;
511*4882a593Smuzhiyun break;
512*4882a593Smuzhiyun case EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING:
513*4882a593Smuzhiyun default:
514*4882a593Smuzhiyun data->cal_type = TYPE_ONE_POINT_TRIMMING;
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun dev_info(&pdev->dev, "Calibration type is %d-point calibration\n",
519*4882a593Smuzhiyun cal_type ? 2 : 1);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
exynos7_tmu_set_trip_temp(struct exynos_tmu_data * data,int trip,u8 temp)522*4882a593Smuzhiyun static void exynos7_tmu_set_trip_temp(struct exynos_tmu_data *data,
523*4882a593Smuzhiyun int trip, u8 temp)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun unsigned int reg_off, bit_off;
526*4882a593Smuzhiyun u32 th;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun reg_off = ((7 - trip) / 2) * 4;
529*4882a593Smuzhiyun bit_off = ((8 - trip) % 2);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun th = readl(data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
532*4882a593Smuzhiyun th &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
533*4882a593Smuzhiyun th |= temp_to_code(data, temp) << (16 * bit_off);
534*4882a593Smuzhiyun writel(th, data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
exynos7_tmu_set_trip_hyst(struct exynos_tmu_data * data,int trip,u8 temp,u8 hyst)537*4882a593Smuzhiyun static void exynos7_tmu_set_trip_hyst(struct exynos_tmu_data *data,
538*4882a593Smuzhiyun int trip, u8 temp, u8 hyst)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun unsigned int reg_off, bit_off;
541*4882a593Smuzhiyun u32 th;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun reg_off = ((7 - trip) / 2) * 4;
544*4882a593Smuzhiyun bit_off = ((8 - trip) % 2);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun th = readl(data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
547*4882a593Smuzhiyun th &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
548*4882a593Smuzhiyun th |= temp_to_code(data, temp - hyst) << (16 * bit_off);
549*4882a593Smuzhiyun writel(th, data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
exynos7_tmu_initialize(struct platform_device * pdev)552*4882a593Smuzhiyun static void exynos7_tmu_initialize(struct platform_device *pdev)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
555*4882a593Smuzhiyun unsigned int trim_info;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
558*4882a593Smuzhiyun sanitize_temp_error(data, trim_info);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
exynos4210_tmu_control(struct platform_device * pdev,bool on)561*4882a593Smuzhiyun static void exynos4210_tmu_control(struct platform_device *pdev, bool on)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
564*4882a593Smuzhiyun struct thermal_zone_device *tz = data->tzd;
565*4882a593Smuzhiyun unsigned int con, interrupt_en = 0, i;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (on) {
570*4882a593Smuzhiyun for (i = 0; i < data->ntrip; i++) {
571*4882a593Smuzhiyun if (!of_thermal_is_trip_valid(tz, i))
572*4882a593Smuzhiyun continue;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun interrupt_en |=
575*4882a593Smuzhiyun (1 << (EXYNOS_TMU_INTEN_RISE0_SHIFT + i * 4));
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (data->soc != SOC_ARCH_EXYNOS4210)
579*4882a593Smuzhiyun interrupt_en |=
580*4882a593Smuzhiyun interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
583*4882a593Smuzhiyun } else {
584*4882a593Smuzhiyun con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
588*4882a593Smuzhiyun writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
exynos5433_tmu_control(struct platform_device * pdev,bool on)591*4882a593Smuzhiyun static void exynos5433_tmu_control(struct platform_device *pdev, bool on)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
594*4882a593Smuzhiyun struct thermal_zone_device *tz = data->tzd;
595*4882a593Smuzhiyun unsigned int con, interrupt_en = 0, pd_det_en, i;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (on) {
600*4882a593Smuzhiyun for (i = 0; i < data->ntrip; i++) {
601*4882a593Smuzhiyun if (!of_thermal_is_trip_valid(tz, i))
602*4882a593Smuzhiyun continue;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun interrupt_en |=
605*4882a593Smuzhiyun (1 << (EXYNOS7_TMU_INTEN_RISE0_SHIFT + i));
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun interrupt_en |=
609*4882a593Smuzhiyun interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
612*4882a593Smuzhiyun } else
613*4882a593Smuzhiyun con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun pd_det_en = on ? EXYNOS5433_PD_DET_EN : 0;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun writel(pd_det_en, data->base + EXYNOS5433_TMU_PD_DET_EN);
618*4882a593Smuzhiyun writel(interrupt_en, data->base + EXYNOS5433_TMU_REG_INTEN);
619*4882a593Smuzhiyun writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
exynos7_tmu_control(struct platform_device * pdev,bool on)622*4882a593Smuzhiyun static void exynos7_tmu_control(struct platform_device *pdev, bool on)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
625*4882a593Smuzhiyun struct thermal_zone_device *tz = data->tzd;
626*4882a593Smuzhiyun unsigned int con, interrupt_en = 0, i;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (on) {
631*4882a593Smuzhiyun for (i = 0; i < data->ntrip; i++) {
632*4882a593Smuzhiyun if (!of_thermal_is_trip_valid(tz, i))
633*4882a593Smuzhiyun continue;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun interrupt_en |=
636*4882a593Smuzhiyun (1 << (EXYNOS7_TMU_INTEN_RISE0_SHIFT + i));
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun interrupt_en |=
640*4882a593Smuzhiyun interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
643*4882a593Smuzhiyun con |= (1 << EXYNOS7_PD_DET_EN_SHIFT);
644*4882a593Smuzhiyun } else {
645*4882a593Smuzhiyun con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
646*4882a593Smuzhiyun con &= ~(1 << EXYNOS7_PD_DET_EN_SHIFT);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun writel(interrupt_en, data->base + EXYNOS7_TMU_REG_INTEN);
650*4882a593Smuzhiyun writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
exynos_get_temp(void * p,int * temp)653*4882a593Smuzhiyun static int exynos_get_temp(void *p, int *temp)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct exynos_tmu_data *data = p;
656*4882a593Smuzhiyun int value, ret = 0;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (!data || !data->tmu_read)
659*4882a593Smuzhiyun return -EINVAL;
660*4882a593Smuzhiyun else if (!data->enabled)
661*4882a593Smuzhiyun /*
662*4882a593Smuzhiyun * Called too early, probably
663*4882a593Smuzhiyun * from thermal_zone_of_sensor_register().
664*4882a593Smuzhiyun */
665*4882a593Smuzhiyun return -EAGAIN;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun mutex_lock(&data->lock);
668*4882a593Smuzhiyun clk_enable(data->clk);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun value = data->tmu_read(data);
671*4882a593Smuzhiyun if (value < 0)
672*4882a593Smuzhiyun ret = value;
673*4882a593Smuzhiyun else
674*4882a593Smuzhiyun *temp = code_to_temp(data, value) * MCELSIUS;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun clk_disable(data->clk);
677*4882a593Smuzhiyun mutex_unlock(&data->lock);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return ret;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun #ifdef CONFIG_THERMAL_EMULATION
get_emul_con_reg(struct exynos_tmu_data * data,unsigned int val,int temp)683*4882a593Smuzhiyun static u32 get_emul_con_reg(struct exynos_tmu_data *data, unsigned int val,
684*4882a593Smuzhiyun int temp)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun if (temp) {
687*4882a593Smuzhiyun temp /= MCELSIUS;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
690*4882a593Smuzhiyun val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
691*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS7) {
692*4882a593Smuzhiyun val &= ~(EXYNOS7_EMUL_DATA_MASK <<
693*4882a593Smuzhiyun EXYNOS7_EMUL_DATA_SHIFT);
694*4882a593Smuzhiyun val |= (temp_to_code(data, temp) <<
695*4882a593Smuzhiyun EXYNOS7_EMUL_DATA_SHIFT) |
696*4882a593Smuzhiyun EXYNOS_EMUL_ENABLE;
697*4882a593Smuzhiyun } else {
698*4882a593Smuzhiyun val &= ~(EXYNOS_EMUL_DATA_MASK <<
699*4882a593Smuzhiyun EXYNOS_EMUL_DATA_SHIFT);
700*4882a593Smuzhiyun val |= (temp_to_code(data, temp) <<
701*4882a593Smuzhiyun EXYNOS_EMUL_DATA_SHIFT) |
702*4882a593Smuzhiyun EXYNOS_EMUL_ENABLE;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun } else {
705*4882a593Smuzhiyun val &= ~EXYNOS_EMUL_ENABLE;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return val;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
exynos4412_tmu_set_emulation(struct exynos_tmu_data * data,int temp)711*4882a593Smuzhiyun static void exynos4412_tmu_set_emulation(struct exynos_tmu_data *data,
712*4882a593Smuzhiyun int temp)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun unsigned int val;
715*4882a593Smuzhiyun u32 emul_con;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS5260)
718*4882a593Smuzhiyun emul_con = EXYNOS5260_EMUL_CON;
719*4882a593Smuzhiyun else if (data->soc == SOC_ARCH_EXYNOS5433)
720*4882a593Smuzhiyun emul_con = EXYNOS5433_TMU_EMUL_CON;
721*4882a593Smuzhiyun else if (data->soc == SOC_ARCH_EXYNOS7)
722*4882a593Smuzhiyun emul_con = EXYNOS7_TMU_REG_EMUL_CON;
723*4882a593Smuzhiyun else
724*4882a593Smuzhiyun emul_con = EXYNOS_EMUL_CON;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun val = readl(data->base + emul_con);
727*4882a593Smuzhiyun val = get_emul_con_reg(data, val, temp);
728*4882a593Smuzhiyun writel(val, data->base + emul_con);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
exynos_tmu_set_emulation(void * drv_data,int temp)731*4882a593Smuzhiyun static int exynos_tmu_set_emulation(void *drv_data, int temp)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun struct exynos_tmu_data *data = drv_data;
734*4882a593Smuzhiyun int ret = -EINVAL;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS4210)
737*4882a593Smuzhiyun goto out;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (temp && temp < MCELSIUS)
740*4882a593Smuzhiyun goto out;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun mutex_lock(&data->lock);
743*4882a593Smuzhiyun clk_enable(data->clk);
744*4882a593Smuzhiyun data->tmu_set_emulation(data, temp);
745*4882a593Smuzhiyun clk_disable(data->clk);
746*4882a593Smuzhiyun mutex_unlock(&data->lock);
747*4882a593Smuzhiyun return 0;
748*4882a593Smuzhiyun out:
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun #else
752*4882a593Smuzhiyun #define exynos4412_tmu_set_emulation NULL
exynos_tmu_set_emulation(void * drv_data,int temp)753*4882a593Smuzhiyun static int exynos_tmu_set_emulation(void *drv_data, int temp)
754*4882a593Smuzhiyun { return -EINVAL; }
755*4882a593Smuzhiyun #endif /* CONFIG_THERMAL_EMULATION */
756*4882a593Smuzhiyun
exynos4210_tmu_read(struct exynos_tmu_data * data)757*4882a593Smuzhiyun static int exynos4210_tmu_read(struct exynos_tmu_data *data)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun int ret = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* "temp_code" should range between 75 and 175 */
762*4882a593Smuzhiyun return (ret < 75 || ret > 175) ? -ENODATA : ret;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
exynos4412_tmu_read(struct exynos_tmu_data * data)765*4882a593Smuzhiyun static int exynos4412_tmu_read(struct exynos_tmu_data *data)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun return readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
exynos7_tmu_read(struct exynos_tmu_data * data)770*4882a593Smuzhiyun static int exynos7_tmu_read(struct exynos_tmu_data *data)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun return readw(data->base + EXYNOS_TMU_REG_CURRENT_TEMP) &
773*4882a593Smuzhiyun EXYNOS7_TMU_TEMP_MASK;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
exynos_tmu_work(struct work_struct * work)776*4882a593Smuzhiyun static void exynos_tmu_work(struct work_struct *work)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct exynos_tmu_data *data = container_of(work,
779*4882a593Smuzhiyun struct exynos_tmu_data, irq_work);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun thermal_zone_device_update(data->tzd, THERMAL_EVENT_UNSPECIFIED);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun mutex_lock(&data->lock);
784*4882a593Smuzhiyun clk_enable(data->clk);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* TODO: take action based on particular interrupt */
787*4882a593Smuzhiyun data->tmu_clear_irqs(data);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun clk_disable(data->clk);
790*4882a593Smuzhiyun mutex_unlock(&data->lock);
791*4882a593Smuzhiyun enable_irq(data->irq);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
exynos4210_tmu_clear_irqs(struct exynos_tmu_data * data)794*4882a593Smuzhiyun static void exynos4210_tmu_clear_irqs(struct exynos_tmu_data *data)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun unsigned int val_irq;
797*4882a593Smuzhiyun u32 tmu_intstat, tmu_intclear;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS5260) {
800*4882a593Smuzhiyun tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT;
801*4882a593Smuzhiyun tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR;
802*4882a593Smuzhiyun } else if (data->soc == SOC_ARCH_EXYNOS7) {
803*4882a593Smuzhiyun tmu_intstat = EXYNOS7_TMU_REG_INTPEND;
804*4882a593Smuzhiyun tmu_intclear = EXYNOS7_TMU_REG_INTPEND;
805*4882a593Smuzhiyun } else if (data->soc == SOC_ARCH_EXYNOS5433) {
806*4882a593Smuzhiyun tmu_intstat = EXYNOS5433_TMU_REG_INTPEND;
807*4882a593Smuzhiyun tmu_intclear = EXYNOS5433_TMU_REG_INTPEND;
808*4882a593Smuzhiyun } else {
809*4882a593Smuzhiyun tmu_intstat = EXYNOS_TMU_REG_INTSTAT;
810*4882a593Smuzhiyun tmu_intclear = EXYNOS_TMU_REG_INTCLEAR;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun val_irq = readl(data->base + tmu_intstat);
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun * Clear the interrupts. Please note that the documentation for
816*4882a593Smuzhiyun * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
817*4882a593Smuzhiyun * states that INTCLEAR register has a different placing of bits
818*4882a593Smuzhiyun * responsible for FALL IRQs than INTSTAT register. Exynos5420
819*4882a593Smuzhiyun * and Exynos5440 documentation is correct (Exynos4210 doesn't
820*4882a593Smuzhiyun * support FALL IRQs at all).
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun writel(val_irq, data->base + tmu_intclear);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
exynos_tmu_irq(int irq,void * id)825*4882a593Smuzhiyun static irqreturn_t exynos_tmu_irq(int irq, void *id)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct exynos_tmu_data *data = id;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun disable_irq_nosync(irq);
830*4882a593Smuzhiyun schedule_work(&data->irq_work);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return IRQ_HANDLED;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun static const struct of_device_id exynos_tmu_match[] = {
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun .compatible = "samsung,exynos3250-tmu",
838*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS3250,
839*4882a593Smuzhiyun }, {
840*4882a593Smuzhiyun .compatible = "samsung,exynos4210-tmu",
841*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS4210,
842*4882a593Smuzhiyun }, {
843*4882a593Smuzhiyun .compatible = "samsung,exynos4412-tmu",
844*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS4412,
845*4882a593Smuzhiyun }, {
846*4882a593Smuzhiyun .compatible = "samsung,exynos5250-tmu",
847*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS5250,
848*4882a593Smuzhiyun }, {
849*4882a593Smuzhiyun .compatible = "samsung,exynos5260-tmu",
850*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS5260,
851*4882a593Smuzhiyun }, {
852*4882a593Smuzhiyun .compatible = "samsung,exynos5420-tmu",
853*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS5420,
854*4882a593Smuzhiyun }, {
855*4882a593Smuzhiyun .compatible = "samsung,exynos5420-tmu-ext-triminfo",
856*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS5420_TRIMINFO,
857*4882a593Smuzhiyun }, {
858*4882a593Smuzhiyun .compatible = "samsung,exynos5433-tmu",
859*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS5433,
860*4882a593Smuzhiyun }, {
861*4882a593Smuzhiyun .compatible = "samsung,exynos7-tmu",
862*4882a593Smuzhiyun .data = (const void *)SOC_ARCH_EXYNOS7,
863*4882a593Smuzhiyun },
864*4882a593Smuzhiyun { },
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_tmu_match);
867*4882a593Smuzhiyun
exynos_map_dt_data(struct platform_device * pdev)868*4882a593Smuzhiyun static int exynos_map_dt_data(struct platform_device *pdev)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
871*4882a593Smuzhiyun struct resource res;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (!data || !pdev->dev.of_node)
874*4882a593Smuzhiyun return -ENODEV;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
877*4882a593Smuzhiyun if (data->id < 0)
878*4882a593Smuzhiyun data->id = 0;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
881*4882a593Smuzhiyun if (data->irq <= 0) {
882*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get IRQ\n");
883*4882a593Smuzhiyun return -ENODEV;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
887*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get Resource 0\n");
888*4882a593Smuzhiyun return -ENODEV;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
892*4882a593Smuzhiyun if (!data->base) {
893*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap memory\n");
894*4882a593Smuzhiyun return -EADDRNOTAVAIL;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun data->soc = (enum soc_type)of_device_get_match_data(&pdev->dev);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun switch (data->soc) {
900*4882a593Smuzhiyun case SOC_ARCH_EXYNOS4210:
901*4882a593Smuzhiyun data->tmu_set_trip_temp = exynos4210_tmu_set_trip_temp;
902*4882a593Smuzhiyun data->tmu_set_trip_hyst = exynos4210_tmu_set_trip_hyst;
903*4882a593Smuzhiyun data->tmu_initialize = exynos4210_tmu_initialize;
904*4882a593Smuzhiyun data->tmu_control = exynos4210_tmu_control;
905*4882a593Smuzhiyun data->tmu_read = exynos4210_tmu_read;
906*4882a593Smuzhiyun data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
907*4882a593Smuzhiyun data->ntrip = 4;
908*4882a593Smuzhiyun data->gain = 15;
909*4882a593Smuzhiyun data->reference_voltage = 7;
910*4882a593Smuzhiyun data->efuse_value = 55;
911*4882a593Smuzhiyun data->min_efuse_value = 40;
912*4882a593Smuzhiyun data->max_efuse_value = 100;
913*4882a593Smuzhiyun break;
914*4882a593Smuzhiyun case SOC_ARCH_EXYNOS3250:
915*4882a593Smuzhiyun case SOC_ARCH_EXYNOS4412:
916*4882a593Smuzhiyun case SOC_ARCH_EXYNOS5250:
917*4882a593Smuzhiyun case SOC_ARCH_EXYNOS5260:
918*4882a593Smuzhiyun case SOC_ARCH_EXYNOS5420:
919*4882a593Smuzhiyun case SOC_ARCH_EXYNOS5420_TRIMINFO:
920*4882a593Smuzhiyun data->tmu_set_trip_temp = exynos4412_tmu_set_trip_temp;
921*4882a593Smuzhiyun data->tmu_set_trip_hyst = exynos4412_tmu_set_trip_hyst;
922*4882a593Smuzhiyun data->tmu_initialize = exynos4412_tmu_initialize;
923*4882a593Smuzhiyun data->tmu_control = exynos4210_tmu_control;
924*4882a593Smuzhiyun data->tmu_read = exynos4412_tmu_read;
925*4882a593Smuzhiyun data->tmu_set_emulation = exynos4412_tmu_set_emulation;
926*4882a593Smuzhiyun data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
927*4882a593Smuzhiyun data->ntrip = 4;
928*4882a593Smuzhiyun data->gain = 8;
929*4882a593Smuzhiyun data->reference_voltage = 16;
930*4882a593Smuzhiyun data->efuse_value = 55;
931*4882a593Smuzhiyun if (data->soc != SOC_ARCH_EXYNOS5420 &&
932*4882a593Smuzhiyun data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO)
933*4882a593Smuzhiyun data->min_efuse_value = 40;
934*4882a593Smuzhiyun else
935*4882a593Smuzhiyun data->min_efuse_value = 0;
936*4882a593Smuzhiyun data->max_efuse_value = 100;
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun case SOC_ARCH_EXYNOS5433:
939*4882a593Smuzhiyun data->tmu_set_trip_temp = exynos5433_tmu_set_trip_temp;
940*4882a593Smuzhiyun data->tmu_set_trip_hyst = exynos5433_tmu_set_trip_hyst;
941*4882a593Smuzhiyun data->tmu_initialize = exynos5433_tmu_initialize;
942*4882a593Smuzhiyun data->tmu_control = exynos5433_tmu_control;
943*4882a593Smuzhiyun data->tmu_read = exynos4412_tmu_read;
944*4882a593Smuzhiyun data->tmu_set_emulation = exynos4412_tmu_set_emulation;
945*4882a593Smuzhiyun data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
946*4882a593Smuzhiyun data->ntrip = 8;
947*4882a593Smuzhiyun data->gain = 8;
948*4882a593Smuzhiyun if (res.start == EXYNOS5433_G3D_BASE)
949*4882a593Smuzhiyun data->reference_voltage = 23;
950*4882a593Smuzhiyun else
951*4882a593Smuzhiyun data->reference_voltage = 16;
952*4882a593Smuzhiyun data->efuse_value = 75;
953*4882a593Smuzhiyun data->min_efuse_value = 40;
954*4882a593Smuzhiyun data->max_efuse_value = 150;
955*4882a593Smuzhiyun break;
956*4882a593Smuzhiyun case SOC_ARCH_EXYNOS7:
957*4882a593Smuzhiyun data->tmu_set_trip_temp = exynos7_tmu_set_trip_temp;
958*4882a593Smuzhiyun data->tmu_set_trip_hyst = exynos7_tmu_set_trip_hyst;
959*4882a593Smuzhiyun data->tmu_initialize = exynos7_tmu_initialize;
960*4882a593Smuzhiyun data->tmu_control = exynos7_tmu_control;
961*4882a593Smuzhiyun data->tmu_read = exynos7_tmu_read;
962*4882a593Smuzhiyun data->tmu_set_emulation = exynos4412_tmu_set_emulation;
963*4882a593Smuzhiyun data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
964*4882a593Smuzhiyun data->ntrip = 8;
965*4882a593Smuzhiyun data->gain = 9;
966*4882a593Smuzhiyun data->reference_voltage = 17;
967*4882a593Smuzhiyun data->efuse_value = 75;
968*4882a593Smuzhiyun data->min_efuse_value = 15;
969*4882a593Smuzhiyun data->max_efuse_value = 100;
970*4882a593Smuzhiyun break;
971*4882a593Smuzhiyun default:
972*4882a593Smuzhiyun dev_err(&pdev->dev, "Platform not supported\n");
973*4882a593Smuzhiyun return -EINVAL;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun data->cal_type = TYPE_ONE_POINT_TRIMMING;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * Check if the TMU shares some registers and then try to map the
980*4882a593Smuzhiyun * memory of common registers.
981*4882a593Smuzhiyun */
982*4882a593Smuzhiyun if (data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO)
983*4882a593Smuzhiyun return 0;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
986*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get Resource 1\n");
987*4882a593Smuzhiyun return -ENODEV;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun data->base_second = devm_ioremap(&pdev->dev, res.start,
991*4882a593Smuzhiyun resource_size(&res));
992*4882a593Smuzhiyun if (!data->base_second) {
993*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap memory\n");
994*4882a593Smuzhiyun return -ENOMEM;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static const struct thermal_zone_of_device_ops exynos_sensor_ops = {
1001*4882a593Smuzhiyun .get_temp = exynos_get_temp,
1002*4882a593Smuzhiyun .set_emul_temp = exynos_tmu_set_emulation,
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun
exynos_tmu_probe(struct platform_device * pdev)1005*4882a593Smuzhiyun static int exynos_tmu_probe(struct platform_device *pdev)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct exynos_tmu_data *data;
1008*4882a593Smuzhiyun int ret;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
1011*4882a593Smuzhiyun GFP_KERNEL);
1012*4882a593Smuzhiyun if (!data)
1013*4882a593Smuzhiyun return -ENOMEM;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
1016*4882a593Smuzhiyun mutex_init(&data->lock);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /*
1019*4882a593Smuzhiyun * Try enabling the regulator if found
1020*4882a593Smuzhiyun * TODO: Add regulator as an SOC feature, so that regulator enable
1021*4882a593Smuzhiyun * is a compulsory call.
1022*4882a593Smuzhiyun */
1023*4882a593Smuzhiyun data->regulator = devm_regulator_get_optional(&pdev->dev, "vtmu");
1024*4882a593Smuzhiyun if (!IS_ERR(data->regulator)) {
1025*4882a593Smuzhiyun ret = regulator_enable(data->regulator);
1026*4882a593Smuzhiyun if (ret) {
1027*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable vtmu\n");
1028*4882a593Smuzhiyun return ret;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun } else {
1031*4882a593Smuzhiyun if (PTR_ERR(data->regulator) == -EPROBE_DEFER)
1032*4882a593Smuzhiyun return -EPROBE_DEFER;
1033*4882a593Smuzhiyun dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ret = exynos_map_dt_data(pdev);
1037*4882a593Smuzhiyun if (ret)
1038*4882a593Smuzhiyun goto err_sensor;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun INIT_WORK(&data->irq_work, exynos_tmu_work);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
1043*4882a593Smuzhiyun if (IS_ERR(data->clk)) {
1044*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get clock\n");
1045*4882a593Smuzhiyun ret = PTR_ERR(data->clk);
1046*4882a593Smuzhiyun goto err_sensor;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
1050*4882a593Smuzhiyun if (IS_ERR(data->clk_sec)) {
1051*4882a593Smuzhiyun if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
1052*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get triminfo clock\n");
1053*4882a593Smuzhiyun ret = PTR_ERR(data->clk_sec);
1054*4882a593Smuzhiyun goto err_sensor;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun } else {
1057*4882a593Smuzhiyun ret = clk_prepare(data->clk_sec);
1058*4882a593Smuzhiyun if (ret) {
1059*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get clock\n");
1060*4882a593Smuzhiyun goto err_sensor;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun ret = clk_prepare(data->clk);
1065*4882a593Smuzhiyun if (ret) {
1066*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get clock\n");
1067*4882a593Smuzhiyun goto err_clk_sec;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun switch (data->soc) {
1071*4882a593Smuzhiyun case SOC_ARCH_EXYNOS5433:
1072*4882a593Smuzhiyun case SOC_ARCH_EXYNOS7:
1073*4882a593Smuzhiyun data->sclk = devm_clk_get(&pdev->dev, "tmu_sclk");
1074*4882a593Smuzhiyun if (IS_ERR(data->sclk)) {
1075*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get sclk\n");
1076*4882a593Smuzhiyun ret = PTR_ERR(data->sclk);
1077*4882a593Smuzhiyun goto err_clk;
1078*4882a593Smuzhiyun } else {
1079*4882a593Smuzhiyun ret = clk_prepare_enable(data->sclk);
1080*4882a593Smuzhiyun if (ret) {
1081*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to enable sclk\n");
1082*4882a593Smuzhiyun goto err_clk;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun default:
1087*4882a593Smuzhiyun break;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /*
1091*4882a593Smuzhiyun * data->tzd must be registered before calling exynos_tmu_initialize(),
1092*4882a593Smuzhiyun * requesting irq and calling exynos_tmu_control().
1093*4882a593Smuzhiyun */
1094*4882a593Smuzhiyun data->tzd = thermal_zone_of_sensor_register(&pdev->dev, 0, data,
1095*4882a593Smuzhiyun &exynos_sensor_ops);
1096*4882a593Smuzhiyun if (IS_ERR(data->tzd)) {
1097*4882a593Smuzhiyun ret = PTR_ERR(data->tzd);
1098*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1099*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register sensor: %d\n",
1100*4882a593Smuzhiyun ret);
1101*4882a593Smuzhiyun goto err_sclk;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun ret = exynos_tmu_initialize(pdev);
1105*4882a593Smuzhiyun if (ret) {
1106*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to initialize TMU\n");
1107*4882a593Smuzhiyun goto err_thermal;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
1111*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
1112*4882a593Smuzhiyun if (ret) {
1113*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
1114*4882a593Smuzhiyun goto err_thermal;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun exynos_tmu_control(pdev, true);
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun err_thermal:
1121*4882a593Smuzhiyun thermal_zone_of_sensor_unregister(&pdev->dev, data->tzd);
1122*4882a593Smuzhiyun err_sclk:
1123*4882a593Smuzhiyun clk_disable_unprepare(data->sclk);
1124*4882a593Smuzhiyun err_clk:
1125*4882a593Smuzhiyun clk_unprepare(data->clk);
1126*4882a593Smuzhiyun err_clk_sec:
1127*4882a593Smuzhiyun if (!IS_ERR(data->clk_sec))
1128*4882a593Smuzhiyun clk_unprepare(data->clk_sec);
1129*4882a593Smuzhiyun err_sensor:
1130*4882a593Smuzhiyun if (!IS_ERR(data->regulator))
1131*4882a593Smuzhiyun regulator_disable(data->regulator);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun return ret;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
exynos_tmu_remove(struct platform_device * pdev)1136*4882a593Smuzhiyun static int exynos_tmu_remove(struct platform_device *pdev)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun struct exynos_tmu_data *data = platform_get_drvdata(pdev);
1139*4882a593Smuzhiyun struct thermal_zone_device *tzd = data->tzd;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun thermal_zone_of_sensor_unregister(&pdev->dev, tzd);
1142*4882a593Smuzhiyun exynos_tmu_control(pdev, false);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun clk_disable_unprepare(data->sclk);
1145*4882a593Smuzhiyun clk_unprepare(data->clk);
1146*4882a593Smuzhiyun if (!IS_ERR(data->clk_sec))
1147*4882a593Smuzhiyun clk_unprepare(data->clk_sec);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (!IS_ERR(data->regulator))
1150*4882a593Smuzhiyun regulator_disable(data->regulator);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
exynos_tmu_suspend(struct device * dev)1156*4882a593Smuzhiyun static int exynos_tmu_suspend(struct device *dev)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun exynos_tmu_control(to_platform_device(dev), false);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun return 0;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
exynos_tmu_resume(struct device * dev)1163*4882a593Smuzhiyun static int exynos_tmu_resume(struct device *dev)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun exynos_tmu_initialize(pdev);
1168*4882a593Smuzhiyun exynos_tmu_control(pdev, true);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun return 0;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
1174*4882a593Smuzhiyun exynos_tmu_suspend, exynos_tmu_resume);
1175*4882a593Smuzhiyun #define EXYNOS_TMU_PM (&exynos_tmu_pm)
1176*4882a593Smuzhiyun #else
1177*4882a593Smuzhiyun #define EXYNOS_TMU_PM NULL
1178*4882a593Smuzhiyun #endif
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun static struct platform_driver exynos_tmu_driver = {
1181*4882a593Smuzhiyun .driver = {
1182*4882a593Smuzhiyun .name = "exynos-tmu",
1183*4882a593Smuzhiyun .pm = EXYNOS_TMU_PM,
1184*4882a593Smuzhiyun .of_match_table = exynos_tmu_match,
1185*4882a593Smuzhiyun },
1186*4882a593Smuzhiyun .probe = exynos_tmu_probe,
1187*4882a593Smuzhiyun .remove = exynos_tmu_remove,
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun module_platform_driver(exynos_tmu_driver);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun MODULE_DESCRIPTION("Exynos TMU Driver");
1193*4882a593Smuzhiyun MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
1194*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1195*4882a593Smuzhiyun MODULE_ALIAS("platform:exynos-tmu");
1196