1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2016 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <linux/thermal.h>
14*4882a593Smuzhiyun #include <linux/units.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "thermal_core.h"
17*4882a593Smuzhiyun #include "thermal_hwmon.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define SITES_MAX 16
20*4882a593Smuzhiyun #define TMR_DISABLE 0x0
21*4882a593Smuzhiyun #define TMR_ME 0x80000000
22*4882a593Smuzhiyun #define TMR_ALPF 0x0c000000
23*4882a593Smuzhiyun #define TMR_ALPF_V2 0x03000000
24*4882a593Smuzhiyun #define TMTMIR_DEFAULT 0x0000000f
25*4882a593Smuzhiyun #define TIER_DISABLE 0x0
26*4882a593Smuzhiyun #define TEUMR0_V2 0x51009c00
27*4882a593Smuzhiyun #define TMSARA_V2 0xe
28*4882a593Smuzhiyun #define TMU_VER1 0x1
29*4882a593Smuzhiyun #define TMU_VER2 0x2
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define REGS_TMR 0x000 /* Mode Register */
32*4882a593Smuzhiyun #define TMR_DISABLE 0x0
33*4882a593Smuzhiyun #define TMR_ME 0x80000000
34*4882a593Smuzhiyun #define TMR_ALPF 0x0c000000
35*4882a593Smuzhiyun #define TMR_MSITE_ALL GENMASK(15, 0)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define REGS_TMTMIR 0x008 /* Temperature measurement interval Register */
38*4882a593Smuzhiyun #define TMTMIR_DEFAULT 0x0000000f
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define REGS_V2_TMSR 0x008 /* monitor site register */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define REGS_V2_TMTMIR 0x00c /* Temperature measurement interval Register */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define REGS_TIER 0x020 /* Interrupt Enable Register */
45*4882a593Smuzhiyun #define TIER_DISABLE 0x0
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define REGS_TTCFGR 0x080 /* Temperature Configuration Register */
49*4882a593Smuzhiyun #define REGS_TSCFGR 0x084 /* Sensor Configuration Register */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define REGS_TRITSR(n) (0x100 + 16 * (n)) /* Immediate Temperature
52*4882a593Smuzhiyun * Site Register
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #define TRITSR_V BIT(31)
55*4882a593Smuzhiyun #define REGS_V2_TMSAR(n) (0x304 + 16 * (n)) /* TMU monitoring
56*4882a593Smuzhiyun * site adjustment register
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun #define REGS_TTRnCR(n) (0xf10 + 4 * (n)) /* Temperature Range n
59*4882a593Smuzhiyun * Control Register
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun #define REGS_IPBRR(n) (0xbf8 + 4 * (n)) /* IP Block Revision
62*4882a593Smuzhiyun * Register n
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun #define REGS_V2_TEUMR(n) (0xf00 + 4 * (n))
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * Thermal zone data
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun struct qoriq_sensor {
70*4882a593Smuzhiyun int id;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct qoriq_tmu_data {
74*4882a593Smuzhiyun int ver;
75*4882a593Smuzhiyun struct regmap *regmap;
76*4882a593Smuzhiyun struct clk *clk;
77*4882a593Smuzhiyun struct qoriq_sensor sensor[SITES_MAX];
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
qoriq_sensor_to_data(struct qoriq_sensor * s)80*4882a593Smuzhiyun static struct qoriq_tmu_data *qoriq_sensor_to_data(struct qoriq_sensor *s)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun return container_of(s, struct qoriq_tmu_data, sensor[s->id]);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
tmu_get_temp(void * p,int * temp)85*4882a593Smuzhiyun static int tmu_get_temp(void *p, int *temp)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct qoriq_sensor *qsensor = p;
88*4882a593Smuzhiyun struct qoriq_tmu_data *qdata = qoriq_sensor_to_data(qsensor);
89*4882a593Smuzhiyun u32 val;
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * REGS_TRITSR(id) has the following layout:
92*4882a593Smuzhiyun *
93*4882a593Smuzhiyun * For TMU Rev1:
94*4882a593Smuzhiyun * 31 ... 7 6 5 4 3 2 1 0
95*4882a593Smuzhiyun * V TEMP
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * Where V bit signifies if the measurement is ready and is
98*4882a593Smuzhiyun * within sensor range. TEMP is an 8 bit value representing
99*4882a593Smuzhiyun * temperature in Celsius.
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun * For TMU Rev2:
102*4882a593Smuzhiyun * 31 ... 8 7 6 5 4 3 2 1 0
103*4882a593Smuzhiyun * V TEMP
104*4882a593Smuzhiyun *
105*4882a593Smuzhiyun * Where V bit signifies if the measurement is ready and is
106*4882a593Smuzhiyun * within sensor range. TEMP is an 9 bit value representing
107*4882a593Smuzhiyun * temperature in KelVin.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun if (regmap_read_poll_timeout(qdata->regmap,
110*4882a593Smuzhiyun REGS_TRITSR(qsensor->id),
111*4882a593Smuzhiyun val,
112*4882a593Smuzhiyun val & TRITSR_V,
113*4882a593Smuzhiyun USEC_PER_MSEC,
114*4882a593Smuzhiyun 10 * USEC_PER_MSEC))
115*4882a593Smuzhiyun return -ENODATA;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (qdata->ver == TMU_VER1)
118*4882a593Smuzhiyun *temp = (val & GENMASK(7, 0)) * MILLIDEGREE_PER_DEGREE;
119*4882a593Smuzhiyun else
120*4882a593Smuzhiyun *temp = kelvin_to_millicelsius(val & GENMASK(8, 0));
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct thermal_zone_of_device_ops tmu_tz_ops = {
126*4882a593Smuzhiyun .get_temp = tmu_get_temp,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
qoriq_tmu_register_tmu_zone(struct device * dev,struct qoriq_tmu_data * qdata)129*4882a593Smuzhiyun static int qoriq_tmu_register_tmu_zone(struct device *dev,
130*4882a593Smuzhiyun struct qoriq_tmu_data *qdata)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int id;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (qdata->ver == TMU_VER1) {
135*4882a593Smuzhiyun regmap_write(qdata->regmap, REGS_TMR,
136*4882a593Smuzhiyun TMR_MSITE_ALL | TMR_ME | TMR_ALPF);
137*4882a593Smuzhiyun } else {
138*4882a593Smuzhiyun regmap_write(qdata->regmap, REGS_V2_TMSR, TMR_MSITE_ALL);
139*4882a593Smuzhiyun regmap_write(qdata->regmap, REGS_TMR, TMR_ME | TMR_ALPF_V2);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun for (id = 0; id < SITES_MAX; id++) {
143*4882a593Smuzhiyun struct thermal_zone_device *tzd;
144*4882a593Smuzhiyun struct qoriq_sensor *sensor = &qdata->sensor[id];
145*4882a593Smuzhiyun int ret;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun sensor->id = id;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun tzd = devm_thermal_zone_of_sensor_register(dev, id,
150*4882a593Smuzhiyun sensor,
151*4882a593Smuzhiyun &tmu_tz_ops);
152*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(tzd);
153*4882a593Smuzhiyun if (ret) {
154*4882a593Smuzhiyun if (ret == -ENODEV)
155*4882a593Smuzhiyun continue;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun regmap_write(qdata->regmap, REGS_TMR, TMR_DISABLE);
158*4882a593Smuzhiyun return ret;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (devm_thermal_add_hwmon_sysfs(tzd))
162*4882a593Smuzhiyun dev_warn(dev,
163*4882a593Smuzhiyun "Failed to add hwmon sysfs attributes\n");
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
qoriq_tmu_calibration(struct device * dev,struct qoriq_tmu_data * data)170*4882a593Smuzhiyun static int qoriq_tmu_calibration(struct device *dev,
171*4882a593Smuzhiyun struct qoriq_tmu_data *data)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun int i, val, len;
174*4882a593Smuzhiyun u32 range[4];
175*4882a593Smuzhiyun const u32 *calibration;
176*4882a593Smuzhiyun struct device_node *np = dev->of_node;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun len = of_property_count_u32_elems(np, "fsl,tmu-range");
179*4882a593Smuzhiyun if (len < 0 || len > 4) {
180*4882a593Smuzhiyun dev_err(dev, "invalid range data.\n");
181*4882a593Smuzhiyun return len;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun val = of_property_read_u32_array(np, "fsl,tmu-range", range, len);
185*4882a593Smuzhiyun if (val != 0) {
186*4882a593Smuzhiyun dev_err(dev, "failed to read range data.\n");
187*4882a593Smuzhiyun return val;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Init temperature range registers */
191*4882a593Smuzhiyun for (i = 0; i < len; i++)
192*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TTRnCR(i), range[i]);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun calibration = of_get_property(np, "fsl,tmu-calibration", &len);
195*4882a593Smuzhiyun if (calibration == NULL || len % 8) {
196*4882a593Smuzhiyun dev_err(dev, "invalid calibration data.\n");
197*4882a593Smuzhiyun return -ENODEV;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun for (i = 0; i < len; i += 8, calibration += 2) {
201*4882a593Smuzhiyun val = of_read_number(calibration, 1);
202*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TTCFGR, val);
203*4882a593Smuzhiyun val = of_read_number(calibration + 1, 1);
204*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TSCFGR, val);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
qoriq_tmu_init_device(struct qoriq_tmu_data * data)210*4882a593Smuzhiyun static void qoriq_tmu_init_device(struct qoriq_tmu_data *data)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun int i;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Disable interrupt, using polling instead */
215*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TIER, TIER_DISABLE);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Set update_interval */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (data->ver == TMU_VER1) {
220*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TMTMIR, TMTMIR_DEFAULT);
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun regmap_write(data->regmap, REGS_V2_TMTMIR, TMTMIR_DEFAULT);
223*4882a593Smuzhiyun regmap_write(data->regmap, REGS_V2_TEUMR(0), TEUMR0_V2);
224*4882a593Smuzhiyun for (i = 0; i < SITES_MAX; i++)
225*4882a593Smuzhiyun regmap_write(data->regmap, REGS_V2_TMSAR(i), TMSARA_V2);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Disable monitoring */
229*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TMR, TMR_DISABLE);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const struct regmap_range qoriq_yes_ranges[] = {
233*4882a593Smuzhiyun regmap_reg_range(REGS_TMR, REGS_TSCFGR),
234*4882a593Smuzhiyun regmap_reg_range(REGS_TTRnCR(0), REGS_TTRnCR(3)),
235*4882a593Smuzhiyun regmap_reg_range(REGS_V2_TEUMR(0), REGS_V2_TEUMR(2)),
236*4882a593Smuzhiyun regmap_reg_range(REGS_V2_TMSAR(0), REGS_V2_TMSAR(15)),
237*4882a593Smuzhiyun regmap_reg_range(REGS_IPBRR(0), REGS_IPBRR(1)),
238*4882a593Smuzhiyun /* Read only registers below */
239*4882a593Smuzhiyun regmap_reg_range(REGS_TRITSR(0), REGS_TRITSR(15)),
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const struct regmap_access_table qoriq_wr_table = {
243*4882a593Smuzhiyun .yes_ranges = qoriq_yes_ranges,
244*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(qoriq_yes_ranges) - 1,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct regmap_access_table qoriq_rd_table = {
248*4882a593Smuzhiyun .yes_ranges = qoriq_yes_ranges,
249*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(qoriq_yes_ranges),
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
qoriq_tmu_action(void * p)252*4882a593Smuzhiyun static void qoriq_tmu_action(void *p)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct qoriq_tmu_data *data = p;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun regmap_write(data->regmap, REGS_TMR, TMR_DISABLE);
257*4882a593Smuzhiyun clk_disable_unprepare(data->clk);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
qoriq_tmu_probe(struct platform_device * pdev)260*4882a593Smuzhiyun static int qoriq_tmu_probe(struct platform_device *pdev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun int ret;
263*4882a593Smuzhiyun u32 ver;
264*4882a593Smuzhiyun struct qoriq_tmu_data *data;
265*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
266*4882a593Smuzhiyun struct device *dev = &pdev->dev;
267*4882a593Smuzhiyun const bool little_endian = of_property_read_bool(np, "little-endian");
268*4882a593Smuzhiyun const enum regmap_endian format_endian =
269*4882a593Smuzhiyun little_endian ? REGMAP_ENDIAN_LITTLE : REGMAP_ENDIAN_BIG;
270*4882a593Smuzhiyun const struct regmap_config regmap_config = {
271*4882a593Smuzhiyun .reg_bits = 32,
272*4882a593Smuzhiyun .val_bits = 32,
273*4882a593Smuzhiyun .reg_stride = 4,
274*4882a593Smuzhiyun .rd_table = &qoriq_rd_table,
275*4882a593Smuzhiyun .wr_table = &qoriq_wr_table,
276*4882a593Smuzhiyun .val_format_endian = format_endian,
277*4882a593Smuzhiyun .max_register = SZ_4K,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun void __iomem *base;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(struct qoriq_tmu_data),
282*4882a593Smuzhiyun GFP_KERNEL);
283*4882a593Smuzhiyun if (!data)
284*4882a593Smuzhiyun return -ENOMEM;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
287*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(base);
288*4882a593Smuzhiyun if (ret) {
289*4882a593Smuzhiyun dev_err(dev, "Failed to get memory region\n");
290*4882a593Smuzhiyun return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun data->regmap = devm_regmap_init_mmio(dev, base, ®map_config);
294*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(data->regmap);
295*4882a593Smuzhiyun if (ret) {
296*4882a593Smuzhiyun dev_err(dev, "Failed to init regmap (%d)\n", ret);
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun data->clk = devm_clk_get_optional(dev, NULL);
301*4882a593Smuzhiyun if (IS_ERR(data->clk))
302*4882a593Smuzhiyun return PTR_ERR(data->clk);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ret = clk_prepare_enable(data->clk);
305*4882a593Smuzhiyun if (ret) {
306*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock\n");
307*4882a593Smuzhiyun return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, qoriq_tmu_action, data);
311*4882a593Smuzhiyun if (ret)
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* version register offset at: 0xbf8 on both v1 and v2 */
315*4882a593Smuzhiyun ret = regmap_read(data->regmap, REGS_IPBRR(0), &ver);
316*4882a593Smuzhiyun if (ret) {
317*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to read IP block version\n");
318*4882a593Smuzhiyun return ret;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun data->ver = (ver >> 8) & 0xff;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun qoriq_tmu_init_device(data); /* TMU initialization */
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ret = qoriq_tmu_calibration(dev, data); /* TMU calibration */
325*4882a593Smuzhiyun if (ret < 0)
326*4882a593Smuzhiyun return ret;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = qoriq_tmu_register_tmu_zone(dev, data);
329*4882a593Smuzhiyun if (ret < 0) {
330*4882a593Smuzhiyun dev_err(dev, "Failed to register sensors\n");
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
qoriq_tmu_suspend(struct device * dev)339*4882a593Smuzhiyun static int __maybe_unused qoriq_tmu_suspend(struct device *dev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct qoriq_tmu_data *data = dev_get_drvdata(dev);
342*4882a593Smuzhiyun int ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = regmap_update_bits(data->regmap, REGS_TMR, TMR_ME, 0);
345*4882a593Smuzhiyun if (ret)
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun clk_disable_unprepare(data->clk);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
qoriq_tmu_resume(struct device * dev)353*4882a593Smuzhiyun static int __maybe_unused qoriq_tmu_resume(struct device *dev)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun int ret;
356*4882a593Smuzhiyun struct qoriq_tmu_data *data = dev_get_drvdata(dev);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = clk_prepare_enable(data->clk);
359*4882a593Smuzhiyun if (ret)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Enable monitoring */
363*4882a593Smuzhiyun return regmap_update_bits(data->regmap, REGS_TMR, TMR_ME, TMR_ME);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(qoriq_tmu_pm_ops,
367*4882a593Smuzhiyun qoriq_tmu_suspend, qoriq_tmu_resume);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const struct of_device_id qoriq_tmu_match[] = {
370*4882a593Smuzhiyun { .compatible = "fsl,qoriq-tmu", },
371*4882a593Smuzhiyun { .compatible = "fsl,imx8mq-tmu", },
372*4882a593Smuzhiyun {},
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qoriq_tmu_match);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static struct platform_driver qoriq_tmu = {
377*4882a593Smuzhiyun .driver = {
378*4882a593Smuzhiyun .name = "qoriq_thermal",
379*4882a593Smuzhiyun .pm = &qoriq_tmu_pm_ops,
380*4882a593Smuzhiyun .of_match_table = qoriq_tmu_match,
381*4882a593Smuzhiyun },
382*4882a593Smuzhiyun .probe = qoriq_tmu_probe,
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun module_platform_driver(qoriq_tmu);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun MODULE_AUTHOR("Jia Hongtao <hongtao.jia@nxp.com>");
387*4882a593Smuzhiyun MODULE_DESCRIPTION("QorIQ Thermal Monitoring Unit driver");
388*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
389