1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Sonics Silicon Backplane PCI-Hostbus related functions.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2005-2006 Michael Buesch <m@bues.ch>
5*4882a593Smuzhiyun * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
6*4882a593Smuzhiyun * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
7*4882a593Smuzhiyun * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
8*4882a593Smuzhiyun * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Derived from the Broadcom 4400 device driver.
11*4882a593Smuzhiyun * Copyright (C) 2002 David S. Miller (davem@redhat.com)
12*4882a593Smuzhiyun * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
13*4882a593Smuzhiyun * Copyright (C) 2006 Broadcom Corporation.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Licensed under the GNU/GPL. See COPYING for details.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "ssb_private.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/ssb/ssb.h>
21*4882a593Smuzhiyun #include <linux/ssb/ssb_regs.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Define the following to 1 to enable a printk on each coreswitch. */
28*4882a593Smuzhiyun #define SSB_VERBOSE_PCICORESWITCH_DEBUG 0
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Lowlevel coreswitching */
ssb_pci_switch_coreidx(struct ssb_bus * bus,u8 coreidx)32*4882a593Smuzhiyun int ssb_pci_switch_coreidx(struct ssb_bus *bus, u8 coreidx)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun int err;
35*4882a593Smuzhiyun int attempts = 0;
36*4882a593Smuzhiyun u32 cur_core;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun while (1) {
39*4882a593Smuzhiyun err = pci_write_config_dword(bus->host_pci, SSB_BAR0_WIN,
40*4882a593Smuzhiyun (coreidx * SSB_CORE_SIZE)
41*4882a593Smuzhiyun + SSB_ENUM_BASE);
42*4882a593Smuzhiyun if (err)
43*4882a593Smuzhiyun goto error;
44*4882a593Smuzhiyun err = pci_read_config_dword(bus->host_pci, SSB_BAR0_WIN,
45*4882a593Smuzhiyun &cur_core);
46*4882a593Smuzhiyun if (err)
47*4882a593Smuzhiyun goto error;
48*4882a593Smuzhiyun cur_core = (cur_core - SSB_ENUM_BASE)
49*4882a593Smuzhiyun / SSB_CORE_SIZE;
50*4882a593Smuzhiyun if (cur_core == coreidx)
51*4882a593Smuzhiyun break;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (attempts++ > SSB_BAR0_MAX_RETRIES)
54*4882a593Smuzhiyun goto error;
55*4882a593Smuzhiyun udelay(10);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun return 0;
58*4882a593Smuzhiyun error:
59*4882a593Smuzhiyun pr_err("Failed to switch to core %u\n", coreidx);
60*4882a593Smuzhiyun return -ENODEV;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
ssb_pci_switch_core(struct ssb_bus * bus,struct ssb_device * dev)63*4882a593Smuzhiyun int ssb_pci_switch_core(struct ssb_bus *bus,
64*4882a593Smuzhiyun struct ssb_device *dev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun int err;
67*4882a593Smuzhiyun unsigned long flags;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #if SSB_VERBOSE_PCICORESWITCH_DEBUG
70*4882a593Smuzhiyun pr_info("Switching to %s core, index %d\n",
71*4882a593Smuzhiyun ssb_core_name(dev->id.coreid), dev->core_index);
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun spin_lock_irqsave(&bus->bar_lock, flags);
75*4882a593Smuzhiyun err = ssb_pci_switch_coreidx(bus, dev->core_index);
76*4882a593Smuzhiyun if (!err)
77*4882a593Smuzhiyun bus->mapped_device = dev;
78*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->bar_lock, flags);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return err;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Enable/disable the on board crystal oscillator and/or PLL. */
ssb_pci_xtal(struct ssb_bus * bus,u32 what,int turn_on)84*4882a593Smuzhiyun int ssb_pci_xtal(struct ssb_bus *bus, u32 what, int turn_on)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int err;
87*4882a593Smuzhiyun u32 in, out, outenable;
88*4882a593Smuzhiyun u16 pci_status;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (bus->bustype != SSB_BUSTYPE_PCI)
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun err = pci_read_config_dword(bus->host_pci, SSB_GPIO_IN, &in);
94*4882a593Smuzhiyun if (err)
95*4882a593Smuzhiyun goto err_pci;
96*4882a593Smuzhiyun err = pci_read_config_dword(bus->host_pci, SSB_GPIO_OUT, &out);
97*4882a593Smuzhiyun if (err)
98*4882a593Smuzhiyun goto err_pci;
99*4882a593Smuzhiyun err = pci_read_config_dword(bus->host_pci, SSB_GPIO_OUT_ENABLE, &outenable);
100*4882a593Smuzhiyun if (err)
101*4882a593Smuzhiyun goto err_pci;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun outenable |= what;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (turn_on) {
106*4882a593Smuzhiyun /* Avoid glitching the clock if GPRS is already using it.
107*4882a593Smuzhiyun * We can't actually read the state of the PLLPD so we infer it
108*4882a593Smuzhiyun * by the value of XTAL_PU which *is* readable via gpioin.
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun if (!(in & SSB_GPIO_XTAL)) {
111*4882a593Smuzhiyun if (what & SSB_GPIO_XTAL) {
112*4882a593Smuzhiyun /* Turn the crystal on */
113*4882a593Smuzhiyun out |= SSB_GPIO_XTAL;
114*4882a593Smuzhiyun if (what & SSB_GPIO_PLL)
115*4882a593Smuzhiyun out |= SSB_GPIO_PLL;
116*4882a593Smuzhiyun err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT, out);
117*4882a593Smuzhiyun if (err)
118*4882a593Smuzhiyun goto err_pci;
119*4882a593Smuzhiyun err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT_ENABLE,
120*4882a593Smuzhiyun outenable);
121*4882a593Smuzhiyun if (err)
122*4882a593Smuzhiyun goto err_pci;
123*4882a593Smuzhiyun msleep(1);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun if (what & SSB_GPIO_PLL) {
126*4882a593Smuzhiyun /* Turn the PLL on */
127*4882a593Smuzhiyun out &= ~SSB_GPIO_PLL;
128*4882a593Smuzhiyun err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT, out);
129*4882a593Smuzhiyun if (err)
130*4882a593Smuzhiyun goto err_pci;
131*4882a593Smuzhiyun msleep(5);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun err = pci_read_config_word(bus->host_pci, PCI_STATUS, &pci_status);
136*4882a593Smuzhiyun if (err)
137*4882a593Smuzhiyun goto err_pci;
138*4882a593Smuzhiyun pci_status &= ~PCI_STATUS_SIG_TARGET_ABORT;
139*4882a593Smuzhiyun err = pci_write_config_word(bus->host_pci, PCI_STATUS, pci_status);
140*4882a593Smuzhiyun if (err)
141*4882a593Smuzhiyun goto err_pci;
142*4882a593Smuzhiyun } else {
143*4882a593Smuzhiyun if (what & SSB_GPIO_XTAL) {
144*4882a593Smuzhiyun /* Turn the crystal off */
145*4882a593Smuzhiyun out &= ~SSB_GPIO_XTAL;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun if (what & SSB_GPIO_PLL) {
148*4882a593Smuzhiyun /* Turn the PLL off */
149*4882a593Smuzhiyun out |= SSB_GPIO_PLL;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT, out);
152*4882a593Smuzhiyun if (err)
153*4882a593Smuzhiyun goto err_pci;
154*4882a593Smuzhiyun err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT_ENABLE, outenable);
155*4882a593Smuzhiyun if (err)
156*4882a593Smuzhiyun goto err_pci;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun out:
160*4882a593Smuzhiyun return err;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun err_pci:
163*4882a593Smuzhiyun pr_err("Error: ssb_pci_xtal() could not access PCI config space!\n");
164*4882a593Smuzhiyun err = -EBUSY;
165*4882a593Smuzhiyun goto out;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Get the word-offset for a SSB_SPROM_XXX define. */
169*4882a593Smuzhiyun #define SPOFF(offset) ((offset) / sizeof(u16))
170*4882a593Smuzhiyun /* Helper to extract some _offset, which is one of the SSB_SPROM_XXX defines. */
171*4882a593Smuzhiyun #define SPEX16(_outvar, _offset, _mask, _shift) \
172*4882a593Smuzhiyun out->_outvar = ((in[SPOFF(_offset)] & (_mask)) >> (_shift))
173*4882a593Smuzhiyun #define SPEX32(_outvar, _offset, _mask, _shift) \
174*4882a593Smuzhiyun out->_outvar = ((((u32)in[SPOFF((_offset)+2)] << 16 | \
175*4882a593Smuzhiyun in[SPOFF(_offset)]) & (_mask)) >> (_shift))
176*4882a593Smuzhiyun #define SPEX(_outvar, _offset, _mask, _shift) \
177*4882a593Smuzhiyun SPEX16(_outvar, _offset, _mask, _shift)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define SPEX_ARRAY8(_field, _offset, _mask, _shift) \
180*4882a593Smuzhiyun do { \
181*4882a593Smuzhiyun SPEX(_field[0], _offset + 0, _mask, _shift); \
182*4882a593Smuzhiyun SPEX(_field[1], _offset + 2, _mask, _shift); \
183*4882a593Smuzhiyun SPEX(_field[2], _offset + 4, _mask, _shift); \
184*4882a593Smuzhiyun SPEX(_field[3], _offset + 6, _mask, _shift); \
185*4882a593Smuzhiyun SPEX(_field[4], _offset + 8, _mask, _shift); \
186*4882a593Smuzhiyun SPEX(_field[5], _offset + 10, _mask, _shift); \
187*4882a593Smuzhiyun SPEX(_field[6], _offset + 12, _mask, _shift); \
188*4882a593Smuzhiyun SPEX(_field[7], _offset + 14, _mask, _shift); \
189*4882a593Smuzhiyun } while (0)
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun
ssb_crc8(u8 crc,u8 data)192*4882a593Smuzhiyun static inline u8 ssb_crc8(u8 crc, u8 data)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun /* Polynomial: x^8 + x^7 + x^6 + x^4 + x^2 + 1 */
195*4882a593Smuzhiyun static const u8 t[] = {
196*4882a593Smuzhiyun 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
197*4882a593Smuzhiyun 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
198*4882a593Smuzhiyun 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
199*4882a593Smuzhiyun 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
200*4882a593Smuzhiyun 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
201*4882a593Smuzhiyun 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
202*4882a593Smuzhiyun 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
203*4882a593Smuzhiyun 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
204*4882a593Smuzhiyun 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
205*4882a593Smuzhiyun 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
206*4882a593Smuzhiyun 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
207*4882a593Smuzhiyun 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
208*4882a593Smuzhiyun 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
209*4882a593Smuzhiyun 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
210*4882a593Smuzhiyun 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
211*4882a593Smuzhiyun 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
212*4882a593Smuzhiyun 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
213*4882a593Smuzhiyun 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
214*4882a593Smuzhiyun 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
215*4882a593Smuzhiyun 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
216*4882a593Smuzhiyun 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
217*4882a593Smuzhiyun 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
218*4882a593Smuzhiyun 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
219*4882a593Smuzhiyun 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
220*4882a593Smuzhiyun 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
221*4882a593Smuzhiyun 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
222*4882a593Smuzhiyun 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
223*4882a593Smuzhiyun 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
224*4882a593Smuzhiyun 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
225*4882a593Smuzhiyun 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
226*4882a593Smuzhiyun 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
227*4882a593Smuzhiyun 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun return t[crc ^ data];
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
sprom_get_mac(char * mac,const u16 * in)232*4882a593Smuzhiyun static void sprom_get_mac(char *mac, const u16 *in)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun int i;
235*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
236*4882a593Smuzhiyun *mac++ = in[i] >> 8;
237*4882a593Smuzhiyun *mac++ = in[i];
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
ssb_sprom_crc(const u16 * sprom,u16 size)241*4882a593Smuzhiyun static u8 ssb_sprom_crc(const u16 *sprom, u16 size)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun int word;
244*4882a593Smuzhiyun u8 crc = 0xFF;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun for (word = 0; word < size - 1; word++) {
247*4882a593Smuzhiyun crc = ssb_crc8(crc, sprom[word] & 0x00FF);
248*4882a593Smuzhiyun crc = ssb_crc8(crc, (sprom[word] & 0xFF00) >> 8);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun crc = ssb_crc8(crc, sprom[size - 1] & 0x00FF);
251*4882a593Smuzhiyun crc ^= 0xFF;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return crc;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
sprom_check_crc(const u16 * sprom,size_t size)256*4882a593Smuzhiyun static int sprom_check_crc(const u16 *sprom, size_t size)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun u8 crc;
259*4882a593Smuzhiyun u8 expected_crc;
260*4882a593Smuzhiyun u16 tmp;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun crc = ssb_sprom_crc(sprom, size);
263*4882a593Smuzhiyun tmp = sprom[size - 1] & SSB_SPROM_REVISION_CRC;
264*4882a593Smuzhiyun expected_crc = tmp >> SSB_SPROM_REVISION_CRC_SHIFT;
265*4882a593Smuzhiyun if (crc != expected_crc)
266*4882a593Smuzhiyun return -EPROTO;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
sprom_do_read(struct ssb_bus * bus,u16 * sprom)271*4882a593Smuzhiyun static int sprom_do_read(struct ssb_bus *bus, u16 *sprom)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun int i;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun for (i = 0; i < bus->sprom_size; i++)
276*4882a593Smuzhiyun sprom[i] = ioread16(bus->mmio + bus->sprom_offset + (i * 2));
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
sprom_do_write(struct ssb_bus * bus,const u16 * sprom)281*4882a593Smuzhiyun static int sprom_do_write(struct ssb_bus *bus, const u16 *sprom)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct pci_dev *pdev = bus->host_pci;
284*4882a593Smuzhiyun int i, err;
285*4882a593Smuzhiyun u32 spromctl;
286*4882a593Smuzhiyun u16 size = bus->sprom_size;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun pr_notice("Writing SPROM. Do NOT turn off the power! Please stand by...\n");
289*4882a593Smuzhiyun err = pci_read_config_dword(pdev, SSB_SPROMCTL, &spromctl);
290*4882a593Smuzhiyun if (err)
291*4882a593Smuzhiyun goto err_ctlreg;
292*4882a593Smuzhiyun spromctl |= SSB_SPROMCTL_WE;
293*4882a593Smuzhiyun err = pci_write_config_dword(pdev, SSB_SPROMCTL, spromctl);
294*4882a593Smuzhiyun if (err)
295*4882a593Smuzhiyun goto err_ctlreg;
296*4882a593Smuzhiyun pr_notice("[ 0%%");
297*4882a593Smuzhiyun msleep(500);
298*4882a593Smuzhiyun for (i = 0; i < size; i++) {
299*4882a593Smuzhiyun if (i == size / 4)
300*4882a593Smuzhiyun pr_cont("25%%");
301*4882a593Smuzhiyun else if (i == size / 2)
302*4882a593Smuzhiyun pr_cont("50%%");
303*4882a593Smuzhiyun else if (i == (size * 3) / 4)
304*4882a593Smuzhiyun pr_cont("75%%");
305*4882a593Smuzhiyun else if (i % 2)
306*4882a593Smuzhiyun pr_cont(".");
307*4882a593Smuzhiyun writew(sprom[i], bus->mmio + bus->sprom_offset + (i * 2));
308*4882a593Smuzhiyun msleep(20);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun err = pci_read_config_dword(pdev, SSB_SPROMCTL, &spromctl);
311*4882a593Smuzhiyun if (err)
312*4882a593Smuzhiyun goto err_ctlreg;
313*4882a593Smuzhiyun spromctl &= ~SSB_SPROMCTL_WE;
314*4882a593Smuzhiyun err = pci_write_config_dword(pdev, SSB_SPROMCTL, spromctl);
315*4882a593Smuzhiyun if (err)
316*4882a593Smuzhiyun goto err_ctlreg;
317*4882a593Smuzhiyun msleep(500);
318*4882a593Smuzhiyun pr_cont("100%% ]\n");
319*4882a593Smuzhiyun pr_notice("SPROM written\n");
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun err_ctlreg:
323*4882a593Smuzhiyun pr_err("Could not access SPROM control register.\n");
324*4882a593Smuzhiyun return err;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
sprom_extract_antgain(u8 sprom_revision,const u16 * in,u16 offset,u16 mask,u16 shift)327*4882a593Smuzhiyun static s8 sprom_extract_antgain(u8 sprom_revision, const u16 *in, u16 offset,
328*4882a593Smuzhiyun u16 mask, u16 shift)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun u16 v;
331*4882a593Smuzhiyun u8 gain;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun v = in[SPOFF(offset)];
334*4882a593Smuzhiyun gain = (v & mask) >> shift;
335*4882a593Smuzhiyun if (gain == 0xFF)
336*4882a593Smuzhiyun gain = 2; /* If unset use 2dBm */
337*4882a593Smuzhiyun if (sprom_revision == 1) {
338*4882a593Smuzhiyun /* Convert to Q5.2 */
339*4882a593Smuzhiyun gain <<= 2;
340*4882a593Smuzhiyun } else {
341*4882a593Smuzhiyun /* Q5.2 Fractional part is stored in 0xC0 */
342*4882a593Smuzhiyun gain = ((gain & 0xC0) >> 6) | ((gain & 0x3F) << 2);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return (s8)gain;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
sprom_extract_r23(struct ssb_sprom * out,const u16 * in)348*4882a593Smuzhiyun static void sprom_extract_r23(struct ssb_sprom *out, const u16 *in)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun SPEX(boardflags_hi, SSB_SPROM2_BFLHI, 0xFFFF, 0);
351*4882a593Smuzhiyun SPEX(opo, SSB_SPROM2_OPO, SSB_SPROM2_OPO_VALUE, 0);
352*4882a593Smuzhiyun SPEX(pa1lob0, SSB_SPROM2_PA1LOB0, 0xFFFF, 0);
353*4882a593Smuzhiyun SPEX(pa1lob1, SSB_SPROM2_PA1LOB1, 0xFFFF, 0);
354*4882a593Smuzhiyun SPEX(pa1lob2, SSB_SPROM2_PA1LOB2, 0xFFFF, 0);
355*4882a593Smuzhiyun SPEX(pa1hib0, SSB_SPROM2_PA1HIB0, 0xFFFF, 0);
356*4882a593Smuzhiyun SPEX(pa1hib1, SSB_SPROM2_PA1HIB1, 0xFFFF, 0);
357*4882a593Smuzhiyun SPEX(pa1hib2, SSB_SPROM2_PA1HIB2, 0xFFFF, 0);
358*4882a593Smuzhiyun SPEX(maxpwr_ah, SSB_SPROM2_MAXP_A, SSB_SPROM2_MAXP_A_HI, 0);
359*4882a593Smuzhiyun SPEX(maxpwr_al, SSB_SPROM2_MAXP_A, SSB_SPROM2_MAXP_A_LO,
360*4882a593Smuzhiyun SSB_SPROM2_MAXP_A_LO_SHIFT);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
sprom_extract_r123(struct ssb_sprom * out,const u16 * in)363*4882a593Smuzhiyun static void sprom_extract_r123(struct ssb_sprom *out, const u16 *in)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun u16 loc[3];
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (out->revision == 3) /* rev 3 moved MAC */
368*4882a593Smuzhiyun loc[0] = SSB_SPROM3_IL0MAC;
369*4882a593Smuzhiyun else {
370*4882a593Smuzhiyun loc[0] = SSB_SPROM1_IL0MAC;
371*4882a593Smuzhiyun loc[1] = SSB_SPROM1_ET0MAC;
372*4882a593Smuzhiyun loc[2] = SSB_SPROM1_ET1MAC;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun sprom_get_mac(out->il0mac, &in[SPOFF(loc[0])]);
375*4882a593Smuzhiyun if (out->revision < 3) { /* only rev 1-2 have et0, et1 */
376*4882a593Smuzhiyun sprom_get_mac(out->et0mac, &in[SPOFF(loc[1])]);
377*4882a593Smuzhiyun sprom_get_mac(out->et1mac, &in[SPOFF(loc[2])]);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun SPEX(et0phyaddr, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0A, 0);
380*4882a593Smuzhiyun SPEX(et1phyaddr, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1A,
381*4882a593Smuzhiyun SSB_SPROM1_ETHPHY_ET1A_SHIFT);
382*4882a593Smuzhiyun SPEX(et0mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0M, 14);
383*4882a593Smuzhiyun SPEX(et1mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1M, 15);
384*4882a593Smuzhiyun SPEX(board_rev, SSB_SPROM1_BINF, SSB_SPROM1_BINF_BREV, 0);
385*4882a593Smuzhiyun SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
386*4882a593Smuzhiyun if (out->revision == 1)
387*4882a593Smuzhiyun SPEX(country_code, SSB_SPROM1_BINF, SSB_SPROM1_BINF_CCODE,
388*4882a593Smuzhiyun SSB_SPROM1_BINF_CCODE_SHIFT);
389*4882a593Smuzhiyun SPEX(ant_available_a, SSB_SPROM1_BINF, SSB_SPROM1_BINF_ANTA,
390*4882a593Smuzhiyun SSB_SPROM1_BINF_ANTA_SHIFT);
391*4882a593Smuzhiyun SPEX(ant_available_bg, SSB_SPROM1_BINF, SSB_SPROM1_BINF_ANTBG,
392*4882a593Smuzhiyun SSB_SPROM1_BINF_ANTBG_SHIFT);
393*4882a593Smuzhiyun SPEX(pa0b0, SSB_SPROM1_PA0B0, 0xFFFF, 0);
394*4882a593Smuzhiyun SPEX(pa0b1, SSB_SPROM1_PA0B1, 0xFFFF, 0);
395*4882a593Smuzhiyun SPEX(pa0b2, SSB_SPROM1_PA0B2, 0xFFFF, 0);
396*4882a593Smuzhiyun SPEX(pa1b0, SSB_SPROM1_PA1B0, 0xFFFF, 0);
397*4882a593Smuzhiyun SPEX(pa1b1, SSB_SPROM1_PA1B1, 0xFFFF, 0);
398*4882a593Smuzhiyun SPEX(pa1b2, SSB_SPROM1_PA1B2, 0xFFFF, 0);
399*4882a593Smuzhiyun SPEX(gpio0, SSB_SPROM1_GPIOA, SSB_SPROM1_GPIOA_P0, 0);
400*4882a593Smuzhiyun SPEX(gpio1, SSB_SPROM1_GPIOA, SSB_SPROM1_GPIOA_P1,
401*4882a593Smuzhiyun SSB_SPROM1_GPIOA_P1_SHIFT);
402*4882a593Smuzhiyun SPEX(gpio2, SSB_SPROM1_GPIOB, SSB_SPROM1_GPIOB_P2, 0);
403*4882a593Smuzhiyun SPEX(gpio3, SSB_SPROM1_GPIOB, SSB_SPROM1_GPIOB_P3,
404*4882a593Smuzhiyun SSB_SPROM1_GPIOB_P3_SHIFT);
405*4882a593Smuzhiyun SPEX(maxpwr_a, SSB_SPROM1_MAXPWR, SSB_SPROM1_MAXPWR_A,
406*4882a593Smuzhiyun SSB_SPROM1_MAXPWR_A_SHIFT);
407*4882a593Smuzhiyun SPEX(maxpwr_bg, SSB_SPROM1_MAXPWR, SSB_SPROM1_MAXPWR_BG, 0);
408*4882a593Smuzhiyun SPEX(itssi_a, SSB_SPROM1_ITSSI, SSB_SPROM1_ITSSI_A,
409*4882a593Smuzhiyun SSB_SPROM1_ITSSI_A_SHIFT);
410*4882a593Smuzhiyun SPEX(itssi_bg, SSB_SPROM1_ITSSI, SSB_SPROM1_ITSSI_BG, 0);
411*4882a593Smuzhiyun SPEX(boardflags_lo, SSB_SPROM1_BFLLO, 0xFFFF, 0);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun SPEX(alpha2[0], SSB_SPROM1_CCODE, 0xff00, 8);
414*4882a593Smuzhiyun SPEX(alpha2[1], SSB_SPROM1_CCODE, 0x00ff, 0);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Extract the antenna gain values. */
417*4882a593Smuzhiyun out->antenna_gain.a0 = sprom_extract_antgain(out->revision, in,
418*4882a593Smuzhiyun SSB_SPROM1_AGAIN,
419*4882a593Smuzhiyun SSB_SPROM1_AGAIN_BG,
420*4882a593Smuzhiyun SSB_SPROM1_AGAIN_BG_SHIFT);
421*4882a593Smuzhiyun out->antenna_gain.a1 = sprom_extract_antgain(out->revision, in,
422*4882a593Smuzhiyun SSB_SPROM1_AGAIN,
423*4882a593Smuzhiyun SSB_SPROM1_AGAIN_A,
424*4882a593Smuzhiyun SSB_SPROM1_AGAIN_A_SHIFT);
425*4882a593Smuzhiyun if (out->revision >= 2)
426*4882a593Smuzhiyun sprom_extract_r23(out, in);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Revs 4 5 and 8 have partially shared layout */
sprom_extract_r458(struct ssb_sprom * out,const u16 * in)430*4882a593Smuzhiyun static void sprom_extract_r458(struct ssb_sprom *out, const u16 *in)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun SPEX(txpid2g[0], SSB_SPROM4_TXPID2G01,
433*4882a593Smuzhiyun SSB_SPROM4_TXPID2G0, SSB_SPROM4_TXPID2G0_SHIFT);
434*4882a593Smuzhiyun SPEX(txpid2g[1], SSB_SPROM4_TXPID2G01,
435*4882a593Smuzhiyun SSB_SPROM4_TXPID2G1, SSB_SPROM4_TXPID2G1_SHIFT);
436*4882a593Smuzhiyun SPEX(txpid2g[2], SSB_SPROM4_TXPID2G23,
437*4882a593Smuzhiyun SSB_SPROM4_TXPID2G2, SSB_SPROM4_TXPID2G2_SHIFT);
438*4882a593Smuzhiyun SPEX(txpid2g[3], SSB_SPROM4_TXPID2G23,
439*4882a593Smuzhiyun SSB_SPROM4_TXPID2G3, SSB_SPROM4_TXPID2G3_SHIFT);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun SPEX(txpid5gl[0], SSB_SPROM4_TXPID5GL01,
442*4882a593Smuzhiyun SSB_SPROM4_TXPID5GL0, SSB_SPROM4_TXPID5GL0_SHIFT);
443*4882a593Smuzhiyun SPEX(txpid5gl[1], SSB_SPROM4_TXPID5GL01,
444*4882a593Smuzhiyun SSB_SPROM4_TXPID5GL1, SSB_SPROM4_TXPID5GL1_SHIFT);
445*4882a593Smuzhiyun SPEX(txpid5gl[2], SSB_SPROM4_TXPID5GL23,
446*4882a593Smuzhiyun SSB_SPROM4_TXPID5GL2, SSB_SPROM4_TXPID5GL2_SHIFT);
447*4882a593Smuzhiyun SPEX(txpid5gl[3], SSB_SPROM4_TXPID5GL23,
448*4882a593Smuzhiyun SSB_SPROM4_TXPID5GL3, SSB_SPROM4_TXPID5GL3_SHIFT);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun SPEX(txpid5g[0], SSB_SPROM4_TXPID5G01,
451*4882a593Smuzhiyun SSB_SPROM4_TXPID5G0, SSB_SPROM4_TXPID5G0_SHIFT);
452*4882a593Smuzhiyun SPEX(txpid5g[1], SSB_SPROM4_TXPID5G01,
453*4882a593Smuzhiyun SSB_SPROM4_TXPID5G1, SSB_SPROM4_TXPID5G1_SHIFT);
454*4882a593Smuzhiyun SPEX(txpid5g[2], SSB_SPROM4_TXPID5G23,
455*4882a593Smuzhiyun SSB_SPROM4_TXPID5G2, SSB_SPROM4_TXPID5G2_SHIFT);
456*4882a593Smuzhiyun SPEX(txpid5g[3], SSB_SPROM4_TXPID5G23,
457*4882a593Smuzhiyun SSB_SPROM4_TXPID5G3, SSB_SPROM4_TXPID5G3_SHIFT);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun SPEX(txpid5gh[0], SSB_SPROM4_TXPID5GH01,
460*4882a593Smuzhiyun SSB_SPROM4_TXPID5GH0, SSB_SPROM4_TXPID5GH0_SHIFT);
461*4882a593Smuzhiyun SPEX(txpid5gh[1], SSB_SPROM4_TXPID5GH01,
462*4882a593Smuzhiyun SSB_SPROM4_TXPID5GH1, SSB_SPROM4_TXPID5GH1_SHIFT);
463*4882a593Smuzhiyun SPEX(txpid5gh[2], SSB_SPROM4_TXPID5GH23,
464*4882a593Smuzhiyun SSB_SPROM4_TXPID5GH2, SSB_SPROM4_TXPID5GH2_SHIFT);
465*4882a593Smuzhiyun SPEX(txpid5gh[3], SSB_SPROM4_TXPID5GH23,
466*4882a593Smuzhiyun SSB_SPROM4_TXPID5GH3, SSB_SPROM4_TXPID5GH3_SHIFT);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
sprom_extract_r45(struct ssb_sprom * out,const u16 * in)469*4882a593Smuzhiyun static void sprom_extract_r45(struct ssb_sprom *out, const u16 *in)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun static const u16 pwr_info_offset[] = {
472*4882a593Smuzhiyun SSB_SPROM4_PWR_INFO_CORE0, SSB_SPROM4_PWR_INFO_CORE1,
473*4882a593Smuzhiyun SSB_SPROM4_PWR_INFO_CORE2, SSB_SPROM4_PWR_INFO_CORE3
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun u16 il0mac_offset;
476*4882a593Smuzhiyun int i;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(pwr_info_offset) !=
479*4882a593Smuzhiyun ARRAY_SIZE(out->core_pwr_info));
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (out->revision == 4)
482*4882a593Smuzhiyun il0mac_offset = SSB_SPROM4_IL0MAC;
483*4882a593Smuzhiyun else
484*4882a593Smuzhiyun il0mac_offset = SSB_SPROM5_IL0MAC;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun sprom_get_mac(out->il0mac, &in[SPOFF(il0mac_offset)]);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun SPEX(et0phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET0A, 0);
489*4882a593Smuzhiyun SPEX(et1phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET1A,
490*4882a593Smuzhiyun SSB_SPROM4_ETHPHY_ET1A_SHIFT);
491*4882a593Smuzhiyun SPEX(board_rev, SSB_SPROM4_BOARDREV, 0xFFFF, 0);
492*4882a593Smuzhiyun SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
493*4882a593Smuzhiyun if (out->revision == 4) {
494*4882a593Smuzhiyun SPEX(alpha2[0], SSB_SPROM4_CCODE, 0xff00, 8);
495*4882a593Smuzhiyun SPEX(alpha2[1], SSB_SPROM4_CCODE, 0x00ff, 0);
496*4882a593Smuzhiyun SPEX(boardflags_lo, SSB_SPROM4_BFLLO, 0xFFFF, 0);
497*4882a593Smuzhiyun SPEX(boardflags_hi, SSB_SPROM4_BFLHI, 0xFFFF, 0);
498*4882a593Smuzhiyun SPEX(boardflags2_lo, SSB_SPROM4_BFL2LO, 0xFFFF, 0);
499*4882a593Smuzhiyun SPEX(boardflags2_hi, SSB_SPROM4_BFL2HI, 0xFFFF, 0);
500*4882a593Smuzhiyun } else {
501*4882a593Smuzhiyun SPEX(alpha2[0], SSB_SPROM5_CCODE, 0xff00, 8);
502*4882a593Smuzhiyun SPEX(alpha2[1], SSB_SPROM5_CCODE, 0x00ff, 0);
503*4882a593Smuzhiyun SPEX(boardflags_lo, SSB_SPROM5_BFLLO, 0xFFFF, 0);
504*4882a593Smuzhiyun SPEX(boardflags_hi, SSB_SPROM5_BFLHI, 0xFFFF, 0);
505*4882a593Smuzhiyun SPEX(boardflags2_lo, SSB_SPROM5_BFL2LO, 0xFFFF, 0);
506*4882a593Smuzhiyun SPEX(boardflags2_hi, SSB_SPROM5_BFL2HI, 0xFFFF, 0);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun SPEX(ant_available_a, SSB_SPROM4_ANTAVAIL, SSB_SPROM4_ANTAVAIL_A,
509*4882a593Smuzhiyun SSB_SPROM4_ANTAVAIL_A_SHIFT);
510*4882a593Smuzhiyun SPEX(ant_available_bg, SSB_SPROM4_ANTAVAIL, SSB_SPROM4_ANTAVAIL_BG,
511*4882a593Smuzhiyun SSB_SPROM4_ANTAVAIL_BG_SHIFT);
512*4882a593Smuzhiyun SPEX(maxpwr_bg, SSB_SPROM4_MAXP_BG, SSB_SPROM4_MAXP_BG_MASK, 0);
513*4882a593Smuzhiyun SPEX(itssi_bg, SSB_SPROM4_MAXP_BG, SSB_SPROM4_ITSSI_BG,
514*4882a593Smuzhiyun SSB_SPROM4_ITSSI_BG_SHIFT);
515*4882a593Smuzhiyun SPEX(maxpwr_a, SSB_SPROM4_MAXP_A, SSB_SPROM4_MAXP_A_MASK, 0);
516*4882a593Smuzhiyun SPEX(itssi_a, SSB_SPROM4_MAXP_A, SSB_SPROM4_ITSSI_A,
517*4882a593Smuzhiyun SSB_SPROM4_ITSSI_A_SHIFT);
518*4882a593Smuzhiyun if (out->revision == 4) {
519*4882a593Smuzhiyun SPEX(gpio0, SSB_SPROM4_GPIOA, SSB_SPROM4_GPIOA_P0, 0);
520*4882a593Smuzhiyun SPEX(gpio1, SSB_SPROM4_GPIOA, SSB_SPROM4_GPIOA_P1,
521*4882a593Smuzhiyun SSB_SPROM4_GPIOA_P1_SHIFT);
522*4882a593Smuzhiyun SPEX(gpio2, SSB_SPROM4_GPIOB, SSB_SPROM4_GPIOB_P2, 0);
523*4882a593Smuzhiyun SPEX(gpio3, SSB_SPROM4_GPIOB, SSB_SPROM4_GPIOB_P3,
524*4882a593Smuzhiyun SSB_SPROM4_GPIOB_P3_SHIFT);
525*4882a593Smuzhiyun } else {
526*4882a593Smuzhiyun SPEX(gpio0, SSB_SPROM5_GPIOA, SSB_SPROM5_GPIOA_P0, 0);
527*4882a593Smuzhiyun SPEX(gpio1, SSB_SPROM5_GPIOA, SSB_SPROM5_GPIOA_P1,
528*4882a593Smuzhiyun SSB_SPROM5_GPIOA_P1_SHIFT);
529*4882a593Smuzhiyun SPEX(gpio2, SSB_SPROM5_GPIOB, SSB_SPROM5_GPIOB_P2, 0);
530*4882a593Smuzhiyun SPEX(gpio3, SSB_SPROM5_GPIOB, SSB_SPROM5_GPIOB_P3,
531*4882a593Smuzhiyun SSB_SPROM5_GPIOB_P3_SHIFT);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Extract the antenna gain values. */
535*4882a593Smuzhiyun out->antenna_gain.a0 = sprom_extract_antgain(out->revision, in,
536*4882a593Smuzhiyun SSB_SPROM4_AGAIN01,
537*4882a593Smuzhiyun SSB_SPROM4_AGAIN0,
538*4882a593Smuzhiyun SSB_SPROM4_AGAIN0_SHIFT);
539*4882a593Smuzhiyun out->antenna_gain.a1 = sprom_extract_antgain(out->revision, in,
540*4882a593Smuzhiyun SSB_SPROM4_AGAIN01,
541*4882a593Smuzhiyun SSB_SPROM4_AGAIN1,
542*4882a593Smuzhiyun SSB_SPROM4_AGAIN1_SHIFT);
543*4882a593Smuzhiyun out->antenna_gain.a2 = sprom_extract_antgain(out->revision, in,
544*4882a593Smuzhiyun SSB_SPROM4_AGAIN23,
545*4882a593Smuzhiyun SSB_SPROM4_AGAIN2,
546*4882a593Smuzhiyun SSB_SPROM4_AGAIN2_SHIFT);
547*4882a593Smuzhiyun out->antenna_gain.a3 = sprom_extract_antgain(out->revision, in,
548*4882a593Smuzhiyun SSB_SPROM4_AGAIN23,
549*4882a593Smuzhiyun SSB_SPROM4_AGAIN3,
550*4882a593Smuzhiyun SSB_SPROM4_AGAIN3_SHIFT);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Extract cores power info info */
553*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pwr_info_offset); i++) {
554*4882a593Smuzhiyun u16 o = pwr_info_offset[i];
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun SPEX(core_pwr_info[i].itssi_2g, o + SSB_SPROM4_2G_MAXP_ITSSI,
557*4882a593Smuzhiyun SSB_SPROM4_2G_ITSSI, SSB_SPROM4_2G_ITSSI_SHIFT);
558*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_2g, o + SSB_SPROM4_2G_MAXP_ITSSI,
559*4882a593Smuzhiyun SSB_SPROM4_2G_MAXP, 0);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[0], o + SSB_SPROM4_2G_PA_0, ~0, 0);
562*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[1], o + SSB_SPROM4_2G_PA_1, ~0, 0);
563*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[2], o + SSB_SPROM4_2G_PA_2, ~0, 0);
564*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[3], o + SSB_SPROM4_2G_PA_3, ~0, 0);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun SPEX(core_pwr_info[i].itssi_5g, o + SSB_SPROM4_5G_MAXP_ITSSI,
567*4882a593Smuzhiyun SSB_SPROM4_5G_ITSSI, SSB_SPROM4_5G_ITSSI_SHIFT);
568*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_5g, o + SSB_SPROM4_5G_MAXP_ITSSI,
569*4882a593Smuzhiyun SSB_SPROM4_5G_MAXP, 0);
570*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_5gh, o + SSB_SPROM4_5GHL_MAXP,
571*4882a593Smuzhiyun SSB_SPROM4_5GH_MAXP, 0);
572*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_5gl, o + SSB_SPROM4_5GHL_MAXP,
573*4882a593Smuzhiyun SSB_SPROM4_5GL_MAXP, SSB_SPROM4_5GL_MAXP_SHIFT);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[0], o + SSB_SPROM4_5GL_PA_0, ~0, 0);
576*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[1], o + SSB_SPROM4_5GL_PA_1, ~0, 0);
577*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[2], o + SSB_SPROM4_5GL_PA_2, ~0, 0);
578*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[3], o + SSB_SPROM4_5GL_PA_3, ~0, 0);
579*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[0], o + SSB_SPROM4_5G_PA_0, ~0, 0);
580*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[1], o + SSB_SPROM4_5G_PA_1, ~0, 0);
581*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[2], o + SSB_SPROM4_5G_PA_2, ~0, 0);
582*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[3], o + SSB_SPROM4_5G_PA_3, ~0, 0);
583*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[0], o + SSB_SPROM4_5GH_PA_0, ~0, 0);
584*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[1], o + SSB_SPROM4_5GH_PA_1, ~0, 0);
585*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[2], o + SSB_SPROM4_5GH_PA_2, ~0, 0);
586*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[3], o + SSB_SPROM4_5GH_PA_3, ~0, 0);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun sprom_extract_r458(out, in);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* TODO - get remaining rev 4 stuff needed */
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
sprom_extract_r8(struct ssb_sprom * out,const u16 * in)594*4882a593Smuzhiyun static void sprom_extract_r8(struct ssb_sprom *out, const u16 *in)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun int i;
597*4882a593Smuzhiyun u16 o;
598*4882a593Smuzhiyun static const u16 pwr_info_offset[] = {
599*4882a593Smuzhiyun SSB_SROM8_PWR_INFO_CORE0, SSB_SROM8_PWR_INFO_CORE1,
600*4882a593Smuzhiyun SSB_SROM8_PWR_INFO_CORE2, SSB_SROM8_PWR_INFO_CORE3
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(pwr_info_offset) !=
603*4882a593Smuzhiyun ARRAY_SIZE(out->core_pwr_info));
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* extract the MAC address */
606*4882a593Smuzhiyun sprom_get_mac(out->il0mac, &in[SPOFF(SSB_SPROM8_IL0MAC)]);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun SPEX(board_rev, SSB_SPROM8_BOARDREV, 0xFFFF, 0);
609*4882a593Smuzhiyun SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
610*4882a593Smuzhiyun SPEX(alpha2[0], SSB_SPROM8_CCODE, 0xff00, 8);
611*4882a593Smuzhiyun SPEX(alpha2[1], SSB_SPROM8_CCODE, 0x00ff, 0);
612*4882a593Smuzhiyun SPEX(boardflags_lo, SSB_SPROM8_BFLLO, 0xFFFF, 0);
613*4882a593Smuzhiyun SPEX(boardflags_hi, SSB_SPROM8_BFLHI, 0xFFFF, 0);
614*4882a593Smuzhiyun SPEX(boardflags2_lo, SSB_SPROM8_BFL2LO, 0xFFFF, 0);
615*4882a593Smuzhiyun SPEX(boardflags2_hi, SSB_SPROM8_BFL2HI, 0xFFFF, 0);
616*4882a593Smuzhiyun SPEX(ant_available_a, SSB_SPROM8_ANTAVAIL, SSB_SPROM8_ANTAVAIL_A,
617*4882a593Smuzhiyun SSB_SPROM8_ANTAVAIL_A_SHIFT);
618*4882a593Smuzhiyun SPEX(ant_available_bg, SSB_SPROM8_ANTAVAIL, SSB_SPROM8_ANTAVAIL_BG,
619*4882a593Smuzhiyun SSB_SPROM8_ANTAVAIL_BG_SHIFT);
620*4882a593Smuzhiyun SPEX(maxpwr_bg, SSB_SPROM8_MAXP_BG, SSB_SPROM8_MAXP_BG_MASK, 0);
621*4882a593Smuzhiyun SPEX(itssi_bg, SSB_SPROM8_MAXP_BG, SSB_SPROM8_ITSSI_BG,
622*4882a593Smuzhiyun SSB_SPROM8_ITSSI_BG_SHIFT);
623*4882a593Smuzhiyun SPEX(maxpwr_a, SSB_SPROM8_MAXP_A, SSB_SPROM8_MAXP_A_MASK, 0);
624*4882a593Smuzhiyun SPEX(itssi_a, SSB_SPROM8_MAXP_A, SSB_SPROM8_ITSSI_A,
625*4882a593Smuzhiyun SSB_SPROM8_ITSSI_A_SHIFT);
626*4882a593Smuzhiyun SPEX(maxpwr_ah, SSB_SPROM8_MAXP_AHL, SSB_SPROM8_MAXP_AH_MASK, 0);
627*4882a593Smuzhiyun SPEX(maxpwr_al, SSB_SPROM8_MAXP_AHL, SSB_SPROM8_MAXP_AL_MASK,
628*4882a593Smuzhiyun SSB_SPROM8_MAXP_AL_SHIFT);
629*4882a593Smuzhiyun SPEX(gpio0, SSB_SPROM8_GPIOA, SSB_SPROM8_GPIOA_P0, 0);
630*4882a593Smuzhiyun SPEX(gpio1, SSB_SPROM8_GPIOA, SSB_SPROM8_GPIOA_P1,
631*4882a593Smuzhiyun SSB_SPROM8_GPIOA_P1_SHIFT);
632*4882a593Smuzhiyun SPEX(gpio2, SSB_SPROM8_GPIOB, SSB_SPROM8_GPIOB_P2, 0);
633*4882a593Smuzhiyun SPEX(gpio3, SSB_SPROM8_GPIOB, SSB_SPROM8_GPIOB_P3,
634*4882a593Smuzhiyun SSB_SPROM8_GPIOB_P3_SHIFT);
635*4882a593Smuzhiyun SPEX(tri2g, SSB_SPROM8_TRI25G, SSB_SPROM8_TRI2G, 0);
636*4882a593Smuzhiyun SPEX(tri5g, SSB_SPROM8_TRI25G, SSB_SPROM8_TRI5G,
637*4882a593Smuzhiyun SSB_SPROM8_TRI5G_SHIFT);
638*4882a593Smuzhiyun SPEX(tri5gl, SSB_SPROM8_TRI5GHL, SSB_SPROM8_TRI5GL, 0);
639*4882a593Smuzhiyun SPEX(tri5gh, SSB_SPROM8_TRI5GHL, SSB_SPROM8_TRI5GH,
640*4882a593Smuzhiyun SSB_SPROM8_TRI5GH_SHIFT);
641*4882a593Smuzhiyun SPEX(rxpo2g, SSB_SPROM8_RXPO, SSB_SPROM8_RXPO2G, 0);
642*4882a593Smuzhiyun SPEX(rxpo5g, SSB_SPROM8_RXPO, SSB_SPROM8_RXPO5G,
643*4882a593Smuzhiyun SSB_SPROM8_RXPO5G_SHIFT);
644*4882a593Smuzhiyun SPEX(rssismf2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_RSSISMF2G, 0);
645*4882a593Smuzhiyun SPEX(rssismc2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_RSSISMC2G,
646*4882a593Smuzhiyun SSB_SPROM8_RSSISMC2G_SHIFT);
647*4882a593Smuzhiyun SPEX(rssisav2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_RSSISAV2G,
648*4882a593Smuzhiyun SSB_SPROM8_RSSISAV2G_SHIFT);
649*4882a593Smuzhiyun SPEX(bxa2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_BXA2G,
650*4882a593Smuzhiyun SSB_SPROM8_BXA2G_SHIFT);
651*4882a593Smuzhiyun SPEX(rssismf5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_RSSISMF5G, 0);
652*4882a593Smuzhiyun SPEX(rssismc5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_RSSISMC5G,
653*4882a593Smuzhiyun SSB_SPROM8_RSSISMC5G_SHIFT);
654*4882a593Smuzhiyun SPEX(rssisav5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_RSSISAV5G,
655*4882a593Smuzhiyun SSB_SPROM8_RSSISAV5G_SHIFT);
656*4882a593Smuzhiyun SPEX(bxa5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_BXA5G,
657*4882a593Smuzhiyun SSB_SPROM8_BXA5G_SHIFT);
658*4882a593Smuzhiyun SPEX(pa0b0, SSB_SPROM8_PA0B0, 0xFFFF, 0);
659*4882a593Smuzhiyun SPEX(pa0b1, SSB_SPROM8_PA0B1, 0xFFFF, 0);
660*4882a593Smuzhiyun SPEX(pa0b2, SSB_SPROM8_PA0B2, 0xFFFF, 0);
661*4882a593Smuzhiyun SPEX(pa1b0, SSB_SPROM8_PA1B0, 0xFFFF, 0);
662*4882a593Smuzhiyun SPEX(pa1b1, SSB_SPROM8_PA1B1, 0xFFFF, 0);
663*4882a593Smuzhiyun SPEX(pa1b2, SSB_SPROM8_PA1B2, 0xFFFF, 0);
664*4882a593Smuzhiyun SPEX(pa1lob0, SSB_SPROM8_PA1LOB0, 0xFFFF, 0);
665*4882a593Smuzhiyun SPEX(pa1lob1, SSB_SPROM8_PA1LOB1, 0xFFFF, 0);
666*4882a593Smuzhiyun SPEX(pa1lob2, SSB_SPROM8_PA1LOB2, 0xFFFF, 0);
667*4882a593Smuzhiyun SPEX(pa1hib0, SSB_SPROM8_PA1HIB0, 0xFFFF, 0);
668*4882a593Smuzhiyun SPEX(pa1hib1, SSB_SPROM8_PA1HIB1, 0xFFFF, 0);
669*4882a593Smuzhiyun SPEX(pa1hib2, SSB_SPROM8_PA1HIB2, 0xFFFF, 0);
670*4882a593Smuzhiyun SPEX(cck2gpo, SSB_SPROM8_CCK2GPO, 0xFFFF, 0);
671*4882a593Smuzhiyun SPEX32(ofdm2gpo, SSB_SPROM8_OFDM2GPO, 0xFFFFFFFF, 0);
672*4882a593Smuzhiyun SPEX32(ofdm5glpo, SSB_SPROM8_OFDM5GLPO, 0xFFFFFFFF, 0);
673*4882a593Smuzhiyun SPEX32(ofdm5gpo, SSB_SPROM8_OFDM5GPO, 0xFFFFFFFF, 0);
674*4882a593Smuzhiyun SPEX32(ofdm5ghpo, SSB_SPROM8_OFDM5GHPO, 0xFFFFFFFF, 0);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Extract the antenna gain values. */
677*4882a593Smuzhiyun out->antenna_gain.a0 = sprom_extract_antgain(out->revision, in,
678*4882a593Smuzhiyun SSB_SPROM8_AGAIN01,
679*4882a593Smuzhiyun SSB_SPROM8_AGAIN0,
680*4882a593Smuzhiyun SSB_SPROM8_AGAIN0_SHIFT);
681*4882a593Smuzhiyun out->antenna_gain.a1 = sprom_extract_antgain(out->revision, in,
682*4882a593Smuzhiyun SSB_SPROM8_AGAIN01,
683*4882a593Smuzhiyun SSB_SPROM8_AGAIN1,
684*4882a593Smuzhiyun SSB_SPROM8_AGAIN1_SHIFT);
685*4882a593Smuzhiyun out->antenna_gain.a2 = sprom_extract_antgain(out->revision, in,
686*4882a593Smuzhiyun SSB_SPROM8_AGAIN23,
687*4882a593Smuzhiyun SSB_SPROM8_AGAIN2,
688*4882a593Smuzhiyun SSB_SPROM8_AGAIN2_SHIFT);
689*4882a593Smuzhiyun out->antenna_gain.a3 = sprom_extract_antgain(out->revision, in,
690*4882a593Smuzhiyun SSB_SPROM8_AGAIN23,
691*4882a593Smuzhiyun SSB_SPROM8_AGAIN3,
692*4882a593Smuzhiyun SSB_SPROM8_AGAIN3_SHIFT);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* Extract cores power info info */
695*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pwr_info_offset); i++) {
696*4882a593Smuzhiyun o = pwr_info_offset[i];
697*4882a593Smuzhiyun SPEX(core_pwr_info[i].itssi_2g, o + SSB_SROM8_2G_MAXP_ITSSI,
698*4882a593Smuzhiyun SSB_SPROM8_2G_ITSSI, SSB_SPROM8_2G_ITSSI_SHIFT);
699*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_2g, o + SSB_SROM8_2G_MAXP_ITSSI,
700*4882a593Smuzhiyun SSB_SPROM8_2G_MAXP, 0);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[0], o + SSB_SROM8_2G_PA_0, ~0, 0);
703*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[1], o + SSB_SROM8_2G_PA_1, ~0, 0);
704*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_2g[2], o + SSB_SROM8_2G_PA_2, ~0, 0);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun SPEX(core_pwr_info[i].itssi_5g, o + SSB_SROM8_5G_MAXP_ITSSI,
707*4882a593Smuzhiyun SSB_SPROM8_5G_ITSSI, SSB_SPROM8_5G_ITSSI_SHIFT);
708*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_5g, o + SSB_SROM8_5G_MAXP_ITSSI,
709*4882a593Smuzhiyun SSB_SPROM8_5G_MAXP, 0);
710*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_5gh, o + SSB_SPROM8_5GHL_MAXP,
711*4882a593Smuzhiyun SSB_SPROM8_5GH_MAXP, 0);
712*4882a593Smuzhiyun SPEX(core_pwr_info[i].maxpwr_5gl, o + SSB_SPROM8_5GHL_MAXP,
713*4882a593Smuzhiyun SSB_SPROM8_5GL_MAXP, SSB_SPROM8_5GL_MAXP_SHIFT);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[0], o + SSB_SROM8_5GL_PA_0, ~0, 0);
716*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[1], o + SSB_SROM8_5GL_PA_1, ~0, 0);
717*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gl[2], o + SSB_SROM8_5GL_PA_2, ~0, 0);
718*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[0], o + SSB_SROM8_5G_PA_0, ~0, 0);
719*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[1], o + SSB_SROM8_5G_PA_1, ~0, 0);
720*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5g[2], o + SSB_SROM8_5G_PA_2, ~0, 0);
721*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[0], o + SSB_SROM8_5GH_PA_0, ~0, 0);
722*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[1], o + SSB_SROM8_5GH_PA_1, ~0, 0);
723*4882a593Smuzhiyun SPEX(core_pwr_info[i].pa_5gh[2], o + SSB_SROM8_5GH_PA_2, ~0, 0);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* Extract FEM info */
727*4882a593Smuzhiyun SPEX(fem.ghz2.tssipos, SSB_SPROM8_FEM2G,
728*4882a593Smuzhiyun SSB_SROM8_FEM_TSSIPOS, SSB_SROM8_FEM_TSSIPOS_SHIFT);
729*4882a593Smuzhiyun SPEX(fem.ghz2.extpa_gain, SSB_SPROM8_FEM2G,
730*4882a593Smuzhiyun SSB_SROM8_FEM_EXTPA_GAIN, SSB_SROM8_FEM_EXTPA_GAIN_SHIFT);
731*4882a593Smuzhiyun SPEX(fem.ghz2.pdet_range, SSB_SPROM8_FEM2G,
732*4882a593Smuzhiyun SSB_SROM8_FEM_PDET_RANGE, SSB_SROM8_FEM_PDET_RANGE_SHIFT);
733*4882a593Smuzhiyun SPEX(fem.ghz2.tr_iso, SSB_SPROM8_FEM2G,
734*4882a593Smuzhiyun SSB_SROM8_FEM_TR_ISO, SSB_SROM8_FEM_TR_ISO_SHIFT);
735*4882a593Smuzhiyun SPEX(fem.ghz2.antswlut, SSB_SPROM8_FEM2G,
736*4882a593Smuzhiyun SSB_SROM8_FEM_ANTSWLUT, SSB_SROM8_FEM_ANTSWLUT_SHIFT);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun SPEX(fem.ghz5.tssipos, SSB_SPROM8_FEM5G,
739*4882a593Smuzhiyun SSB_SROM8_FEM_TSSIPOS, SSB_SROM8_FEM_TSSIPOS_SHIFT);
740*4882a593Smuzhiyun SPEX(fem.ghz5.extpa_gain, SSB_SPROM8_FEM5G,
741*4882a593Smuzhiyun SSB_SROM8_FEM_EXTPA_GAIN, SSB_SROM8_FEM_EXTPA_GAIN_SHIFT);
742*4882a593Smuzhiyun SPEX(fem.ghz5.pdet_range, SSB_SPROM8_FEM5G,
743*4882a593Smuzhiyun SSB_SROM8_FEM_PDET_RANGE, SSB_SROM8_FEM_PDET_RANGE_SHIFT);
744*4882a593Smuzhiyun SPEX(fem.ghz5.tr_iso, SSB_SPROM8_FEM5G,
745*4882a593Smuzhiyun SSB_SROM8_FEM_TR_ISO, SSB_SROM8_FEM_TR_ISO_SHIFT);
746*4882a593Smuzhiyun SPEX(fem.ghz5.antswlut, SSB_SPROM8_FEM5G,
747*4882a593Smuzhiyun SSB_SROM8_FEM_ANTSWLUT, SSB_SROM8_FEM_ANTSWLUT_SHIFT);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun SPEX(leddc_on_time, SSB_SPROM8_LEDDC, SSB_SPROM8_LEDDC_ON,
750*4882a593Smuzhiyun SSB_SPROM8_LEDDC_ON_SHIFT);
751*4882a593Smuzhiyun SPEX(leddc_off_time, SSB_SPROM8_LEDDC, SSB_SPROM8_LEDDC_OFF,
752*4882a593Smuzhiyun SSB_SPROM8_LEDDC_OFF_SHIFT);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun SPEX(txchain, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_TXCHAIN,
755*4882a593Smuzhiyun SSB_SPROM8_TXRXC_TXCHAIN_SHIFT);
756*4882a593Smuzhiyun SPEX(rxchain, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_RXCHAIN,
757*4882a593Smuzhiyun SSB_SPROM8_TXRXC_RXCHAIN_SHIFT);
758*4882a593Smuzhiyun SPEX(antswitch, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_SWITCH,
759*4882a593Smuzhiyun SSB_SPROM8_TXRXC_SWITCH_SHIFT);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun SPEX(opo, SSB_SPROM8_OFDM2GPO, 0x00ff, 0);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun SPEX_ARRAY8(mcs2gpo, SSB_SPROM8_2G_MCSPO, ~0, 0);
764*4882a593Smuzhiyun SPEX_ARRAY8(mcs5gpo, SSB_SPROM8_5G_MCSPO, ~0, 0);
765*4882a593Smuzhiyun SPEX_ARRAY8(mcs5glpo, SSB_SPROM8_5GL_MCSPO, ~0, 0);
766*4882a593Smuzhiyun SPEX_ARRAY8(mcs5ghpo, SSB_SPROM8_5GH_MCSPO, ~0, 0);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun SPEX(rawtempsense, SSB_SPROM8_RAWTS, SSB_SPROM8_RAWTS_RAWTEMP,
769*4882a593Smuzhiyun SSB_SPROM8_RAWTS_RAWTEMP_SHIFT);
770*4882a593Smuzhiyun SPEX(measpower, SSB_SPROM8_RAWTS, SSB_SPROM8_RAWTS_MEASPOWER,
771*4882a593Smuzhiyun SSB_SPROM8_RAWTS_MEASPOWER_SHIFT);
772*4882a593Smuzhiyun SPEX(tempsense_slope, SSB_SPROM8_OPT_CORRX,
773*4882a593Smuzhiyun SSB_SPROM8_OPT_CORRX_TEMP_SLOPE,
774*4882a593Smuzhiyun SSB_SPROM8_OPT_CORRX_TEMP_SLOPE_SHIFT);
775*4882a593Smuzhiyun SPEX(tempcorrx, SSB_SPROM8_OPT_CORRX, SSB_SPROM8_OPT_CORRX_TEMPCORRX,
776*4882a593Smuzhiyun SSB_SPROM8_OPT_CORRX_TEMPCORRX_SHIFT);
777*4882a593Smuzhiyun SPEX(tempsense_option, SSB_SPROM8_OPT_CORRX,
778*4882a593Smuzhiyun SSB_SPROM8_OPT_CORRX_TEMP_OPTION,
779*4882a593Smuzhiyun SSB_SPROM8_OPT_CORRX_TEMP_OPTION_SHIFT);
780*4882a593Smuzhiyun SPEX(freqoffset_corr, SSB_SPROM8_HWIQ_IQSWP,
781*4882a593Smuzhiyun SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR,
782*4882a593Smuzhiyun SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR_SHIFT);
783*4882a593Smuzhiyun SPEX(iqcal_swp_dis, SSB_SPROM8_HWIQ_IQSWP,
784*4882a593Smuzhiyun SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP,
785*4882a593Smuzhiyun SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP_SHIFT);
786*4882a593Smuzhiyun SPEX(hw_iqcal_en, SSB_SPROM8_HWIQ_IQSWP, SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL,
787*4882a593Smuzhiyun SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL_SHIFT);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun SPEX(bw40po, SSB_SPROM8_BW40PO, ~0, 0);
790*4882a593Smuzhiyun SPEX(cddpo, SSB_SPROM8_CDDPO, ~0, 0);
791*4882a593Smuzhiyun SPEX(stbcpo, SSB_SPROM8_STBCPO, ~0, 0);
792*4882a593Smuzhiyun SPEX(bwduppo, SSB_SPROM8_BWDUPPO, ~0, 0);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun SPEX(tempthresh, SSB_SPROM8_THERMAL, SSB_SPROM8_THERMAL_TRESH,
795*4882a593Smuzhiyun SSB_SPROM8_THERMAL_TRESH_SHIFT);
796*4882a593Smuzhiyun SPEX(tempoffset, SSB_SPROM8_THERMAL, SSB_SPROM8_THERMAL_OFFSET,
797*4882a593Smuzhiyun SSB_SPROM8_THERMAL_OFFSET_SHIFT);
798*4882a593Smuzhiyun SPEX(phycal_tempdelta, SSB_SPROM8_TEMPDELTA,
799*4882a593Smuzhiyun SSB_SPROM8_TEMPDELTA_PHYCAL,
800*4882a593Smuzhiyun SSB_SPROM8_TEMPDELTA_PHYCAL_SHIFT);
801*4882a593Smuzhiyun SPEX(temps_period, SSB_SPROM8_TEMPDELTA, SSB_SPROM8_TEMPDELTA_PERIOD,
802*4882a593Smuzhiyun SSB_SPROM8_TEMPDELTA_PERIOD_SHIFT);
803*4882a593Smuzhiyun SPEX(temps_hysteresis, SSB_SPROM8_TEMPDELTA,
804*4882a593Smuzhiyun SSB_SPROM8_TEMPDELTA_HYSTERESIS,
805*4882a593Smuzhiyun SSB_SPROM8_TEMPDELTA_HYSTERESIS_SHIFT);
806*4882a593Smuzhiyun sprom_extract_r458(out, in);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* TODO - get remaining rev 8 stuff needed */
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
sprom_extract(struct ssb_bus * bus,struct ssb_sprom * out,const u16 * in,u16 size)811*4882a593Smuzhiyun static int sprom_extract(struct ssb_bus *bus, struct ssb_sprom *out,
812*4882a593Smuzhiyun const u16 *in, u16 size)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun memset(out, 0, sizeof(*out));
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun out->revision = in[size - 1] & 0x00FF;
817*4882a593Smuzhiyun pr_debug("SPROM revision %d detected\n", out->revision);
818*4882a593Smuzhiyun memset(out->et0mac, 0xFF, 6); /* preset et0 and et1 mac */
819*4882a593Smuzhiyun memset(out->et1mac, 0xFF, 6);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if ((bus->chip_id & 0xFF00) == 0x4400) {
822*4882a593Smuzhiyun /* Workaround: The BCM44XX chip has a stupid revision
823*4882a593Smuzhiyun * number stored in the SPROM.
824*4882a593Smuzhiyun * Always extract r1. */
825*4882a593Smuzhiyun out->revision = 1;
826*4882a593Smuzhiyun pr_debug("SPROM treated as revision %d\n", out->revision);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun switch (out->revision) {
830*4882a593Smuzhiyun case 1:
831*4882a593Smuzhiyun case 2:
832*4882a593Smuzhiyun case 3:
833*4882a593Smuzhiyun sprom_extract_r123(out, in);
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun case 4:
836*4882a593Smuzhiyun case 5:
837*4882a593Smuzhiyun sprom_extract_r45(out, in);
838*4882a593Smuzhiyun break;
839*4882a593Smuzhiyun case 8:
840*4882a593Smuzhiyun sprom_extract_r8(out, in);
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun default:
843*4882a593Smuzhiyun pr_warn("Unsupported SPROM revision %d detected. Will extract v1\n",
844*4882a593Smuzhiyun out->revision);
845*4882a593Smuzhiyun out->revision = 1;
846*4882a593Smuzhiyun sprom_extract_r123(out, in);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (out->boardflags_lo == 0xFFFF)
850*4882a593Smuzhiyun out->boardflags_lo = 0; /* per specs */
851*4882a593Smuzhiyun if (out->boardflags_hi == 0xFFFF)
852*4882a593Smuzhiyun out->boardflags_hi = 0; /* per specs */
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
ssb_pci_sprom_get(struct ssb_bus * bus,struct ssb_sprom * sprom)857*4882a593Smuzhiyun static int ssb_pci_sprom_get(struct ssb_bus *bus,
858*4882a593Smuzhiyun struct ssb_sprom *sprom)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun int err;
861*4882a593Smuzhiyun u16 *buf;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (!ssb_is_sprom_available(bus)) {
864*4882a593Smuzhiyun pr_err("No SPROM available!\n");
865*4882a593Smuzhiyun return -ENODEV;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun if (bus->chipco.dev) { /* can be unavailable! */
868*4882a593Smuzhiyun /*
869*4882a593Smuzhiyun * get SPROM offset: SSB_SPROM_BASE1 except for
870*4882a593Smuzhiyun * chipcommon rev >= 31 or chip ID is 0x4312 and
871*4882a593Smuzhiyun * chipcommon status & 3 == 2
872*4882a593Smuzhiyun */
873*4882a593Smuzhiyun if (bus->chipco.dev->id.revision >= 31)
874*4882a593Smuzhiyun bus->sprom_offset = SSB_SPROM_BASE31;
875*4882a593Smuzhiyun else if (bus->chip_id == 0x4312 &&
876*4882a593Smuzhiyun (bus->chipco.status & 0x03) == 2)
877*4882a593Smuzhiyun bus->sprom_offset = SSB_SPROM_BASE31;
878*4882a593Smuzhiyun else
879*4882a593Smuzhiyun bus->sprom_offset = SSB_SPROM_BASE1;
880*4882a593Smuzhiyun } else {
881*4882a593Smuzhiyun bus->sprom_offset = SSB_SPROM_BASE1;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun pr_debug("SPROM offset is 0x%x\n", bus->sprom_offset);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun buf = kcalloc(SSB_SPROMSIZE_WORDS_R123, sizeof(u16), GFP_KERNEL);
886*4882a593Smuzhiyun if (!buf)
887*4882a593Smuzhiyun return -ENOMEM;
888*4882a593Smuzhiyun bus->sprom_size = SSB_SPROMSIZE_WORDS_R123;
889*4882a593Smuzhiyun sprom_do_read(bus, buf);
890*4882a593Smuzhiyun err = sprom_check_crc(buf, bus->sprom_size);
891*4882a593Smuzhiyun if (err) {
892*4882a593Smuzhiyun /* try for a 440 byte SPROM - revision 4 and higher */
893*4882a593Smuzhiyun kfree(buf);
894*4882a593Smuzhiyun buf = kcalloc(SSB_SPROMSIZE_WORDS_R4, sizeof(u16),
895*4882a593Smuzhiyun GFP_KERNEL);
896*4882a593Smuzhiyun if (!buf)
897*4882a593Smuzhiyun return -ENOMEM;
898*4882a593Smuzhiyun bus->sprom_size = SSB_SPROMSIZE_WORDS_R4;
899*4882a593Smuzhiyun sprom_do_read(bus, buf);
900*4882a593Smuzhiyun err = sprom_check_crc(buf, bus->sprom_size);
901*4882a593Smuzhiyun if (err) {
902*4882a593Smuzhiyun /* All CRC attempts failed.
903*4882a593Smuzhiyun * Maybe there is no SPROM on the device?
904*4882a593Smuzhiyun * Now we ask the arch code if there is some sprom
905*4882a593Smuzhiyun * available for this device in some other storage */
906*4882a593Smuzhiyun err = ssb_fill_sprom_with_fallback(bus, sprom);
907*4882a593Smuzhiyun if (err) {
908*4882a593Smuzhiyun pr_warn("WARNING: Using fallback SPROM failed (err %d)\n",
909*4882a593Smuzhiyun err);
910*4882a593Smuzhiyun goto out_free;
911*4882a593Smuzhiyun } else {
912*4882a593Smuzhiyun pr_debug("Using SPROM revision %d provided by platform\n",
913*4882a593Smuzhiyun sprom->revision);
914*4882a593Smuzhiyun err = 0;
915*4882a593Smuzhiyun goto out_free;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun pr_warn("WARNING: Invalid SPROM CRC (corrupt SPROM)\n");
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun err = sprom_extract(bus, sprom, buf, bus->sprom_size);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun out_free:
923*4882a593Smuzhiyun kfree(buf);
924*4882a593Smuzhiyun return err;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
ssb_pci_get_boardinfo(struct ssb_bus * bus,struct ssb_boardinfo * bi)927*4882a593Smuzhiyun static void ssb_pci_get_boardinfo(struct ssb_bus *bus,
928*4882a593Smuzhiyun struct ssb_boardinfo *bi)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun bi->vendor = bus->host_pci->subsystem_vendor;
931*4882a593Smuzhiyun bi->type = bus->host_pci->subsystem_device;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
ssb_pci_get_invariants(struct ssb_bus * bus,struct ssb_init_invariants * iv)934*4882a593Smuzhiyun int ssb_pci_get_invariants(struct ssb_bus *bus,
935*4882a593Smuzhiyun struct ssb_init_invariants *iv)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun int err;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun err = ssb_pci_sprom_get(bus, &iv->sprom);
940*4882a593Smuzhiyun if (err)
941*4882a593Smuzhiyun goto out;
942*4882a593Smuzhiyun ssb_pci_get_boardinfo(bus, &iv->boardinfo);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun out:
945*4882a593Smuzhiyun return err;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
ssb_pci_assert_buspower(struct ssb_bus * bus)948*4882a593Smuzhiyun static int ssb_pci_assert_buspower(struct ssb_bus *bus)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun if (likely(bus->powered_up))
951*4882a593Smuzhiyun return 0;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun pr_err("FATAL ERROR: Bus powered down while accessing PCI MMIO space\n");
954*4882a593Smuzhiyun if (bus->power_warn_count <= 10) {
955*4882a593Smuzhiyun bus->power_warn_count++;
956*4882a593Smuzhiyun dump_stack();
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return -ENODEV;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
ssb_pci_read8(struct ssb_device * dev,u16 offset)962*4882a593Smuzhiyun static u8 ssb_pci_read8(struct ssb_device *dev, u16 offset)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
967*4882a593Smuzhiyun return 0xFF;
968*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
969*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
970*4882a593Smuzhiyun return 0xFF;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun return ioread8(bus->mmio + offset);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
ssb_pci_read16(struct ssb_device * dev,u16 offset)975*4882a593Smuzhiyun static u16 ssb_pci_read16(struct ssb_device *dev, u16 offset)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
980*4882a593Smuzhiyun return 0xFFFF;
981*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
982*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
983*4882a593Smuzhiyun return 0xFFFF;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun return ioread16(bus->mmio + offset);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
ssb_pci_read32(struct ssb_device * dev,u16 offset)988*4882a593Smuzhiyun static u32 ssb_pci_read32(struct ssb_device *dev, u16 offset)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
993*4882a593Smuzhiyun return 0xFFFFFFFF;
994*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
995*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
996*4882a593Smuzhiyun return 0xFFFFFFFF;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun return ioread32(bus->mmio + offset);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun #ifdef CONFIG_SSB_BLOCKIO
ssb_pci_block_read(struct ssb_device * dev,void * buffer,size_t count,u16 offset,u8 reg_width)1002*4882a593Smuzhiyun static void ssb_pci_block_read(struct ssb_device *dev, void *buffer,
1003*4882a593Smuzhiyun size_t count, u16 offset, u8 reg_width)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
1006*4882a593Smuzhiyun void __iomem *addr = bus->mmio + offset;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
1009*4882a593Smuzhiyun goto error;
1010*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
1011*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
1012*4882a593Smuzhiyun goto error;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun switch (reg_width) {
1015*4882a593Smuzhiyun case sizeof(u8):
1016*4882a593Smuzhiyun ioread8_rep(addr, buffer, count);
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun case sizeof(u16):
1019*4882a593Smuzhiyun WARN_ON(count & 1);
1020*4882a593Smuzhiyun ioread16_rep(addr, buffer, count >> 1);
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun case sizeof(u32):
1023*4882a593Smuzhiyun WARN_ON(count & 3);
1024*4882a593Smuzhiyun ioread32_rep(addr, buffer, count >> 2);
1025*4882a593Smuzhiyun break;
1026*4882a593Smuzhiyun default:
1027*4882a593Smuzhiyun WARN_ON(1);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun return;
1031*4882a593Smuzhiyun error:
1032*4882a593Smuzhiyun memset(buffer, 0xFF, count);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun #endif /* CONFIG_SSB_BLOCKIO */
1035*4882a593Smuzhiyun
ssb_pci_write8(struct ssb_device * dev,u16 offset,u8 value)1036*4882a593Smuzhiyun static void ssb_pci_write8(struct ssb_device *dev, u16 offset, u8 value)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
1041*4882a593Smuzhiyun return;
1042*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
1043*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
1044*4882a593Smuzhiyun return;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun iowrite8(value, bus->mmio + offset);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
ssb_pci_write16(struct ssb_device * dev,u16 offset,u16 value)1049*4882a593Smuzhiyun static void ssb_pci_write16(struct ssb_device *dev, u16 offset, u16 value)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
1054*4882a593Smuzhiyun return;
1055*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
1056*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
1057*4882a593Smuzhiyun return;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun iowrite16(value, bus->mmio + offset);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
ssb_pci_write32(struct ssb_device * dev,u16 offset,u32 value)1062*4882a593Smuzhiyun static void ssb_pci_write32(struct ssb_device *dev, u16 offset, u32 value)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
1067*4882a593Smuzhiyun return;
1068*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
1069*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
1070*4882a593Smuzhiyun return;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun iowrite32(value, bus->mmio + offset);
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun #ifdef CONFIG_SSB_BLOCKIO
ssb_pci_block_write(struct ssb_device * dev,const void * buffer,size_t count,u16 offset,u8 reg_width)1076*4882a593Smuzhiyun static void ssb_pci_block_write(struct ssb_device *dev, const void *buffer,
1077*4882a593Smuzhiyun size_t count, u16 offset, u8 reg_width)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun struct ssb_bus *bus = dev->bus;
1080*4882a593Smuzhiyun void __iomem *addr = bus->mmio + offset;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun if (unlikely(ssb_pci_assert_buspower(bus)))
1083*4882a593Smuzhiyun return;
1084*4882a593Smuzhiyun if (unlikely(bus->mapped_device != dev)) {
1085*4882a593Smuzhiyun if (unlikely(ssb_pci_switch_core(bus, dev)))
1086*4882a593Smuzhiyun return;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun switch (reg_width) {
1089*4882a593Smuzhiyun case sizeof(u8):
1090*4882a593Smuzhiyun iowrite8_rep(addr, buffer, count);
1091*4882a593Smuzhiyun break;
1092*4882a593Smuzhiyun case sizeof(u16):
1093*4882a593Smuzhiyun WARN_ON(count & 1);
1094*4882a593Smuzhiyun iowrite16_rep(addr, buffer, count >> 1);
1095*4882a593Smuzhiyun break;
1096*4882a593Smuzhiyun case sizeof(u32):
1097*4882a593Smuzhiyun WARN_ON(count & 3);
1098*4882a593Smuzhiyun iowrite32_rep(addr, buffer, count >> 2);
1099*4882a593Smuzhiyun break;
1100*4882a593Smuzhiyun default:
1101*4882a593Smuzhiyun WARN_ON(1);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun #endif /* CONFIG_SSB_BLOCKIO */
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Not "static", as it's used in main.c */
1107*4882a593Smuzhiyun const struct ssb_bus_ops ssb_pci_ops = {
1108*4882a593Smuzhiyun .read8 = ssb_pci_read8,
1109*4882a593Smuzhiyun .read16 = ssb_pci_read16,
1110*4882a593Smuzhiyun .read32 = ssb_pci_read32,
1111*4882a593Smuzhiyun .write8 = ssb_pci_write8,
1112*4882a593Smuzhiyun .write16 = ssb_pci_write16,
1113*4882a593Smuzhiyun .write32 = ssb_pci_write32,
1114*4882a593Smuzhiyun #ifdef CONFIG_SSB_BLOCKIO
1115*4882a593Smuzhiyun .block_read = ssb_pci_block_read,
1116*4882a593Smuzhiyun .block_write = ssb_pci_block_write,
1117*4882a593Smuzhiyun #endif
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun
ssb_pci_attr_sprom_show(struct device * pcidev,struct device_attribute * attr,char * buf)1120*4882a593Smuzhiyun static ssize_t ssb_pci_attr_sprom_show(struct device *pcidev,
1121*4882a593Smuzhiyun struct device_attribute *attr,
1122*4882a593Smuzhiyun char *buf)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun struct pci_dev *pdev = container_of(pcidev, struct pci_dev, dev);
1125*4882a593Smuzhiyun struct ssb_bus *bus;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun bus = ssb_pci_dev_to_bus(pdev);
1128*4882a593Smuzhiyun if (!bus)
1129*4882a593Smuzhiyun return -ENODEV;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return ssb_attr_sprom_show(bus, buf, sprom_do_read);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
ssb_pci_attr_sprom_store(struct device * pcidev,struct device_attribute * attr,const char * buf,size_t count)1134*4882a593Smuzhiyun static ssize_t ssb_pci_attr_sprom_store(struct device *pcidev,
1135*4882a593Smuzhiyun struct device_attribute *attr,
1136*4882a593Smuzhiyun const char *buf, size_t count)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun struct pci_dev *pdev = container_of(pcidev, struct pci_dev, dev);
1139*4882a593Smuzhiyun struct ssb_bus *bus;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun bus = ssb_pci_dev_to_bus(pdev);
1142*4882a593Smuzhiyun if (!bus)
1143*4882a593Smuzhiyun return -ENODEV;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun return ssb_attr_sprom_store(bus, buf, count,
1146*4882a593Smuzhiyun sprom_check_crc, sprom_do_write);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static DEVICE_ATTR(ssb_sprom, 0600,
1150*4882a593Smuzhiyun ssb_pci_attr_sprom_show,
1151*4882a593Smuzhiyun ssb_pci_attr_sprom_store);
1152*4882a593Smuzhiyun
ssb_pci_exit(struct ssb_bus * bus)1153*4882a593Smuzhiyun void ssb_pci_exit(struct ssb_bus *bus)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun struct pci_dev *pdev;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (bus->bustype != SSB_BUSTYPE_PCI)
1158*4882a593Smuzhiyun return;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun pdev = bus->host_pci;
1161*4882a593Smuzhiyun device_remove_file(&pdev->dev, &dev_attr_ssb_sprom);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
ssb_pci_init(struct ssb_bus * bus)1164*4882a593Smuzhiyun int ssb_pci_init(struct ssb_bus *bus)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun struct pci_dev *pdev;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun if (bus->bustype != SSB_BUSTYPE_PCI)
1169*4882a593Smuzhiyun return 0;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun pdev = bus->host_pci;
1172*4882a593Smuzhiyun mutex_init(&bus->sprom_mutex);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun return device_create_file(&pdev->dev, &dev_attr_ssb_sprom);
1175*4882a593Smuzhiyun }
1176