xref: /OK3568_Linux_fs/kernel/drivers/ssb/driver_mipscore.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Sonics Silicon Backplane
3*4882a593Smuzhiyun  * Broadcom MIPS core driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2005, Broadcom Corporation
6*4882a593Smuzhiyun  * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Licensed under the GNU/GPL. See COPYING for details.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "ssb_private.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/ssb/ssb.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
16*4882a593Smuzhiyun #include <linux/serial.h>
17*4882a593Smuzhiyun #include <linux/serial_core.h>
18*4882a593Smuzhiyun #include <linux/serial_reg.h>
19*4882a593Smuzhiyun #include <linux/time.h>
20*4882a593Smuzhiyun #ifdef CONFIG_BCM47XX
21*4882a593Smuzhiyun #include <linux/bcm47xx_nvram.h>
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static const char * const part_probes[] = { "bcm47xxpart", NULL };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static struct physmap_flash_data ssb_pflash_data = {
27*4882a593Smuzhiyun 	.part_probe_types	= part_probes,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static struct resource ssb_pflash_resource = {
31*4882a593Smuzhiyun 	.name	= "ssb_pflash",
32*4882a593Smuzhiyun 	.flags  = IORESOURCE_MEM,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct platform_device ssb_pflash_dev = {
36*4882a593Smuzhiyun 	.name		= "physmap-flash",
37*4882a593Smuzhiyun 	.dev		= {
38*4882a593Smuzhiyun 		.platform_data  = &ssb_pflash_data,
39*4882a593Smuzhiyun 	},
40*4882a593Smuzhiyun 	.resource	= &ssb_pflash_resource,
41*4882a593Smuzhiyun 	.num_resources	= 1,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
mips_read32(struct ssb_mipscore * mcore,u16 offset)44*4882a593Smuzhiyun static inline u32 mips_read32(struct ssb_mipscore *mcore,
45*4882a593Smuzhiyun 			      u16 offset)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return ssb_read32(mcore->dev, offset);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
mips_write32(struct ssb_mipscore * mcore,u16 offset,u32 value)50*4882a593Smuzhiyun static inline void mips_write32(struct ssb_mipscore *mcore,
51*4882a593Smuzhiyun 				u16 offset,
52*4882a593Smuzhiyun 				u32 value)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	ssb_write32(mcore->dev, offset, value);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const u32 ipsflag_irq_mask[] = {
58*4882a593Smuzhiyun 	0,
59*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ1,
60*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ2,
61*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ3,
62*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ4,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const u32 ipsflag_irq_shift[] = {
66*4882a593Smuzhiyun 	0,
67*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ1_SHIFT,
68*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ2_SHIFT,
69*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ3_SHIFT,
70*4882a593Smuzhiyun 	SSB_IPSFLAG_IRQ4_SHIFT,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
ssb_irqflag(struct ssb_device * dev)73*4882a593Smuzhiyun static inline u32 ssb_irqflag(struct ssb_device *dev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	u32 tpsflag = ssb_read32(dev, SSB_TPSFLAG);
76*4882a593Smuzhiyun 	if (tpsflag)
77*4882a593Smuzhiyun 		return ssb_read32(dev, SSB_TPSFLAG) & SSB_TPSFLAG_BPFLAG;
78*4882a593Smuzhiyun 	else
79*4882a593Smuzhiyun 		/* not irq supported */
80*4882a593Smuzhiyun 		return 0x3f;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
find_device(struct ssb_device * rdev,int irqflag)83*4882a593Smuzhiyun static struct ssb_device *find_device(struct ssb_device *rdev, int irqflag)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct ssb_bus *bus = rdev->bus;
86*4882a593Smuzhiyun 	int i;
87*4882a593Smuzhiyun 	for (i = 0; i < bus->nr_devices; i++) {
88*4882a593Smuzhiyun 		struct ssb_device *dev;
89*4882a593Smuzhiyun 		dev = &(bus->devices[i]);
90*4882a593Smuzhiyun 		if (ssb_irqflag(dev) == irqflag)
91*4882a593Smuzhiyun 			return dev;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 	return NULL;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Get the MIPS IRQ assignment for a specified device.
97*4882a593Smuzhiyun  * If unassigned, 0 is returned.
98*4882a593Smuzhiyun  * If disabled, 5 is returned.
99*4882a593Smuzhiyun  * If not supported, 6 is returned.
100*4882a593Smuzhiyun  */
ssb_mips_irq(struct ssb_device * dev)101*4882a593Smuzhiyun unsigned int ssb_mips_irq(struct ssb_device *dev)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct ssb_bus *bus = dev->bus;
104*4882a593Smuzhiyun 	struct ssb_device *mdev = bus->mipscore.dev;
105*4882a593Smuzhiyun 	u32 irqflag;
106*4882a593Smuzhiyun 	u32 ipsflag;
107*4882a593Smuzhiyun 	u32 tmp;
108*4882a593Smuzhiyun 	unsigned int irq;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	irqflag = ssb_irqflag(dev);
111*4882a593Smuzhiyun 	if (irqflag == 0x3f)
112*4882a593Smuzhiyun 		return 6;
113*4882a593Smuzhiyun 	ipsflag = ssb_read32(bus->mipscore.dev, SSB_IPSFLAG);
114*4882a593Smuzhiyun 	for (irq = 1; irq <= 4; irq++) {
115*4882a593Smuzhiyun 		tmp = ((ipsflag & ipsflag_irq_mask[irq]) >> ipsflag_irq_shift[irq]);
116*4882a593Smuzhiyun 		if (tmp == irqflag)
117*4882a593Smuzhiyun 			break;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 	if (irq	== 5) {
120*4882a593Smuzhiyun 		if ((1 << irqflag) & ssb_read32(mdev, SSB_INTVEC))
121*4882a593Smuzhiyun 			irq = 0;
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return irq;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
clear_irq(struct ssb_bus * bus,unsigned int irq)127*4882a593Smuzhiyun static void clear_irq(struct ssb_bus *bus, unsigned int irq)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct ssb_device *dev = bus->mipscore.dev;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Clear the IRQ in the MIPScore backplane registers */
132*4882a593Smuzhiyun 	if (irq == 0) {
133*4882a593Smuzhiyun 		ssb_write32(dev, SSB_INTVEC, 0);
134*4882a593Smuzhiyun 	} else {
135*4882a593Smuzhiyun 		ssb_write32(dev, SSB_IPSFLAG,
136*4882a593Smuzhiyun 			    ssb_read32(dev, SSB_IPSFLAG) |
137*4882a593Smuzhiyun 			    ipsflag_irq_mask[irq]);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
set_irq(struct ssb_device * dev,unsigned int irq)141*4882a593Smuzhiyun static void set_irq(struct ssb_device *dev, unsigned int irq)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	unsigned int oldirq = ssb_mips_irq(dev);
144*4882a593Smuzhiyun 	struct ssb_bus *bus = dev->bus;
145*4882a593Smuzhiyun 	struct ssb_device *mdev = bus->mipscore.dev;
146*4882a593Smuzhiyun 	u32 irqflag = ssb_irqflag(dev);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	BUG_ON(oldirq == 6);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	dev->irq = irq + 2;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* clear the old irq */
153*4882a593Smuzhiyun 	if (oldirq == 0)
154*4882a593Smuzhiyun 		ssb_write32(mdev, SSB_INTVEC, (~(1 << irqflag) & ssb_read32(mdev, SSB_INTVEC)));
155*4882a593Smuzhiyun 	else if (oldirq != 5)
156*4882a593Smuzhiyun 		clear_irq(bus, oldirq);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* assign the new one */
159*4882a593Smuzhiyun 	if (irq == 0) {
160*4882a593Smuzhiyun 		ssb_write32(mdev, SSB_INTVEC, ((1 << irqflag) | ssb_read32(mdev, SSB_INTVEC)));
161*4882a593Smuzhiyun 	} else {
162*4882a593Smuzhiyun 		u32 ipsflag = ssb_read32(mdev, SSB_IPSFLAG);
163*4882a593Smuzhiyun 		if ((ipsflag & ipsflag_irq_mask[irq]) != ipsflag_irq_mask[irq]) {
164*4882a593Smuzhiyun 			u32 oldipsflag = (ipsflag & ipsflag_irq_mask[irq]) >> ipsflag_irq_shift[irq];
165*4882a593Smuzhiyun 			struct ssb_device *olddev = find_device(dev, oldipsflag);
166*4882a593Smuzhiyun 			if (olddev)
167*4882a593Smuzhiyun 				set_irq(olddev, 0);
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 		irqflag <<= ipsflag_irq_shift[irq];
170*4882a593Smuzhiyun 		irqflag |= (ipsflag & ~ipsflag_irq_mask[irq]);
171*4882a593Smuzhiyun 		ssb_write32(mdev, SSB_IPSFLAG, irqflag);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 	dev_dbg(dev->dev, "set_irq: core 0x%04x, irq %d => %d\n",
174*4882a593Smuzhiyun 		dev->id.coreid, oldirq+2, irq+2);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
print_irq(struct ssb_device * dev,unsigned int irq)177*4882a593Smuzhiyun static void print_irq(struct ssb_device *dev, unsigned int irq)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	static const char *irq_name[] = {"2(S)", "3", "4", "5", "6", "D", "I"};
180*4882a593Smuzhiyun 	dev_dbg(dev->dev,
181*4882a593Smuzhiyun 		"core 0x%04x, irq : %s%s %s%s %s%s %s%s %s%s %s%s %s%s\n",
182*4882a593Smuzhiyun 		dev->id.coreid,
183*4882a593Smuzhiyun 		irq_name[0], irq == 0 ? "*" : " ",
184*4882a593Smuzhiyun 		irq_name[1], irq == 1 ? "*" : " ",
185*4882a593Smuzhiyun 		irq_name[2], irq == 2 ? "*" : " ",
186*4882a593Smuzhiyun 		irq_name[3], irq == 3 ? "*" : " ",
187*4882a593Smuzhiyun 		irq_name[4], irq == 4 ? "*" : " ",
188*4882a593Smuzhiyun 		irq_name[5], irq == 5 ? "*" : " ",
189*4882a593Smuzhiyun 		irq_name[6], irq == 6 ? "*" : " ");
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
dump_irq(struct ssb_bus * bus)192*4882a593Smuzhiyun static void dump_irq(struct ssb_bus *bus)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	int i;
195*4882a593Smuzhiyun 	for (i = 0; i < bus->nr_devices; i++) {
196*4882a593Smuzhiyun 		struct ssb_device *dev;
197*4882a593Smuzhiyun 		dev = &(bus->devices[i]);
198*4882a593Smuzhiyun 		print_irq(dev, ssb_mips_irq(dev));
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
ssb_mips_serial_init(struct ssb_mipscore * mcore)202*4882a593Smuzhiyun static void ssb_mips_serial_init(struct ssb_mipscore *mcore)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct ssb_bus *bus = mcore->dev->bus;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (ssb_extif_available(&bus->extif))
207*4882a593Smuzhiyun 		mcore->nr_serial_ports = ssb_extif_serial_init(&bus->extif, mcore->serial_ports);
208*4882a593Smuzhiyun 	else if (ssb_chipco_available(&bus->chipco))
209*4882a593Smuzhiyun 		mcore->nr_serial_ports = ssb_chipco_serial_init(&bus->chipco, mcore->serial_ports);
210*4882a593Smuzhiyun 	else
211*4882a593Smuzhiyun 		mcore->nr_serial_ports = 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
ssb_mips_flash_detect(struct ssb_mipscore * mcore)214*4882a593Smuzhiyun static void ssb_mips_flash_detect(struct ssb_mipscore *mcore)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct ssb_bus *bus = mcore->dev->bus;
217*4882a593Smuzhiyun 	struct ssb_sflash *sflash = &mcore->sflash;
218*4882a593Smuzhiyun 	struct ssb_pflash *pflash = &mcore->pflash;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* When there is no chipcommon on the bus there is 4MB flash */
221*4882a593Smuzhiyun 	if (!ssb_chipco_available(&bus->chipco)) {
222*4882a593Smuzhiyun 		pflash->present = true;
223*4882a593Smuzhiyun 		pflash->buswidth = 2;
224*4882a593Smuzhiyun 		pflash->window = SSB_FLASH1;
225*4882a593Smuzhiyun 		pflash->window_size = SSB_FLASH1_SZ;
226*4882a593Smuzhiyun 		goto ssb_pflash;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* There is ChipCommon, so use it to read info about flash */
230*4882a593Smuzhiyun 	switch (bus->chipco.capabilities & SSB_CHIPCO_CAP_FLASHT) {
231*4882a593Smuzhiyun 	case SSB_CHIPCO_FLASHT_STSER:
232*4882a593Smuzhiyun 	case SSB_CHIPCO_FLASHT_ATSER:
233*4882a593Smuzhiyun 		dev_dbg(mcore->dev->dev, "Found serial flash\n");
234*4882a593Smuzhiyun 		ssb_sflash_init(&bus->chipco);
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 	case SSB_CHIPCO_FLASHT_PARA:
237*4882a593Smuzhiyun 		dev_dbg(mcore->dev->dev, "Found parallel flash\n");
238*4882a593Smuzhiyun 		pflash->present = true;
239*4882a593Smuzhiyun 		pflash->window = SSB_FLASH2;
240*4882a593Smuzhiyun 		pflash->window_size = SSB_FLASH2_SZ;
241*4882a593Smuzhiyun 		if ((ssb_read32(bus->chipco.dev, SSB_CHIPCO_FLASH_CFG)
242*4882a593Smuzhiyun 		               & SSB_CHIPCO_CFG_DS16) == 0)
243*4882a593Smuzhiyun 			pflash->buswidth = 1;
244*4882a593Smuzhiyun 		else
245*4882a593Smuzhiyun 			pflash->buswidth = 2;
246*4882a593Smuzhiyun 		break;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun ssb_pflash:
250*4882a593Smuzhiyun 	if (sflash->present) {
251*4882a593Smuzhiyun #ifdef CONFIG_BCM47XX
252*4882a593Smuzhiyun 		bcm47xx_nvram_init_from_mem(sflash->window, sflash->size);
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 	} else if (pflash->present) {
255*4882a593Smuzhiyun #ifdef CONFIG_BCM47XX
256*4882a593Smuzhiyun 		bcm47xx_nvram_init_from_mem(pflash->window, pflash->window_size);
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		ssb_pflash_data.width = pflash->buswidth;
260*4882a593Smuzhiyun 		ssb_pflash_resource.start = pflash->window;
261*4882a593Smuzhiyun 		ssb_pflash_resource.end = pflash->window + pflash->window_size;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
ssb_cpu_clock(struct ssb_mipscore * mcore)265*4882a593Smuzhiyun u32 ssb_cpu_clock(struct ssb_mipscore *mcore)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct ssb_bus *bus = mcore->dev->bus;
268*4882a593Smuzhiyun 	u32 pll_type, n, m, rate = 0;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
271*4882a593Smuzhiyun 		return ssb_pmu_get_cpu_clock(&bus->chipco);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (ssb_extif_available(&bus->extif)) {
274*4882a593Smuzhiyun 		ssb_extif_get_clockcontrol(&bus->extif, &pll_type, &n, &m);
275*4882a593Smuzhiyun 	} else if (ssb_chipco_available(&bus->chipco)) {
276*4882a593Smuzhiyun 		ssb_chipco_get_clockcpu(&bus->chipco, &pll_type, &n, &m);
277*4882a593Smuzhiyun 	} else
278*4882a593Smuzhiyun 		return 0;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if ((pll_type == SSB_PLLTYPE_5) || (bus->chip_id == 0x5365)) {
281*4882a593Smuzhiyun 		rate = 200000000;
282*4882a593Smuzhiyun 	} else {
283*4882a593Smuzhiyun 		rate = ssb_calc_clock_rate(pll_type, n, m);
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (pll_type == SSB_PLLTYPE_6) {
287*4882a593Smuzhiyun 		rate *= 2;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return rate;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
ssb_mipscore_init(struct ssb_mipscore * mcore)293*4882a593Smuzhiyun void ssb_mipscore_init(struct ssb_mipscore *mcore)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct ssb_bus *bus;
296*4882a593Smuzhiyun 	struct ssb_device *dev;
297*4882a593Smuzhiyun 	unsigned long hz, ns;
298*4882a593Smuzhiyun 	unsigned int irq, i;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (!mcore->dev)
301*4882a593Smuzhiyun 		return; /* We don't have a MIPS core */
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	dev_dbg(mcore->dev->dev, "Initializing MIPS core...\n");
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	bus = mcore->dev->bus;
306*4882a593Smuzhiyun 	hz = ssb_clockspeed(bus);
307*4882a593Smuzhiyun 	if (!hz)
308*4882a593Smuzhiyun 		hz = 100000000;
309*4882a593Smuzhiyun 	ns = 1000000000 / hz;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (ssb_extif_available(&bus->extif))
312*4882a593Smuzhiyun 		ssb_extif_timing_init(&bus->extif, ns);
313*4882a593Smuzhiyun 	else if (ssb_chipco_available(&bus->chipco))
314*4882a593Smuzhiyun 		ssb_chipco_timing_init(&bus->chipco, ns);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* Assign IRQs to all cores on the bus, start with irq line 2, because serial usually takes 1 */
317*4882a593Smuzhiyun 	for (irq = 2, i = 0; i < bus->nr_devices; i++) {
318*4882a593Smuzhiyun 		int mips_irq;
319*4882a593Smuzhiyun 		dev = &(bus->devices[i]);
320*4882a593Smuzhiyun 		mips_irq = ssb_mips_irq(dev);
321*4882a593Smuzhiyun 		if (mips_irq > 4)
322*4882a593Smuzhiyun 			dev->irq = 0;
323*4882a593Smuzhiyun 		else
324*4882a593Smuzhiyun 			dev->irq = mips_irq + 2;
325*4882a593Smuzhiyun 		if (dev->irq > 5)
326*4882a593Smuzhiyun 			continue;
327*4882a593Smuzhiyun 		switch (dev->id.coreid) {
328*4882a593Smuzhiyun 		case SSB_DEV_USB11_HOST:
329*4882a593Smuzhiyun 			/* shouldn't need a separate irq line for non-4710, most of them have a proper
330*4882a593Smuzhiyun 			 * external usb controller on the pci */
331*4882a593Smuzhiyun 			if ((bus->chip_id == 0x4710) && (irq <= 4)) {
332*4882a593Smuzhiyun 				set_irq(dev, irq++);
333*4882a593Smuzhiyun 			}
334*4882a593Smuzhiyun 			break;
335*4882a593Smuzhiyun 		case SSB_DEV_PCI:
336*4882a593Smuzhiyun 		case SSB_DEV_ETHERNET:
337*4882a593Smuzhiyun 		case SSB_DEV_ETHERNET_GBIT:
338*4882a593Smuzhiyun 		case SSB_DEV_80211:
339*4882a593Smuzhiyun 		case SSB_DEV_USB20_HOST:
340*4882a593Smuzhiyun 			/* These devices get their own IRQ line if available, the rest goes on IRQ0 */
341*4882a593Smuzhiyun 			if (irq <= 4) {
342*4882a593Smuzhiyun 				set_irq(dev, irq++);
343*4882a593Smuzhiyun 				break;
344*4882a593Smuzhiyun 			}
345*4882a593Smuzhiyun 			fallthrough;
346*4882a593Smuzhiyun 		case SSB_DEV_EXTIF:
347*4882a593Smuzhiyun 			set_irq(dev, 0);
348*4882a593Smuzhiyun 			break;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 	dev_dbg(mcore->dev->dev, "after irq reconfiguration\n");
352*4882a593Smuzhiyun 	dump_irq(bus);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ssb_mips_serial_init(mcore);
355*4882a593Smuzhiyun 	ssb_mips_flash_detect(mcore);
356*4882a593Smuzhiyun }
357