1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Sonics Silicon Backplane
3*4882a593Smuzhiyun * Broadcom EXTIF core driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2005, Broadcom Corporation
6*4882a593Smuzhiyun * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
7*4882a593Smuzhiyun * Copyright 2006, 2007, Felix Fietkau <nbd@openwrt.org>
8*4882a593Smuzhiyun * Copyright 2007, Aurelien Jarno <aurelien@aurel32.net>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Licensed under the GNU/GPL. See COPYING for details.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ssb_private.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/serial.h>
16*4882a593Smuzhiyun #include <linux/serial_core.h>
17*4882a593Smuzhiyun #include <linux/serial_reg.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun
extif_read32(struct ssb_extif * extif,u16 offset)20*4882a593Smuzhiyun static inline u32 extif_read32(struct ssb_extif *extif, u16 offset)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun return ssb_read32(extif->dev, offset);
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun
extif_write32(struct ssb_extif * extif,u16 offset,u32 value)25*4882a593Smuzhiyun static inline void extif_write32(struct ssb_extif *extif, u16 offset, u32 value)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun ssb_write32(extif->dev, offset, value);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
extif_write32_masked(struct ssb_extif * extif,u16 offset,u32 mask,u32 value)30*4882a593Smuzhiyun static inline u32 extif_write32_masked(struct ssb_extif *extif, u16 offset,
31*4882a593Smuzhiyun u32 mask, u32 value)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun value &= mask;
34*4882a593Smuzhiyun value |= extif_read32(extif, offset) & ~mask;
35*4882a593Smuzhiyun extif_write32(extif, offset, value);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return value;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #ifdef CONFIG_SSB_SERIAL
serial_exists(u8 * regs)41*4882a593Smuzhiyun static bool serial_exists(u8 *regs)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun u8 save_mcr, msr = 0;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (regs) {
46*4882a593Smuzhiyun save_mcr = regs[UART_MCR];
47*4882a593Smuzhiyun regs[UART_MCR] = (UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_RTS);
48*4882a593Smuzhiyun msr = regs[UART_MSR] & (UART_MSR_DCD | UART_MSR_RI
49*4882a593Smuzhiyun | UART_MSR_CTS | UART_MSR_DSR);
50*4882a593Smuzhiyun regs[UART_MCR] = save_mcr;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun return (msr == (UART_MSR_DCD | UART_MSR_CTS));
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
ssb_extif_serial_init(struct ssb_extif * extif,struct ssb_serial_port * ports)55*4882a593Smuzhiyun int ssb_extif_serial_init(struct ssb_extif *extif, struct ssb_serial_port *ports)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u32 i, nr_ports = 0;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Disable GPIO interrupt initially */
60*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_GPIO_INTPOL, 0);
61*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_GPIO_INTMASK, 0);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
64*4882a593Smuzhiyun void __iomem *uart_regs;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun uart_regs = ioremap(SSB_EUART, 16);
67*4882a593Smuzhiyun if (uart_regs) {
68*4882a593Smuzhiyun uart_regs += (i * 8);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (serial_exists(uart_regs) && ports) {
71*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_GPIO_INTMASK, 2);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun nr_ports++;
74*4882a593Smuzhiyun ports[i].regs = uart_regs;
75*4882a593Smuzhiyun ports[i].irq = 2;
76*4882a593Smuzhiyun ports[i].baud_base = 13500000;
77*4882a593Smuzhiyun ports[i].reg_shift = 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun iounmap(uart_regs);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun return nr_ports;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun #endif /* CONFIG_SSB_SERIAL */
85*4882a593Smuzhiyun
ssb_extif_timing_init(struct ssb_extif * extif,unsigned long ns)86*4882a593Smuzhiyun void ssb_extif_timing_init(struct ssb_extif *extif, unsigned long ns)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun u32 tmp;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Initialize extif so we can get to the LEDs and external UART */
91*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_PROG_CFG, SSB_EXTCFG_EN);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Set timing for the flash */
94*4882a593Smuzhiyun tmp = DIV_ROUND_UP(10, ns) << SSB_PROG_WCNT_3_SHIFT;
95*4882a593Smuzhiyun tmp |= DIV_ROUND_UP(40, ns) << SSB_PROG_WCNT_1_SHIFT;
96*4882a593Smuzhiyun tmp |= DIV_ROUND_UP(120, ns);
97*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_PROG_WAITCNT, tmp);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Set programmable interface timing for external uart */
100*4882a593Smuzhiyun tmp = DIV_ROUND_UP(10, ns) << SSB_PROG_WCNT_3_SHIFT;
101*4882a593Smuzhiyun tmp |= DIV_ROUND_UP(20, ns) << SSB_PROG_WCNT_2_SHIFT;
102*4882a593Smuzhiyun tmp |= DIV_ROUND_UP(100, ns) << SSB_PROG_WCNT_1_SHIFT;
103*4882a593Smuzhiyun tmp |= DIV_ROUND_UP(120, ns);
104*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_PROG_WAITCNT, tmp);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
ssb_extif_get_clockcontrol(struct ssb_extif * extif,u32 * pll_type,u32 * n,u32 * m)107*4882a593Smuzhiyun void ssb_extif_get_clockcontrol(struct ssb_extif *extif,
108*4882a593Smuzhiyun u32 *pll_type, u32 *n, u32 *m)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun *pll_type = SSB_PLLTYPE_1;
111*4882a593Smuzhiyun *n = extif_read32(extif, SSB_EXTIF_CLOCK_N);
112*4882a593Smuzhiyun *m = extif_read32(extif, SSB_EXTIF_CLOCK_SB);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
ssb_extif_watchdog_timer_set_wdt(struct bcm47xx_wdt * wdt,u32 ticks)115*4882a593Smuzhiyun u32 ssb_extif_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt, u32 ticks)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct ssb_extif *extif = bcm47xx_wdt_get_drvdata(wdt);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return ssb_extif_watchdog_timer_set(extif, ticks);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
ssb_extif_watchdog_timer_set_ms(struct bcm47xx_wdt * wdt,u32 ms)122*4882a593Smuzhiyun u32 ssb_extif_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct ssb_extif *extif = bcm47xx_wdt_get_drvdata(wdt);
125*4882a593Smuzhiyun u32 ticks = (SSB_EXTIF_WATCHDOG_CLK / 1000) * ms;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ticks = ssb_extif_watchdog_timer_set(extif, ticks);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return (ticks * 1000) / SSB_EXTIF_WATCHDOG_CLK;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
ssb_extif_watchdog_timer_set(struct ssb_extif * extif,u32 ticks)132*4882a593Smuzhiyun u32 ssb_extif_watchdog_timer_set(struct ssb_extif *extif, u32 ticks)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun if (ticks > SSB_EXTIF_WATCHDOG_MAX_TIMER)
135*4882a593Smuzhiyun ticks = SSB_EXTIF_WATCHDOG_MAX_TIMER;
136*4882a593Smuzhiyun extif_write32(extif, SSB_EXTIF_WATCHDOG, ticks);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return ticks;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
ssb_extif_init(struct ssb_extif * extif)141*4882a593Smuzhiyun void ssb_extif_init(struct ssb_extif *extif)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun if (!extif->dev)
144*4882a593Smuzhiyun return; /* We don't have a Extif core */
145*4882a593Smuzhiyun spin_lock_init(&extif->gpio_lock);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
ssb_extif_gpio_in(struct ssb_extif * extif,u32 mask)148*4882a593Smuzhiyun u32 ssb_extif_gpio_in(struct ssb_extif *extif, u32 mask)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return extif_read32(extif, SSB_EXTIF_GPIO_IN) & mask;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
ssb_extif_gpio_out(struct ssb_extif * extif,u32 mask,u32 value)153*4882a593Smuzhiyun u32 ssb_extif_gpio_out(struct ssb_extif *extif, u32 mask, u32 value)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun unsigned long flags;
156*4882a593Smuzhiyun u32 res = 0;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun spin_lock_irqsave(&extif->gpio_lock, flags);
159*4882a593Smuzhiyun res = extif_write32_masked(extif, SSB_EXTIF_GPIO_OUT(0),
160*4882a593Smuzhiyun mask, value);
161*4882a593Smuzhiyun spin_unlock_irqrestore(&extif->gpio_lock, flags);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return res;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
ssb_extif_gpio_outen(struct ssb_extif * extif,u32 mask,u32 value)166*4882a593Smuzhiyun u32 ssb_extif_gpio_outen(struct ssb_extif *extif, u32 mask, u32 value)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun unsigned long flags;
169*4882a593Smuzhiyun u32 res = 0;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun spin_lock_irqsave(&extif->gpio_lock, flags);
172*4882a593Smuzhiyun res = extif_write32_masked(extif, SSB_EXTIF_GPIO_OUTEN(0),
173*4882a593Smuzhiyun mask, value);
174*4882a593Smuzhiyun spin_unlock_irqrestore(&extif->gpio_lock, flags);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return res;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
ssb_extif_gpio_polarity(struct ssb_extif * extif,u32 mask,u32 value)179*4882a593Smuzhiyun u32 ssb_extif_gpio_polarity(struct ssb_extif *extif, u32 mask, u32 value)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun unsigned long flags;
182*4882a593Smuzhiyun u32 res = 0;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun spin_lock_irqsave(&extif->gpio_lock, flags);
185*4882a593Smuzhiyun res = extif_write32_masked(extif, SSB_EXTIF_GPIO_INTPOL, mask, value);
186*4882a593Smuzhiyun spin_unlock_irqrestore(&extif->gpio_lock, flags);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return res;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
ssb_extif_gpio_intmask(struct ssb_extif * extif,u32 mask,u32 value)191*4882a593Smuzhiyun u32 ssb_extif_gpio_intmask(struct ssb_extif *extif, u32 mask, u32 value)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun unsigned long flags;
194*4882a593Smuzhiyun u32 res = 0;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun spin_lock_irqsave(&extif->gpio_lock, flags);
197*4882a593Smuzhiyun res = extif_write32_masked(extif, SSB_EXTIF_GPIO_INTMASK, mask, value);
198*4882a593Smuzhiyun spin_unlock_irqrestore(&extif->gpio_lock, flags);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return res;
201*4882a593Smuzhiyun }
202