xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-zynqmp-gqspi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Xilinx Zynq UltraScale+ MPSoC Quad-SPI (QSPI) controller driver
4*4882a593Smuzhiyun  * (master mode only)
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2009 - 2015 Xilinx, Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/firmware/xlnx-zynqmp.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/spi/spi.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/workqueue.h>
24*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Generic QSPI register offsets */
27*4882a593Smuzhiyun #define GQSPI_CONFIG_OFST		0x00000100
28*4882a593Smuzhiyun #define GQSPI_ISR_OFST			0x00000104
29*4882a593Smuzhiyun #define GQSPI_IDR_OFST			0x0000010C
30*4882a593Smuzhiyun #define GQSPI_IER_OFST			0x00000108
31*4882a593Smuzhiyun #define GQSPI_IMASK_OFST		0x00000110
32*4882a593Smuzhiyun #define GQSPI_EN_OFST			0x00000114
33*4882a593Smuzhiyun #define GQSPI_TXD_OFST			0x0000011C
34*4882a593Smuzhiyun #define GQSPI_RXD_OFST			0x00000120
35*4882a593Smuzhiyun #define GQSPI_TX_THRESHOLD_OFST		0x00000128
36*4882a593Smuzhiyun #define GQSPI_RX_THRESHOLD_OFST		0x0000012C
37*4882a593Smuzhiyun #define GQSPI_LPBK_DLY_ADJ_OFST		0x00000138
38*4882a593Smuzhiyun #define GQSPI_GEN_FIFO_OFST		0x00000140
39*4882a593Smuzhiyun #define GQSPI_SEL_OFST			0x00000144
40*4882a593Smuzhiyun #define GQSPI_GF_THRESHOLD_OFST		0x00000150
41*4882a593Smuzhiyun #define GQSPI_FIFO_CTRL_OFST		0x0000014C
42*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_CTRL_OFST	0x0000080C
43*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_SIZE_OFST	0x00000804
44*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_STS_OFST	0x00000808
45*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_I_STS_OFST	0x00000814
46*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_I_EN_OFST	0x00000818
47*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_I_DIS_OFST	0x0000081C
48*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_I_MASK_OFST	0x00000820
49*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_ADDR_OFST	0x00000800
50*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_ADDR_MSB_OFST 0x00000828
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* GQSPI register bit masks */
53*4882a593Smuzhiyun #define GQSPI_SEL_MASK				0x00000001
54*4882a593Smuzhiyun #define GQSPI_EN_MASK				0x00000001
55*4882a593Smuzhiyun #define GQSPI_LPBK_DLY_ADJ_USE_LPBK_MASK	0x00000020
56*4882a593Smuzhiyun #define GQSPI_ISR_WR_TO_CLR_MASK		0x00000002
57*4882a593Smuzhiyun #define GQSPI_IDR_ALL_MASK			0x00000FBE
58*4882a593Smuzhiyun #define GQSPI_CFG_MODE_EN_MASK			0xC0000000
59*4882a593Smuzhiyun #define GQSPI_CFG_GEN_FIFO_START_MODE_MASK	0x20000000
60*4882a593Smuzhiyun #define GQSPI_CFG_ENDIAN_MASK			0x04000000
61*4882a593Smuzhiyun #define GQSPI_CFG_EN_POLL_TO_MASK		0x00100000
62*4882a593Smuzhiyun #define GQSPI_CFG_WP_HOLD_MASK			0x00080000
63*4882a593Smuzhiyun #define GQSPI_CFG_BAUD_RATE_DIV_MASK		0x00000038
64*4882a593Smuzhiyun #define GQSPI_CFG_CLK_PHA_MASK			0x00000004
65*4882a593Smuzhiyun #define GQSPI_CFG_CLK_POL_MASK			0x00000002
66*4882a593Smuzhiyun #define GQSPI_CFG_START_GEN_FIFO_MASK		0x10000000
67*4882a593Smuzhiyun #define GQSPI_GENFIFO_IMM_DATA_MASK		0x000000FF
68*4882a593Smuzhiyun #define GQSPI_GENFIFO_DATA_XFER			0x00000100
69*4882a593Smuzhiyun #define GQSPI_GENFIFO_EXP			0x00000200
70*4882a593Smuzhiyun #define GQSPI_GENFIFO_MODE_SPI			0x00000400
71*4882a593Smuzhiyun #define GQSPI_GENFIFO_MODE_DUALSPI		0x00000800
72*4882a593Smuzhiyun #define GQSPI_GENFIFO_MODE_QUADSPI		0x00000C00
73*4882a593Smuzhiyun #define GQSPI_GENFIFO_MODE_MASK			0x00000C00
74*4882a593Smuzhiyun #define GQSPI_GENFIFO_CS_LOWER			0x00001000
75*4882a593Smuzhiyun #define GQSPI_GENFIFO_CS_UPPER			0x00002000
76*4882a593Smuzhiyun #define GQSPI_GENFIFO_BUS_LOWER			0x00004000
77*4882a593Smuzhiyun #define GQSPI_GENFIFO_BUS_UPPER			0x00008000
78*4882a593Smuzhiyun #define GQSPI_GENFIFO_BUS_BOTH			0x0000C000
79*4882a593Smuzhiyun #define GQSPI_GENFIFO_BUS_MASK			0x0000C000
80*4882a593Smuzhiyun #define GQSPI_GENFIFO_TX			0x00010000
81*4882a593Smuzhiyun #define GQSPI_GENFIFO_RX			0x00020000
82*4882a593Smuzhiyun #define GQSPI_GENFIFO_STRIPE			0x00040000
83*4882a593Smuzhiyun #define GQSPI_GENFIFO_POLL			0x00080000
84*4882a593Smuzhiyun #define GQSPI_GENFIFO_EXP_START			0x00000100
85*4882a593Smuzhiyun #define GQSPI_FIFO_CTRL_RST_RX_FIFO_MASK	0x00000004
86*4882a593Smuzhiyun #define GQSPI_FIFO_CTRL_RST_TX_FIFO_MASK	0x00000002
87*4882a593Smuzhiyun #define GQSPI_FIFO_CTRL_RST_GEN_FIFO_MASK	0x00000001
88*4882a593Smuzhiyun #define GQSPI_ISR_RXEMPTY_MASK			0x00000800
89*4882a593Smuzhiyun #define GQSPI_ISR_GENFIFOFULL_MASK		0x00000400
90*4882a593Smuzhiyun #define GQSPI_ISR_GENFIFONOT_FULL_MASK		0x00000200
91*4882a593Smuzhiyun #define GQSPI_ISR_TXEMPTY_MASK			0x00000100
92*4882a593Smuzhiyun #define GQSPI_ISR_GENFIFOEMPTY_MASK		0x00000080
93*4882a593Smuzhiyun #define GQSPI_ISR_RXFULL_MASK			0x00000020
94*4882a593Smuzhiyun #define GQSPI_ISR_RXNEMPTY_MASK			0x00000010
95*4882a593Smuzhiyun #define GQSPI_ISR_TXFULL_MASK			0x00000008
96*4882a593Smuzhiyun #define GQSPI_ISR_TXNOT_FULL_MASK		0x00000004
97*4882a593Smuzhiyun #define GQSPI_ISR_POLL_TIME_EXPIRE_MASK		0x00000002
98*4882a593Smuzhiyun #define GQSPI_IER_TXNOT_FULL_MASK		0x00000004
99*4882a593Smuzhiyun #define GQSPI_IER_RXEMPTY_MASK			0x00000800
100*4882a593Smuzhiyun #define GQSPI_IER_POLL_TIME_EXPIRE_MASK		0x00000002
101*4882a593Smuzhiyun #define GQSPI_IER_RXNEMPTY_MASK			0x00000010
102*4882a593Smuzhiyun #define GQSPI_IER_GENFIFOEMPTY_MASK		0x00000080
103*4882a593Smuzhiyun #define GQSPI_IER_TXEMPTY_MASK			0x00000100
104*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_INTR_ALL_MASK		0x000000FE
105*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_STS_WTC		0x0000E000
106*4882a593Smuzhiyun #define GQSPI_CFG_MODE_EN_DMA_MASK		0x80000000
107*4882a593Smuzhiyun #define GQSPI_ISR_IDR_MASK			0x00000994
108*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_I_EN_DONE_MASK	0x00000002
109*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_I_STS_DONE_MASK	0x00000002
110*4882a593Smuzhiyun #define GQSPI_IRQ_MASK				0x00000980
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define GQSPI_CFG_BAUD_RATE_DIV_SHIFT		3
113*4882a593Smuzhiyun #define GQSPI_GENFIFO_CS_SETUP			0x4
114*4882a593Smuzhiyun #define GQSPI_GENFIFO_CS_HOLD			0x3
115*4882a593Smuzhiyun #define GQSPI_TXD_DEPTH				64
116*4882a593Smuzhiyun #define GQSPI_RX_FIFO_THRESHOLD			32
117*4882a593Smuzhiyun #define GQSPI_RX_FIFO_FILL	(GQSPI_RX_FIFO_THRESHOLD * 4)
118*4882a593Smuzhiyun #define GQSPI_TX_FIFO_THRESHOLD_RESET_VAL	32
119*4882a593Smuzhiyun #define GQSPI_TX_FIFO_FILL	(GQSPI_TXD_DEPTH -\
120*4882a593Smuzhiyun 				GQSPI_TX_FIFO_THRESHOLD_RESET_VAL)
121*4882a593Smuzhiyun #define GQSPI_GEN_FIFO_THRESHOLD_RESET_VAL	0X10
122*4882a593Smuzhiyun #define GQSPI_QSPIDMA_DST_CTRL_RESET_VAL	0x803FFA00
123*4882a593Smuzhiyun #define GQSPI_SELECT_FLASH_CS_LOWER		0x1
124*4882a593Smuzhiyun #define GQSPI_SELECT_FLASH_CS_UPPER		0x2
125*4882a593Smuzhiyun #define GQSPI_SELECT_FLASH_CS_BOTH		0x3
126*4882a593Smuzhiyun #define GQSPI_SELECT_FLASH_BUS_LOWER		0x1
127*4882a593Smuzhiyun #define GQSPI_SELECT_FLASH_BUS_UPPER		0x2
128*4882a593Smuzhiyun #define GQSPI_SELECT_FLASH_BUS_BOTH		0x3
129*4882a593Smuzhiyun #define GQSPI_BAUD_DIV_MAX	7	/* Baud rate divisor maximum */
130*4882a593Smuzhiyun #define GQSPI_BAUD_DIV_SHIFT	2	/* Baud rate divisor shift */
131*4882a593Smuzhiyun #define GQSPI_SELECT_MODE_SPI		0x1
132*4882a593Smuzhiyun #define GQSPI_SELECT_MODE_DUALSPI	0x2
133*4882a593Smuzhiyun #define GQSPI_SELECT_MODE_QUADSPI	0x4
134*4882a593Smuzhiyun #define GQSPI_DMA_UNALIGN		0x3
135*4882a593Smuzhiyun #define GQSPI_DEFAULT_NUM_CS	1	/* Default number of chip selects */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define SPI_AUTOSUSPEND_TIMEOUT		3000
138*4882a593Smuzhiyun enum mode_type {GQSPI_MODE_IO, GQSPI_MODE_DMA};
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /**
141*4882a593Smuzhiyun  * struct zynqmp_qspi - Defines qspi driver instance
142*4882a593Smuzhiyun  * @regs:		Virtual address of the QSPI controller registers
143*4882a593Smuzhiyun  * @refclk:		Pointer to the peripheral clock
144*4882a593Smuzhiyun  * @pclk:		Pointer to the APB clock
145*4882a593Smuzhiyun  * @irq:		IRQ number
146*4882a593Smuzhiyun  * @dev:		Pointer to struct device
147*4882a593Smuzhiyun  * @txbuf:		Pointer to the TX buffer
148*4882a593Smuzhiyun  * @rxbuf:		Pointer to the RX buffer
149*4882a593Smuzhiyun  * @bytes_to_transfer:	Number of bytes left to transfer
150*4882a593Smuzhiyun  * @bytes_to_receive:	Number of bytes left to receive
151*4882a593Smuzhiyun  * @genfifocs:		Used for chip select
152*4882a593Smuzhiyun  * @genfifobus:		Used to select the upper or lower bus
153*4882a593Smuzhiyun  * @dma_rx_bytes:	Remaining bytes to receive by DMA mode
154*4882a593Smuzhiyun  * @dma_addr:		DMA address after mapping the kernel buffer
155*4882a593Smuzhiyun  * @genfifoentry:	Used for storing the genfifoentry instruction.
156*4882a593Smuzhiyun  * @mode:		Defines the mode in which QSPI is operating
157*4882a593Smuzhiyun  * @data_completion:	completion structure
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun struct zynqmp_qspi {
160*4882a593Smuzhiyun 	struct spi_controller *ctlr;
161*4882a593Smuzhiyun 	void __iomem *regs;
162*4882a593Smuzhiyun 	struct clk *refclk;
163*4882a593Smuzhiyun 	struct clk *pclk;
164*4882a593Smuzhiyun 	int irq;
165*4882a593Smuzhiyun 	struct device *dev;
166*4882a593Smuzhiyun 	const void *txbuf;
167*4882a593Smuzhiyun 	void *rxbuf;
168*4882a593Smuzhiyun 	int bytes_to_transfer;
169*4882a593Smuzhiyun 	int bytes_to_receive;
170*4882a593Smuzhiyun 	u32 genfifocs;
171*4882a593Smuzhiyun 	u32 genfifobus;
172*4882a593Smuzhiyun 	u32 dma_rx_bytes;
173*4882a593Smuzhiyun 	dma_addr_t dma_addr;
174*4882a593Smuzhiyun 	u32 genfifoentry;
175*4882a593Smuzhiyun 	enum mode_type mode;
176*4882a593Smuzhiyun 	struct completion data_completion;
177*4882a593Smuzhiyun 	struct mutex op_lock;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /**
181*4882a593Smuzhiyun  * zynqmp_gqspi_read - For GQSPI controller read operation
182*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
183*4882a593Smuzhiyun  * @offset:	Offset from where to read
184*4882a593Smuzhiyun  * Return:      Value at the offset
185*4882a593Smuzhiyun  */
zynqmp_gqspi_read(struct zynqmp_qspi * xqspi,u32 offset)186*4882a593Smuzhiyun static u32 zynqmp_gqspi_read(struct zynqmp_qspi *xqspi, u32 offset)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	return readl_relaxed(xqspi->regs + offset);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun  * zynqmp_gqspi_write - For GQSPI controller write operation
193*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
194*4882a593Smuzhiyun  * @offset:	Offset where to write
195*4882a593Smuzhiyun  * @val:	Value to be written
196*4882a593Smuzhiyun  */
zynqmp_gqspi_write(struct zynqmp_qspi * xqspi,u32 offset,u32 val)197*4882a593Smuzhiyun static inline void zynqmp_gqspi_write(struct zynqmp_qspi *xqspi, u32 offset,
198*4882a593Smuzhiyun 				      u32 val)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	writel_relaxed(val, (xqspi->regs + offset));
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun  * zynqmp_gqspi_selectslave - For selection of slave device
205*4882a593Smuzhiyun  * @instanceptr:	Pointer to the zynqmp_qspi structure
206*4882a593Smuzhiyun  * @slavecs:	For chip select
207*4882a593Smuzhiyun  * @slavebus:	To check which bus is selected- upper or lower
208*4882a593Smuzhiyun  */
zynqmp_gqspi_selectslave(struct zynqmp_qspi * instanceptr,u8 slavecs,u8 slavebus)209*4882a593Smuzhiyun static void zynqmp_gqspi_selectslave(struct zynqmp_qspi *instanceptr,
210*4882a593Smuzhiyun 				     u8 slavecs, u8 slavebus)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	/*
213*4882a593Smuzhiyun 	 * Bus and CS lines selected here will be updated in the instance and
214*4882a593Smuzhiyun 	 * used for subsequent GENFIFO entries during transfer.
215*4882a593Smuzhiyun 	 */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Choose slave select line */
218*4882a593Smuzhiyun 	switch (slavecs) {
219*4882a593Smuzhiyun 	case GQSPI_SELECT_FLASH_CS_BOTH:
220*4882a593Smuzhiyun 		instanceptr->genfifocs = GQSPI_GENFIFO_CS_LOWER |
221*4882a593Smuzhiyun 			GQSPI_GENFIFO_CS_UPPER;
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 	case GQSPI_SELECT_FLASH_CS_UPPER:
224*4882a593Smuzhiyun 		instanceptr->genfifocs = GQSPI_GENFIFO_CS_UPPER;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case GQSPI_SELECT_FLASH_CS_LOWER:
227*4882a593Smuzhiyun 		instanceptr->genfifocs = GQSPI_GENFIFO_CS_LOWER;
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	default:
230*4882a593Smuzhiyun 		dev_warn(instanceptr->dev, "Invalid slave select\n");
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Choose the bus */
234*4882a593Smuzhiyun 	switch (slavebus) {
235*4882a593Smuzhiyun 	case GQSPI_SELECT_FLASH_BUS_BOTH:
236*4882a593Smuzhiyun 		instanceptr->genfifobus = GQSPI_GENFIFO_BUS_LOWER |
237*4882a593Smuzhiyun 			GQSPI_GENFIFO_BUS_UPPER;
238*4882a593Smuzhiyun 		break;
239*4882a593Smuzhiyun 	case GQSPI_SELECT_FLASH_BUS_UPPER:
240*4882a593Smuzhiyun 		instanceptr->genfifobus = GQSPI_GENFIFO_BUS_UPPER;
241*4882a593Smuzhiyun 		break;
242*4882a593Smuzhiyun 	case GQSPI_SELECT_FLASH_BUS_LOWER:
243*4882a593Smuzhiyun 		instanceptr->genfifobus = GQSPI_GENFIFO_BUS_LOWER;
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	default:
246*4882a593Smuzhiyun 		dev_warn(instanceptr->dev, "Invalid slave bus\n");
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /**
251*4882a593Smuzhiyun  * zynqmp_qspi_init_hw - Initialize the hardware
252*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
253*4882a593Smuzhiyun  *
254*4882a593Smuzhiyun  * The default settings of the QSPI controller's configurable parameters on
255*4882a593Smuzhiyun  * reset are
256*4882a593Smuzhiyun  *	- Master mode
257*4882a593Smuzhiyun  *	- TX threshold set to 1
258*4882a593Smuzhiyun  *	- RX threshold set to 1
259*4882a593Smuzhiyun  *	- Flash memory interface mode enabled
260*4882a593Smuzhiyun  * This function performs the following actions
261*4882a593Smuzhiyun  *	- Disable and clear all the interrupts
262*4882a593Smuzhiyun  *	- Enable manual slave select
263*4882a593Smuzhiyun  *	- Enable manual start
264*4882a593Smuzhiyun  *	- Deselect all the chip select lines
265*4882a593Smuzhiyun  *	- Set the little endian mode of TX FIFO and
266*4882a593Smuzhiyun  *	- Enable the QSPI controller
267*4882a593Smuzhiyun  */
zynqmp_qspi_init_hw(struct zynqmp_qspi * xqspi)268*4882a593Smuzhiyun static void zynqmp_qspi_init_hw(struct zynqmp_qspi *xqspi)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	u32 config_reg;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Select the GQSPI mode */
273*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_SEL_OFST, GQSPI_SEL_MASK);
274*4882a593Smuzhiyun 	/* Clear and disable interrupts */
275*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_ISR_OFST,
276*4882a593Smuzhiyun 			   zynqmp_gqspi_read(xqspi, GQSPI_ISR_OFST) |
277*4882a593Smuzhiyun 			   GQSPI_ISR_WR_TO_CLR_MASK);
278*4882a593Smuzhiyun 	/* Clear the DMA STS */
279*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_I_STS_OFST,
280*4882a593Smuzhiyun 			   zynqmp_gqspi_read(xqspi,
281*4882a593Smuzhiyun 					     GQSPI_QSPIDMA_DST_I_STS_OFST));
282*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_STS_OFST,
283*4882a593Smuzhiyun 			   zynqmp_gqspi_read(xqspi,
284*4882a593Smuzhiyun 					     GQSPI_QSPIDMA_DST_STS_OFST) |
285*4882a593Smuzhiyun 					     GQSPI_QSPIDMA_DST_STS_WTC);
286*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_IDR_OFST, GQSPI_IDR_ALL_MASK);
287*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi,
288*4882a593Smuzhiyun 			   GQSPI_QSPIDMA_DST_I_DIS_OFST,
289*4882a593Smuzhiyun 			   GQSPI_QSPIDMA_DST_INTR_ALL_MASK);
290*4882a593Smuzhiyun 	/* Disable the GQSPI */
291*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, 0x0);
292*4882a593Smuzhiyun 	config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
293*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
294*4882a593Smuzhiyun 	/* Manual start */
295*4882a593Smuzhiyun 	config_reg |= GQSPI_CFG_GEN_FIFO_START_MODE_MASK;
296*4882a593Smuzhiyun 	/* Little endian by default */
297*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_ENDIAN_MASK;
298*4882a593Smuzhiyun 	/* Disable poll time out */
299*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_EN_POLL_TO_MASK;
300*4882a593Smuzhiyun 	/* Set hold bit */
301*4882a593Smuzhiyun 	config_reg |= GQSPI_CFG_WP_HOLD_MASK;
302*4882a593Smuzhiyun 	/* Clear pre-scalar by default */
303*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_BAUD_RATE_DIV_MASK;
304*4882a593Smuzhiyun 	/* CPHA 0 */
305*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_CLK_PHA_MASK;
306*4882a593Smuzhiyun 	/* CPOL 0 */
307*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_CLK_POL_MASK;
308*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Clear the TX and RX FIFO */
311*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_FIFO_CTRL_OFST,
312*4882a593Smuzhiyun 			   GQSPI_FIFO_CTRL_RST_RX_FIFO_MASK |
313*4882a593Smuzhiyun 			   GQSPI_FIFO_CTRL_RST_TX_FIFO_MASK |
314*4882a593Smuzhiyun 			   GQSPI_FIFO_CTRL_RST_GEN_FIFO_MASK);
315*4882a593Smuzhiyun 	/* Set by default to allow for high frequencies */
316*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_LPBK_DLY_ADJ_OFST,
317*4882a593Smuzhiyun 			   zynqmp_gqspi_read(xqspi, GQSPI_LPBK_DLY_ADJ_OFST) |
318*4882a593Smuzhiyun 			   GQSPI_LPBK_DLY_ADJ_USE_LPBK_MASK);
319*4882a593Smuzhiyun 	/* Reset thresholds */
320*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_TX_THRESHOLD_OFST,
321*4882a593Smuzhiyun 			   GQSPI_TX_FIFO_THRESHOLD_RESET_VAL);
322*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_RX_THRESHOLD_OFST,
323*4882a593Smuzhiyun 			   GQSPI_RX_FIFO_THRESHOLD);
324*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_GF_THRESHOLD_OFST,
325*4882a593Smuzhiyun 			   GQSPI_GEN_FIFO_THRESHOLD_RESET_VAL);
326*4882a593Smuzhiyun 	zynqmp_gqspi_selectslave(xqspi,
327*4882a593Smuzhiyun 				 GQSPI_SELECT_FLASH_CS_LOWER,
328*4882a593Smuzhiyun 				 GQSPI_SELECT_FLASH_BUS_LOWER);
329*4882a593Smuzhiyun 	/* Initialize DMA */
330*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi,
331*4882a593Smuzhiyun 			   GQSPI_QSPIDMA_DST_CTRL_OFST,
332*4882a593Smuzhiyun 			   GQSPI_QSPIDMA_DST_CTRL_RESET_VAL);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Enable the GQSPI */
335*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, GQSPI_EN_MASK);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /**
339*4882a593Smuzhiyun  * zynqmp_qspi_copy_read_data - Copy data to RX buffer
340*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
341*4882a593Smuzhiyun  * @data:	The variable where data is stored
342*4882a593Smuzhiyun  * @size:	Number of bytes to be copied from data to RX buffer
343*4882a593Smuzhiyun  */
zynqmp_qspi_copy_read_data(struct zynqmp_qspi * xqspi,ulong data,u8 size)344*4882a593Smuzhiyun static void zynqmp_qspi_copy_read_data(struct zynqmp_qspi *xqspi,
345*4882a593Smuzhiyun 				       ulong data, u8 size)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	memcpy(xqspi->rxbuf, &data, size);
348*4882a593Smuzhiyun 	xqspi->rxbuf += size;
349*4882a593Smuzhiyun 	xqspi->bytes_to_receive -= size;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /**
353*4882a593Smuzhiyun  * zynqmp_qspi_chipselect - Select or deselect the chip select line
354*4882a593Smuzhiyun  * @qspi:	Pointer to the spi_device structure
355*4882a593Smuzhiyun  * @is_high:	Select(0) or deselect (1) the chip select line
356*4882a593Smuzhiyun  */
zynqmp_qspi_chipselect(struct spi_device * qspi,bool is_high)357*4882a593Smuzhiyun static void zynqmp_qspi_chipselect(struct spi_device *qspi, bool is_high)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = spi_master_get_devdata(qspi->master);
360*4882a593Smuzhiyun 	ulong timeout;
361*4882a593Smuzhiyun 	u32 genfifoentry = 0, statusreg;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	genfifoentry |= GQSPI_GENFIFO_MODE_SPI;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (!is_high) {
366*4882a593Smuzhiyun 		xqspi->genfifobus = GQSPI_GENFIFO_BUS_LOWER;
367*4882a593Smuzhiyun 		xqspi->genfifocs = GQSPI_GENFIFO_CS_LOWER;
368*4882a593Smuzhiyun 		genfifoentry |= xqspi->genfifobus;
369*4882a593Smuzhiyun 		genfifoentry |= xqspi->genfifocs;
370*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_CS_SETUP;
371*4882a593Smuzhiyun 	} else {
372*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_CS_HOLD;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, genfifoentry);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Manually start the generic FIFO command */
378*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
379*4882a593Smuzhiyun 			   zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST) |
380*4882a593Smuzhiyun 			   GQSPI_CFG_START_GEN_FIFO_MASK);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(1000);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Wait until the generic FIFO command is empty */
385*4882a593Smuzhiyun 	do {
386*4882a593Smuzhiyun 		statusreg = zynqmp_gqspi_read(xqspi, GQSPI_ISR_OFST);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		if ((statusreg & GQSPI_ISR_GENFIFOEMPTY_MASK) &&
389*4882a593Smuzhiyun 		    (statusreg & GQSPI_ISR_TXEMPTY_MASK))
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 		cpu_relax();
392*4882a593Smuzhiyun 	} while (!time_after_eq(jiffies, timeout));
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout))
395*4882a593Smuzhiyun 		dev_err(xqspi->dev, "Chip select timed out\n");
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /**
399*4882a593Smuzhiyun  * zynqmp_qspi_selectspimode - Selects SPI mode - x1 or x2 or x4.
400*4882a593Smuzhiyun  * @xqspi:	xqspi is a pointer to the GQSPI instance
401*4882a593Smuzhiyun  * @spimode:	spimode - SPI or DUAL or QUAD.
402*4882a593Smuzhiyun  * Return:	Mask to set desired SPI mode in GENFIFO entry.
403*4882a593Smuzhiyun  */
zynqmp_qspi_selectspimode(struct zynqmp_qspi * xqspi,u8 spimode)404*4882a593Smuzhiyun static inline u32 zynqmp_qspi_selectspimode(struct zynqmp_qspi *xqspi,
405*4882a593Smuzhiyun 					    u8 spimode)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	u32 mask = 0;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	switch (spimode) {
410*4882a593Smuzhiyun 	case GQSPI_SELECT_MODE_DUALSPI:
411*4882a593Smuzhiyun 		mask = GQSPI_GENFIFO_MODE_DUALSPI;
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	case GQSPI_SELECT_MODE_QUADSPI:
414*4882a593Smuzhiyun 		mask = GQSPI_GENFIFO_MODE_QUADSPI;
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	case GQSPI_SELECT_MODE_SPI:
417*4882a593Smuzhiyun 		mask = GQSPI_GENFIFO_MODE_SPI;
418*4882a593Smuzhiyun 		break;
419*4882a593Smuzhiyun 	default:
420*4882a593Smuzhiyun 		dev_warn(xqspi->dev, "Invalid SPI mode\n");
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return mask;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun  * zynqmp_qspi_config_op - Configure QSPI controller for specified
428*4882a593Smuzhiyun  *				transfer
429*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
430*4882a593Smuzhiyun  * @qspi:	Pointer to the spi_device structure
431*4882a593Smuzhiyun  *
432*4882a593Smuzhiyun  * Sets the operational mode of QSPI controller for the next QSPI transfer and
433*4882a593Smuzhiyun  * sets the requested clock frequency.
434*4882a593Smuzhiyun  *
435*4882a593Smuzhiyun  * Return:	Always 0
436*4882a593Smuzhiyun  *
437*4882a593Smuzhiyun  * Note:
438*4882a593Smuzhiyun  *	If the requested frequency is not an exact match with what can be
439*4882a593Smuzhiyun  *	obtained using the pre-scalar value, the driver sets the clock
440*4882a593Smuzhiyun  *	frequency which is lower than the requested frequency (maximum lower)
441*4882a593Smuzhiyun  *	for the transfer.
442*4882a593Smuzhiyun  *
443*4882a593Smuzhiyun  *	If the requested frequency is higher or lower than that is supported
444*4882a593Smuzhiyun  *	by the QSPI controller the driver will set the highest or lowest
445*4882a593Smuzhiyun  *	frequency supported by controller.
446*4882a593Smuzhiyun  */
zynqmp_qspi_config_op(struct zynqmp_qspi * xqspi,struct spi_device * qspi)447*4882a593Smuzhiyun static int zynqmp_qspi_config_op(struct zynqmp_qspi *xqspi,
448*4882a593Smuzhiyun 				 struct spi_device *qspi)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	ulong clk_rate;
451*4882a593Smuzhiyun 	u32 config_reg, baud_rate_val = 0;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* Set the clock frequency */
454*4882a593Smuzhiyun 	/* If req_hz == 0, default to lowest speed */
455*4882a593Smuzhiyun 	clk_rate = clk_get_rate(xqspi->refclk);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	while ((baud_rate_val < GQSPI_BAUD_DIV_MAX) &&
458*4882a593Smuzhiyun 	       (clk_rate /
459*4882a593Smuzhiyun 		(GQSPI_BAUD_DIV_SHIFT << baud_rate_val)) > qspi->max_speed_hz)
460*4882a593Smuzhiyun 		baud_rate_val++;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Set the QSPI clock phase and clock polarity */
465*4882a593Smuzhiyun 	config_reg &= (~GQSPI_CFG_CLK_PHA_MASK) & (~GQSPI_CFG_CLK_POL_MASK);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (qspi->mode & SPI_CPHA)
468*4882a593Smuzhiyun 		config_reg |= GQSPI_CFG_CLK_PHA_MASK;
469*4882a593Smuzhiyun 	if (qspi->mode & SPI_CPOL)
470*4882a593Smuzhiyun 		config_reg |= GQSPI_CFG_CLK_POL_MASK;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_BAUD_RATE_DIV_MASK;
473*4882a593Smuzhiyun 	config_reg |= (baud_rate_val << GQSPI_CFG_BAUD_RATE_DIV_SHIFT);
474*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /**
479*4882a593Smuzhiyun  * zynqmp_qspi_setup_op - Configure the QSPI controller
480*4882a593Smuzhiyun  * @qspi:	Pointer to the spi_device structure
481*4882a593Smuzhiyun  *
482*4882a593Smuzhiyun  * Sets the operational mode of QSPI controller for the next QSPI transfer,
483*4882a593Smuzhiyun  * baud rate and divisor value to setup the requested qspi clock.
484*4882a593Smuzhiyun  *
485*4882a593Smuzhiyun  * Return:	0 on success; error value otherwise.
486*4882a593Smuzhiyun  */
zynqmp_qspi_setup_op(struct spi_device * qspi)487*4882a593Smuzhiyun static int zynqmp_qspi_setup_op(struct spi_device *qspi)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct spi_controller *ctlr = qspi->master;
490*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = spi_controller_get_devdata(ctlr);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (ctlr->busy)
493*4882a593Smuzhiyun 		return -EBUSY;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, GQSPI_EN_MASK);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /**
501*4882a593Smuzhiyun  * zynqmp_qspi_filltxfifo - Fills the TX FIFO as long as there is room in
502*4882a593Smuzhiyun  *				the FIFO or the bytes required to be
503*4882a593Smuzhiyun  *				transmitted.
504*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
505*4882a593Smuzhiyun  * @size:	Number of bytes to be copied from TX buffer to TX FIFO
506*4882a593Smuzhiyun  */
zynqmp_qspi_filltxfifo(struct zynqmp_qspi * xqspi,int size)507*4882a593Smuzhiyun static void zynqmp_qspi_filltxfifo(struct zynqmp_qspi *xqspi, int size)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	u32 count = 0, intermediate;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	while ((xqspi->bytes_to_transfer > 0) && (count < size) && (xqspi->txbuf)) {
512*4882a593Smuzhiyun 		memcpy(&intermediate, xqspi->txbuf, 4);
513*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_TXD_OFST, intermediate);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 		if (xqspi->bytes_to_transfer >= 4) {
516*4882a593Smuzhiyun 			xqspi->txbuf += 4;
517*4882a593Smuzhiyun 			xqspi->bytes_to_transfer -= 4;
518*4882a593Smuzhiyun 		} else {
519*4882a593Smuzhiyun 			xqspi->txbuf += xqspi->bytes_to_transfer;
520*4882a593Smuzhiyun 			xqspi->bytes_to_transfer = 0;
521*4882a593Smuzhiyun 		}
522*4882a593Smuzhiyun 		count++;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun  * zynqmp_qspi_readrxfifo - Fills the RX FIFO as long as there is room in
528*4882a593Smuzhiyun  *				the FIFO.
529*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
530*4882a593Smuzhiyun  * @size:	Number of bytes to be copied from RX buffer to RX FIFO
531*4882a593Smuzhiyun  */
zynqmp_qspi_readrxfifo(struct zynqmp_qspi * xqspi,u32 size)532*4882a593Smuzhiyun static void zynqmp_qspi_readrxfifo(struct zynqmp_qspi *xqspi, u32 size)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	ulong data;
535*4882a593Smuzhiyun 	int count = 0;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	while ((count < size) && (xqspi->bytes_to_receive > 0)) {
538*4882a593Smuzhiyun 		if (xqspi->bytes_to_receive >= 4) {
539*4882a593Smuzhiyun 			(*(u32 *)xqspi->rxbuf) =
540*4882a593Smuzhiyun 			zynqmp_gqspi_read(xqspi, GQSPI_RXD_OFST);
541*4882a593Smuzhiyun 			xqspi->rxbuf += 4;
542*4882a593Smuzhiyun 			xqspi->bytes_to_receive -= 4;
543*4882a593Smuzhiyun 			count += 4;
544*4882a593Smuzhiyun 		} else {
545*4882a593Smuzhiyun 			data = zynqmp_gqspi_read(xqspi, GQSPI_RXD_OFST);
546*4882a593Smuzhiyun 			count += xqspi->bytes_to_receive;
547*4882a593Smuzhiyun 			zynqmp_qspi_copy_read_data(xqspi, data,
548*4882a593Smuzhiyun 						   xqspi->bytes_to_receive);
549*4882a593Smuzhiyun 			xqspi->bytes_to_receive = 0;
550*4882a593Smuzhiyun 		}
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /**
555*4882a593Smuzhiyun  * zynqmp_qspi_fillgenfifo - Fills the GENFIFO.
556*4882a593Smuzhiyun  * @xqspi:	Pointer to the zynqmp_qspi structure
557*4882a593Smuzhiyun  * @nbits:	Transfer/Receive buswidth.
558*4882a593Smuzhiyun  * @genfifoentry:       Variable in which GENFIFO mask is saved
559*4882a593Smuzhiyun  */
zynqmp_qspi_fillgenfifo(struct zynqmp_qspi * xqspi,u8 nbits,u32 genfifoentry)560*4882a593Smuzhiyun static void zynqmp_qspi_fillgenfifo(struct zynqmp_qspi *xqspi, u8 nbits,
561*4882a593Smuzhiyun 				    u32 genfifoentry)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	u32 transfer_len = 0;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (xqspi->txbuf) {
566*4882a593Smuzhiyun 		genfifoentry &= ~GQSPI_GENFIFO_RX;
567*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_DATA_XFER;
568*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_TX;
569*4882a593Smuzhiyun 		transfer_len = xqspi->bytes_to_transfer;
570*4882a593Smuzhiyun 	} else if (xqspi->rxbuf) {
571*4882a593Smuzhiyun 		genfifoentry &= ~GQSPI_GENFIFO_TX;
572*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_DATA_XFER;
573*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_RX;
574*4882a593Smuzhiyun 		if (xqspi->mode == GQSPI_MODE_DMA)
575*4882a593Smuzhiyun 			transfer_len = xqspi->dma_rx_bytes;
576*4882a593Smuzhiyun 		else
577*4882a593Smuzhiyun 			transfer_len = xqspi->bytes_to_receive;
578*4882a593Smuzhiyun 	} else {
579*4882a593Smuzhiyun 		/* Sending dummy circles here */
580*4882a593Smuzhiyun 		genfifoentry &= ~(GQSPI_GENFIFO_TX | GQSPI_GENFIFO_RX);
581*4882a593Smuzhiyun 		genfifoentry |= GQSPI_GENFIFO_DATA_XFER;
582*4882a593Smuzhiyun 		transfer_len = xqspi->bytes_to_transfer;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 	genfifoentry |= zynqmp_qspi_selectspimode(xqspi, nbits);
585*4882a593Smuzhiyun 	xqspi->genfifoentry = genfifoentry;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if ((transfer_len) < GQSPI_GENFIFO_IMM_DATA_MASK) {
588*4882a593Smuzhiyun 		genfifoentry &= ~GQSPI_GENFIFO_IMM_DATA_MASK;
589*4882a593Smuzhiyun 		genfifoentry |= transfer_len;
590*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, genfifoentry);
591*4882a593Smuzhiyun 	} else {
592*4882a593Smuzhiyun 		int tempcount = transfer_len;
593*4882a593Smuzhiyun 		u32 exponent = 8;	/* 2^8 = 256 */
594*4882a593Smuzhiyun 		u8 imm_data = tempcount & 0xFF;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		tempcount &= ~(tempcount & 0xFF);
597*4882a593Smuzhiyun 		/* Immediate entry */
598*4882a593Smuzhiyun 		if (tempcount != 0) {
599*4882a593Smuzhiyun 			/* Exponent entries */
600*4882a593Smuzhiyun 			genfifoentry |= GQSPI_GENFIFO_EXP;
601*4882a593Smuzhiyun 			while (tempcount != 0) {
602*4882a593Smuzhiyun 				if (tempcount & GQSPI_GENFIFO_EXP_START) {
603*4882a593Smuzhiyun 					genfifoentry &=
604*4882a593Smuzhiyun 						~GQSPI_GENFIFO_IMM_DATA_MASK;
605*4882a593Smuzhiyun 					genfifoentry |= exponent;
606*4882a593Smuzhiyun 					zynqmp_gqspi_write(xqspi,
607*4882a593Smuzhiyun 							   GQSPI_GEN_FIFO_OFST,
608*4882a593Smuzhiyun 							   genfifoentry);
609*4882a593Smuzhiyun 				}
610*4882a593Smuzhiyun 				tempcount = tempcount >> 1;
611*4882a593Smuzhiyun 				exponent++;
612*4882a593Smuzhiyun 			}
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 		if (imm_data != 0) {
615*4882a593Smuzhiyun 			genfifoentry &= ~GQSPI_GENFIFO_EXP;
616*4882a593Smuzhiyun 			genfifoentry &= ~GQSPI_GENFIFO_IMM_DATA_MASK;
617*4882a593Smuzhiyun 			genfifoentry |= (u8)(imm_data & 0xFF);
618*4882a593Smuzhiyun 			zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST,
619*4882a593Smuzhiyun 					   genfifoentry);
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 	if (xqspi->mode == GQSPI_MODE_IO && xqspi->rxbuf) {
623*4882a593Smuzhiyun 		/* Dummy generic FIFO entry */
624*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, 0x0);
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun /**
629*4882a593Smuzhiyun  * zynqmp_process_dma_irq - Handler for DMA done interrupt of QSPI
630*4882a593Smuzhiyun  *				controller
631*4882a593Smuzhiyun  * @xqspi:	zynqmp_qspi instance pointer
632*4882a593Smuzhiyun  *
633*4882a593Smuzhiyun  * This function handles DMA interrupt only.
634*4882a593Smuzhiyun  */
zynqmp_process_dma_irq(struct zynqmp_qspi * xqspi)635*4882a593Smuzhiyun static void zynqmp_process_dma_irq(struct zynqmp_qspi *xqspi)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	u32 config_reg, genfifoentry;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	dma_unmap_single(xqspi->dev, xqspi->dma_addr,
640*4882a593Smuzhiyun 			 xqspi->dma_rx_bytes, DMA_FROM_DEVICE);
641*4882a593Smuzhiyun 	xqspi->rxbuf += xqspi->dma_rx_bytes;
642*4882a593Smuzhiyun 	xqspi->bytes_to_receive -= xqspi->dma_rx_bytes;
643*4882a593Smuzhiyun 	xqspi->dma_rx_bytes = 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* Disabling the DMA interrupts */
646*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_I_DIS_OFST,
647*4882a593Smuzhiyun 			   GQSPI_QSPIDMA_DST_I_EN_DONE_MASK);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (xqspi->bytes_to_receive > 0) {
650*4882a593Smuzhiyun 		/* Switch to IO mode,for remaining bytes to receive */
651*4882a593Smuzhiyun 		config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
652*4882a593Smuzhiyun 		config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
653*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		/* Initiate the transfer of remaining bytes */
656*4882a593Smuzhiyun 		genfifoentry = xqspi->genfifoentry;
657*4882a593Smuzhiyun 		genfifoentry |= xqspi->bytes_to_receive;
658*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, genfifoentry);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		/* Dummy generic FIFO entry */
661*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, 0x0);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 		/* Manual start */
664*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
665*4882a593Smuzhiyun 				   (zynqmp_gqspi_read(xqspi,
666*4882a593Smuzhiyun 						      GQSPI_CONFIG_OFST) |
667*4882a593Smuzhiyun 				   GQSPI_CFG_START_GEN_FIFO_MASK));
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		/* Enable the RX interrupts for IO mode */
670*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
671*4882a593Smuzhiyun 				   GQSPI_IER_GENFIFOEMPTY_MASK |
672*4882a593Smuzhiyun 				   GQSPI_IER_RXNEMPTY_MASK |
673*4882a593Smuzhiyun 				   GQSPI_IER_RXEMPTY_MASK);
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun /**
678*4882a593Smuzhiyun  * zynqmp_qspi_irq - Interrupt service routine of the QSPI controller
679*4882a593Smuzhiyun  * @irq:	IRQ number
680*4882a593Smuzhiyun  * @dev_id:	Pointer to the xqspi structure
681*4882a593Smuzhiyun  *
682*4882a593Smuzhiyun  * This function handles TX empty only.
683*4882a593Smuzhiyun  * On TX empty interrupt this function reads the received data from RX FIFO
684*4882a593Smuzhiyun  * and fills the TX FIFO if there is any data remaining to be transferred.
685*4882a593Smuzhiyun  *
686*4882a593Smuzhiyun  * Return:	IRQ_HANDLED when interrupt is handled
687*4882a593Smuzhiyun  *		IRQ_NONE otherwise.
688*4882a593Smuzhiyun  */
zynqmp_qspi_irq(int irq,void * dev_id)689*4882a593Smuzhiyun static irqreturn_t zynqmp_qspi_irq(int irq, void *dev_id)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = (struct zynqmp_qspi *)dev_id;
692*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
693*4882a593Smuzhiyun 	u32 status, mask, dma_status = 0;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	status = zynqmp_gqspi_read(xqspi, GQSPI_ISR_OFST);
696*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_ISR_OFST, status);
697*4882a593Smuzhiyun 	mask = (status & ~(zynqmp_gqspi_read(xqspi, GQSPI_IMASK_OFST)));
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* Read and clear DMA status */
700*4882a593Smuzhiyun 	if (xqspi->mode == GQSPI_MODE_DMA) {
701*4882a593Smuzhiyun 		dma_status =
702*4882a593Smuzhiyun 			zynqmp_gqspi_read(xqspi, GQSPI_QSPIDMA_DST_I_STS_OFST);
703*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_I_STS_OFST,
704*4882a593Smuzhiyun 				   dma_status);
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (mask & GQSPI_ISR_TXNOT_FULL_MASK) {
708*4882a593Smuzhiyun 		zynqmp_qspi_filltxfifo(xqspi, GQSPI_TX_FIFO_FILL);
709*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (dma_status & GQSPI_QSPIDMA_DST_I_STS_DONE_MASK) {
713*4882a593Smuzhiyun 		zynqmp_process_dma_irq(xqspi);
714*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
715*4882a593Smuzhiyun 	} else if (!(mask & GQSPI_IER_RXEMPTY_MASK) &&
716*4882a593Smuzhiyun 			(mask & GQSPI_IER_GENFIFOEMPTY_MASK)) {
717*4882a593Smuzhiyun 		zynqmp_qspi_readrxfifo(xqspi, GQSPI_RX_FIFO_FILL);
718*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if (xqspi->bytes_to_receive == 0 && xqspi->bytes_to_transfer == 0 &&
722*4882a593Smuzhiyun 	    ((status & GQSPI_IRQ_MASK) == GQSPI_IRQ_MASK)) {
723*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_IDR_OFST, GQSPI_ISR_IDR_MASK);
724*4882a593Smuzhiyun 		complete(&xqspi->data_completion);
725*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 	return ret;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /**
731*4882a593Smuzhiyun  * zynqmp_qspi_setuprxdma - This function sets up the RX DMA operation
732*4882a593Smuzhiyun  * @xqspi:	xqspi is a pointer to the GQSPI instance.
733*4882a593Smuzhiyun  */
zynqmp_qspi_setuprxdma(struct zynqmp_qspi * xqspi)734*4882a593Smuzhiyun static int zynqmp_qspi_setuprxdma(struct zynqmp_qspi *xqspi)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	u32 rx_bytes, rx_rem, config_reg;
737*4882a593Smuzhiyun 	dma_addr_t addr;
738*4882a593Smuzhiyun 	u64 dma_align =  (u64)(uintptr_t)xqspi->rxbuf;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (xqspi->bytes_to_receive < 8 ||
741*4882a593Smuzhiyun 	    ((dma_align & GQSPI_DMA_UNALIGN) != 0x0)) {
742*4882a593Smuzhiyun 		/* Setting to IO mode */
743*4882a593Smuzhiyun 		config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
744*4882a593Smuzhiyun 		config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
745*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
746*4882a593Smuzhiyun 		xqspi->mode = GQSPI_MODE_IO;
747*4882a593Smuzhiyun 		xqspi->dma_rx_bytes = 0;
748*4882a593Smuzhiyun 		return 0;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	rx_rem = xqspi->bytes_to_receive % 4;
752*4882a593Smuzhiyun 	rx_bytes = (xqspi->bytes_to_receive - rx_rem);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	addr = dma_map_single(xqspi->dev, (void *)xqspi->rxbuf,
755*4882a593Smuzhiyun 			      rx_bytes, DMA_FROM_DEVICE);
756*4882a593Smuzhiyun 	if (dma_mapping_error(xqspi->dev, addr)) {
757*4882a593Smuzhiyun 		dev_err(xqspi->dev, "ERR:rxdma:memory not mapped\n");
758*4882a593Smuzhiyun 		return -ENOMEM;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	xqspi->dma_rx_bytes = rx_bytes;
762*4882a593Smuzhiyun 	xqspi->dma_addr = addr;
763*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_ADDR_OFST,
764*4882a593Smuzhiyun 			   (u32)(addr & 0xffffffff));
765*4882a593Smuzhiyun 	addr = ((addr >> 16) >> 16);
766*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_ADDR_MSB_OFST,
767*4882a593Smuzhiyun 			   ((u32)addr) & 0xfff);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	/* Enabling the DMA mode */
770*4882a593Smuzhiyun 	config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
771*4882a593Smuzhiyun 	config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
772*4882a593Smuzhiyun 	config_reg |= GQSPI_CFG_MODE_EN_DMA_MASK;
773*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* Switch to DMA mode */
776*4882a593Smuzhiyun 	xqspi->mode = GQSPI_MODE_DMA;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/* Write the number of bytes to transfer */
779*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_SIZE_OFST, rx_bytes);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun /**
785*4882a593Smuzhiyun  * zynqmp_qspi_write_op - This function sets up the GENFIFO entries,
786*4882a593Smuzhiyun  *			TX FIFO, and fills the TX FIFO with as many
787*4882a593Smuzhiyun  *			bytes as possible.
788*4882a593Smuzhiyun  * @xqspi:	Pointer to the GQSPI instance.
789*4882a593Smuzhiyun  * @tx_nbits:	Transfer buswidth.
790*4882a593Smuzhiyun  * @genfifoentry:	Variable in which GENFIFO mask is returned
791*4882a593Smuzhiyun  *			to calling function
792*4882a593Smuzhiyun  */
zynqmp_qspi_write_op(struct zynqmp_qspi * xqspi,u8 tx_nbits,u32 genfifoentry)793*4882a593Smuzhiyun static void zynqmp_qspi_write_op(struct zynqmp_qspi *xqspi, u8 tx_nbits,
794*4882a593Smuzhiyun 				 u32 genfifoentry)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	u32 config_reg;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	zynqmp_qspi_fillgenfifo(xqspi, tx_nbits, genfifoentry);
799*4882a593Smuzhiyun 	zynqmp_qspi_filltxfifo(xqspi, GQSPI_TXD_DEPTH);
800*4882a593Smuzhiyun 	if (xqspi->mode == GQSPI_MODE_DMA) {
801*4882a593Smuzhiyun 		config_reg = zynqmp_gqspi_read(xqspi,
802*4882a593Smuzhiyun 					       GQSPI_CONFIG_OFST);
803*4882a593Smuzhiyun 		config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
804*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
805*4882a593Smuzhiyun 				   config_reg);
806*4882a593Smuzhiyun 		xqspi->mode = GQSPI_MODE_IO;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun /**
811*4882a593Smuzhiyun  * zynqmp_qspi_read_op - This function sets up the GENFIFO entries and
812*4882a593Smuzhiyun  *				RX DMA operation.
813*4882a593Smuzhiyun  * @xqspi:	xqspi is a pointer to the GQSPI instance.
814*4882a593Smuzhiyun  * @rx_nbits:	Receive buswidth.
815*4882a593Smuzhiyun  * @genfifoentry:	genfifoentry is pointer to the variable in which
816*4882a593Smuzhiyun  *			GENFIFO	mask is returned to calling function
817*4882a593Smuzhiyun  */
zynqmp_qspi_read_op(struct zynqmp_qspi * xqspi,u8 rx_nbits,u32 genfifoentry)818*4882a593Smuzhiyun static int zynqmp_qspi_read_op(struct zynqmp_qspi *xqspi, u8 rx_nbits,
819*4882a593Smuzhiyun 				u32 genfifoentry)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	int ret;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	ret = zynqmp_qspi_setuprxdma(xqspi);
824*4882a593Smuzhiyun 	if (ret)
825*4882a593Smuzhiyun 		return ret;
826*4882a593Smuzhiyun 	zynqmp_qspi_fillgenfifo(xqspi, rx_nbits, genfifoentry);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	return 0;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun /**
832*4882a593Smuzhiyun  * zynqmp_qspi_suspend - Suspend method for the QSPI driver
833*4882a593Smuzhiyun  * @dev:	Address of the platform_device structure
834*4882a593Smuzhiyun  *
835*4882a593Smuzhiyun  * This function stops the QSPI driver queue and disables the QSPI controller
836*4882a593Smuzhiyun  *
837*4882a593Smuzhiyun  * Return:	Always 0
838*4882a593Smuzhiyun  */
zynqmp_qspi_suspend(struct device * dev)839*4882a593Smuzhiyun static int __maybe_unused zynqmp_qspi_suspend(struct device *dev)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = dev_get_drvdata(dev);
842*4882a593Smuzhiyun 	struct spi_controller *ctlr = xqspi->ctlr;
843*4882a593Smuzhiyun 	int ret;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	ret = spi_controller_suspend(ctlr);
846*4882a593Smuzhiyun 	if (ret)
847*4882a593Smuzhiyun 		return ret;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, 0x0);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return 0;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun /**
855*4882a593Smuzhiyun  * zynqmp_qspi_resume - Resume method for the QSPI driver
856*4882a593Smuzhiyun  * @dev:	Address of the platform_device structure
857*4882a593Smuzhiyun  *
858*4882a593Smuzhiyun  * The function starts the QSPI driver queue and initializes the QSPI
859*4882a593Smuzhiyun  * controller
860*4882a593Smuzhiyun  *
861*4882a593Smuzhiyun  * Return:	0 on success; error value otherwise
862*4882a593Smuzhiyun  */
zynqmp_qspi_resume(struct device * dev)863*4882a593Smuzhiyun static int __maybe_unused zynqmp_qspi_resume(struct device *dev)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = dev_get_drvdata(dev);
866*4882a593Smuzhiyun 	struct spi_controller *ctlr = xqspi->ctlr;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, GQSPI_EN_MASK);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	spi_controller_resume(ctlr);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	return 0;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun /**
876*4882a593Smuzhiyun  * zynqmp_runtime_suspend - Runtime suspend method for the SPI driver
877*4882a593Smuzhiyun  * @dev:	Address of the platform_device structure
878*4882a593Smuzhiyun  *
879*4882a593Smuzhiyun  * This function disables the clocks
880*4882a593Smuzhiyun  *
881*4882a593Smuzhiyun  * Return:	Always 0
882*4882a593Smuzhiyun  */
zynqmp_runtime_suspend(struct device * dev)883*4882a593Smuzhiyun static int __maybe_unused zynqmp_runtime_suspend(struct device *dev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = dev_get_drvdata(dev);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	clk_disable_unprepare(xqspi->refclk);
888*4882a593Smuzhiyun 	clk_disable_unprepare(xqspi->pclk);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	return 0;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /**
894*4882a593Smuzhiyun  * zynqmp_runtime_resume - Runtime resume method for the SPI driver
895*4882a593Smuzhiyun  * @dev:	Address of the platform_device structure
896*4882a593Smuzhiyun  *
897*4882a593Smuzhiyun  * This function enables the clocks
898*4882a593Smuzhiyun  *
899*4882a593Smuzhiyun  * Return:	0 on success and error value on error
900*4882a593Smuzhiyun  */
zynqmp_runtime_resume(struct device * dev)901*4882a593Smuzhiyun static int __maybe_unused zynqmp_runtime_resume(struct device *dev)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = dev_get_drvdata(dev);
904*4882a593Smuzhiyun 	int ret;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	ret = clk_prepare_enable(xqspi->pclk);
907*4882a593Smuzhiyun 	if (ret) {
908*4882a593Smuzhiyun 		dev_err(dev, "Cannot enable APB clock.\n");
909*4882a593Smuzhiyun 		return ret;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	ret = clk_prepare_enable(xqspi->refclk);
913*4882a593Smuzhiyun 	if (ret) {
914*4882a593Smuzhiyun 		dev_err(dev, "Cannot enable device clock.\n");
915*4882a593Smuzhiyun 		clk_disable_unprepare(xqspi->pclk);
916*4882a593Smuzhiyun 		return ret;
917*4882a593Smuzhiyun 	}
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	return 0;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun /**
923*4882a593Smuzhiyun  * zynqmp_qspi_exec_op() - Initiates the QSPI transfer
924*4882a593Smuzhiyun  * @mem: The SPI memory
925*4882a593Smuzhiyun  * @op: The memory operation to execute
926*4882a593Smuzhiyun  *
927*4882a593Smuzhiyun  * Executes a memory operation.
928*4882a593Smuzhiyun  *
929*4882a593Smuzhiyun  * This function first selects the chip and starts the memory operation.
930*4882a593Smuzhiyun  *
931*4882a593Smuzhiyun  * Return: 0 in case of success, a negative error code otherwise.
932*4882a593Smuzhiyun  */
zynqmp_qspi_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)933*4882a593Smuzhiyun static int zynqmp_qspi_exec_op(struct spi_mem *mem,
934*4882a593Smuzhiyun 			       const struct spi_mem_op *op)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = spi_controller_get_devdata
937*4882a593Smuzhiyun 				    (mem->spi->master);
938*4882a593Smuzhiyun 	int err = 0, i;
939*4882a593Smuzhiyun 	u32 genfifoentry = 0;
940*4882a593Smuzhiyun 	u16 opcode = op->cmd.opcode;
941*4882a593Smuzhiyun 	u64 opaddr;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	dev_dbg(xqspi->dev, "cmd:%#x mode:%d.%d.%d.%d\n",
944*4882a593Smuzhiyun 		op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
945*4882a593Smuzhiyun 		op->dummy.buswidth, op->data.buswidth);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	mutex_lock(&xqspi->op_lock);
948*4882a593Smuzhiyun 	zynqmp_qspi_config_op(xqspi, mem->spi);
949*4882a593Smuzhiyun 	zynqmp_qspi_chipselect(mem->spi, false);
950*4882a593Smuzhiyun 	genfifoentry |= xqspi->genfifocs;
951*4882a593Smuzhiyun 	genfifoentry |= xqspi->genfifobus;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if (op->cmd.opcode) {
954*4882a593Smuzhiyun 		reinit_completion(&xqspi->data_completion);
955*4882a593Smuzhiyun 		xqspi->txbuf = &opcode;
956*4882a593Smuzhiyun 		xqspi->rxbuf = NULL;
957*4882a593Smuzhiyun 		xqspi->bytes_to_transfer = op->cmd.nbytes;
958*4882a593Smuzhiyun 		xqspi->bytes_to_receive = 0;
959*4882a593Smuzhiyun 		zynqmp_qspi_write_op(xqspi, op->cmd.buswidth, genfifoentry);
960*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
961*4882a593Smuzhiyun 				   zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST) |
962*4882a593Smuzhiyun 				   GQSPI_CFG_START_GEN_FIFO_MASK);
963*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
964*4882a593Smuzhiyun 				   GQSPI_IER_GENFIFOEMPTY_MASK |
965*4882a593Smuzhiyun 				   GQSPI_IER_TXNOT_FULL_MASK);
966*4882a593Smuzhiyun 		if (!wait_for_completion_timeout
967*4882a593Smuzhiyun 		    (&xqspi->data_completion, msecs_to_jiffies(1000))) {
968*4882a593Smuzhiyun 			err = -ETIMEDOUT;
969*4882a593Smuzhiyun 			goto return_err;
970*4882a593Smuzhiyun 		}
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (op->addr.nbytes) {
974*4882a593Smuzhiyun 		xqspi->txbuf = &opaddr;
975*4882a593Smuzhiyun 		for (i = 0; i < op->addr.nbytes; i++) {
976*4882a593Smuzhiyun 			*(((u8 *)xqspi->txbuf) + i) = op->addr.val >>
977*4882a593Smuzhiyun 					(8 * (op->addr.nbytes - i - 1));
978*4882a593Smuzhiyun 		}
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 		reinit_completion(&xqspi->data_completion);
981*4882a593Smuzhiyun 		xqspi->rxbuf = NULL;
982*4882a593Smuzhiyun 		xqspi->bytes_to_transfer = op->addr.nbytes;
983*4882a593Smuzhiyun 		xqspi->bytes_to_receive = 0;
984*4882a593Smuzhiyun 		zynqmp_qspi_write_op(xqspi, op->addr.buswidth, genfifoentry);
985*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
986*4882a593Smuzhiyun 				   zynqmp_gqspi_read(xqspi,
987*4882a593Smuzhiyun 						     GQSPI_CONFIG_OFST) |
988*4882a593Smuzhiyun 				   GQSPI_CFG_START_GEN_FIFO_MASK);
989*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
990*4882a593Smuzhiyun 				   GQSPI_IER_TXEMPTY_MASK |
991*4882a593Smuzhiyun 				   GQSPI_IER_GENFIFOEMPTY_MASK |
992*4882a593Smuzhiyun 				   GQSPI_IER_TXNOT_FULL_MASK);
993*4882a593Smuzhiyun 		if (!wait_for_completion_timeout
994*4882a593Smuzhiyun 		    (&xqspi->data_completion, msecs_to_jiffies(1000))) {
995*4882a593Smuzhiyun 			err = -ETIMEDOUT;
996*4882a593Smuzhiyun 			goto return_err;
997*4882a593Smuzhiyun 		}
998*4882a593Smuzhiyun 	}
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (op->dummy.nbytes) {
1001*4882a593Smuzhiyun 		xqspi->txbuf = NULL;
1002*4882a593Smuzhiyun 		xqspi->rxbuf = NULL;
1003*4882a593Smuzhiyun 		/*
1004*4882a593Smuzhiyun 		 * xqspi->bytes_to_transfer here represents the dummy circles
1005*4882a593Smuzhiyun 		 * which need to be sent.
1006*4882a593Smuzhiyun 		 */
1007*4882a593Smuzhiyun 		xqspi->bytes_to_transfer = op->dummy.nbytes * 8 / op->dummy.buswidth;
1008*4882a593Smuzhiyun 		xqspi->bytes_to_receive = 0;
1009*4882a593Smuzhiyun 		/*
1010*4882a593Smuzhiyun 		 * Using op->data.buswidth instead of op->dummy.buswidth here because
1011*4882a593Smuzhiyun 		 * we need to use it to configure the correct SPI mode.
1012*4882a593Smuzhiyun 		 */
1013*4882a593Smuzhiyun 		zynqmp_qspi_write_op(xqspi, op->data.buswidth,
1014*4882a593Smuzhiyun 				     genfifoentry);
1015*4882a593Smuzhiyun 		zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
1016*4882a593Smuzhiyun 				   zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST) |
1017*4882a593Smuzhiyun 				   GQSPI_CFG_START_GEN_FIFO_MASK);
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	if (op->data.nbytes) {
1021*4882a593Smuzhiyun 		reinit_completion(&xqspi->data_completion);
1022*4882a593Smuzhiyun 		if (op->data.dir == SPI_MEM_DATA_OUT) {
1023*4882a593Smuzhiyun 			xqspi->txbuf = (u8 *)op->data.buf.out;
1024*4882a593Smuzhiyun 			xqspi->rxbuf = NULL;
1025*4882a593Smuzhiyun 			xqspi->bytes_to_transfer = op->data.nbytes;
1026*4882a593Smuzhiyun 			xqspi->bytes_to_receive = 0;
1027*4882a593Smuzhiyun 			zynqmp_qspi_write_op(xqspi, op->data.buswidth,
1028*4882a593Smuzhiyun 					     genfifoentry);
1029*4882a593Smuzhiyun 			zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
1030*4882a593Smuzhiyun 					   zynqmp_gqspi_read
1031*4882a593Smuzhiyun 					   (xqspi, GQSPI_CONFIG_OFST) |
1032*4882a593Smuzhiyun 					   GQSPI_CFG_START_GEN_FIFO_MASK);
1033*4882a593Smuzhiyun 			zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
1034*4882a593Smuzhiyun 					   GQSPI_IER_TXEMPTY_MASK |
1035*4882a593Smuzhiyun 					   GQSPI_IER_GENFIFOEMPTY_MASK |
1036*4882a593Smuzhiyun 					   GQSPI_IER_TXNOT_FULL_MASK);
1037*4882a593Smuzhiyun 		} else {
1038*4882a593Smuzhiyun 			xqspi->txbuf = NULL;
1039*4882a593Smuzhiyun 			xqspi->rxbuf = (u8 *)op->data.buf.in;
1040*4882a593Smuzhiyun 			xqspi->bytes_to_receive = op->data.nbytes;
1041*4882a593Smuzhiyun 			xqspi->bytes_to_transfer = 0;
1042*4882a593Smuzhiyun 			err = zynqmp_qspi_read_op(xqspi, op->data.buswidth,
1043*4882a593Smuzhiyun 					    genfifoentry);
1044*4882a593Smuzhiyun 			if (err)
1045*4882a593Smuzhiyun 				goto return_err;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 			zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
1048*4882a593Smuzhiyun 					   zynqmp_gqspi_read
1049*4882a593Smuzhiyun 					   (xqspi, GQSPI_CONFIG_OFST) |
1050*4882a593Smuzhiyun 					   GQSPI_CFG_START_GEN_FIFO_MASK);
1051*4882a593Smuzhiyun 			if (xqspi->mode == GQSPI_MODE_DMA) {
1052*4882a593Smuzhiyun 				zynqmp_gqspi_write
1053*4882a593Smuzhiyun 					(xqspi, GQSPI_QSPIDMA_DST_I_EN_OFST,
1054*4882a593Smuzhiyun 					 GQSPI_QSPIDMA_DST_I_EN_DONE_MASK);
1055*4882a593Smuzhiyun 			} else {
1056*4882a593Smuzhiyun 				zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
1057*4882a593Smuzhiyun 						   GQSPI_IER_GENFIFOEMPTY_MASK |
1058*4882a593Smuzhiyun 						   GQSPI_IER_RXNEMPTY_MASK |
1059*4882a593Smuzhiyun 						   GQSPI_IER_RXEMPTY_MASK);
1060*4882a593Smuzhiyun 			}
1061*4882a593Smuzhiyun 		}
1062*4882a593Smuzhiyun 		if (!wait_for_completion_timeout
1063*4882a593Smuzhiyun 		    (&xqspi->data_completion, msecs_to_jiffies(1000)))
1064*4882a593Smuzhiyun 			err = -ETIMEDOUT;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun return_err:
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	zynqmp_qspi_chipselect(mem->spi, true);
1070*4882a593Smuzhiyun 	mutex_unlock(&xqspi->op_lock);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	return err;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun static const struct dev_pm_ops zynqmp_qspi_dev_pm_ops = {
1076*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(zynqmp_runtime_suspend,
1077*4882a593Smuzhiyun 			   zynqmp_runtime_resume, NULL)
1078*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(zynqmp_qspi_suspend, zynqmp_qspi_resume)
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun static const struct spi_controller_mem_ops zynqmp_qspi_mem_ops = {
1082*4882a593Smuzhiyun 	.exec_op = zynqmp_qspi_exec_op,
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun /**
1086*4882a593Smuzhiyun  * zynqmp_qspi_probe - Probe method for the QSPI driver
1087*4882a593Smuzhiyun  * @pdev:	Pointer to the platform_device structure
1088*4882a593Smuzhiyun  *
1089*4882a593Smuzhiyun  * This function initializes the driver data structures and the hardware.
1090*4882a593Smuzhiyun  *
1091*4882a593Smuzhiyun  * Return:	0 on success; error value otherwise
1092*4882a593Smuzhiyun  */
zynqmp_qspi_probe(struct platform_device * pdev)1093*4882a593Smuzhiyun static int zynqmp_qspi_probe(struct platform_device *pdev)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	int ret = 0;
1096*4882a593Smuzhiyun 	struct spi_controller *ctlr;
1097*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi;
1098*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1099*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	ctlr = spi_alloc_master(&pdev->dev, sizeof(*xqspi));
1102*4882a593Smuzhiyun 	if (!ctlr)
1103*4882a593Smuzhiyun 		return -ENOMEM;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	xqspi = spi_controller_get_devdata(ctlr);
1106*4882a593Smuzhiyun 	xqspi->dev = dev;
1107*4882a593Smuzhiyun 	xqspi->ctlr = ctlr;
1108*4882a593Smuzhiyun 	platform_set_drvdata(pdev, xqspi);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	xqspi->regs = devm_platform_ioremap_resource(pdev, 0);
1111*4882a593Smuzhiyun 	if (IS_ERR(xqspi->regs)) {
1112*4882a593Smuzhiyun 		ret = PTR_ERR(xqspi->regs);
1113*4882a593Smuzhiyun 		goto remove_master;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	xqspi->pclk = devm_clk_get(&pdev->dev, "pclk");
1117*4882a593Smuzhiyun 	if (IS_ERR(xqspi->pclk)) {
1118*4882a593Smuzhiyun 		dev_err(dev, "pclk clock not found.\n");
1119*4882a593Smuzhiyun 		ret = PTR_ERR(xqspi->pclk);
1120*4882a593Smuzhiyun 		goto remove_master;
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	xqspi->refclk = devm_clk_get(&pdev->dev, "ref_clk");
1124*4882a593Smuzhiyun 	if (IS_ERR(xqspi->refclk)) {
1125*4882a593Smuzhiyun 		dev_err(dev, "ref_clk clock not found.\n");
1126*4882a593Smuzhiyun 		ret = PTR_ERR(xqspi->refclk);
1127*4882a593Smuzhiyun 		goto remove_master;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	ret = clk_prepare_enable(xqspi->pclk);
1131*4882a593Smuzhiyun 	if (ret) {
1132*4882a593Smuzhiyun 		dev_err(dev, "Unable to enable APB clock.\n");
1133*4882a593Smuzhiyun 		goto remove_master;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	ret = clk_prepare_enable(xqspi->refclk);
1137*4882a593Smuzhiyun 	if (ret) {
1138*4882a593Smuzhiyun 		dev_err(dev, "Unable to enable device clock.\n");
1139*4882a593Smuzhiyun 		goto clk_dis_pclk;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	init_completion(&xqspi->data_completion);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	mutex_init(&xqspi->op_lock);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
1147*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1148*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
1149*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1150*4882a593Smuzhiyun 	/* QSPI controller initializations */
1151*4882a593Smuzhiyun 	zynqmp_qspi_init_hw(xqspi);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&pdev->dev);
1154*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&pdev->dev);
1155*4882a593Smuzhiyun 	xqspi->irq = platform_get_irq(pdev, 0);
1156*4882a593Smuzhiyun 	if (xqspi->irq <= 0) {
1157*4882a593Smuzhiyun 		ret = -ENXIO;
1158*4882a593Smuzhiyun 		goto clk_dis_all;
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, xqspi->irq, zynqmp_qspi_irq,
1161*4882a593Smuzhiyun 			       0, pdev->name, xqspi);
1162*4882a593Smuzhiyun 	if (ret != 0) {
1163*4882a593Smuzhiyun 		ret = -ENXIO;
1164*4882a593Smuzhiyun 		dev_err(dev, "request_irq failed\n");
1165*4882a593Smuzhiyun 		goto clk_dis_all;
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
1169*4882a593Smuzhiyun 	if (ret)
1170*4882a593Smuzhiyun 		goto clk_dis_all;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
1173*4882a593Smuzhiyun 	ctlr->num_chipselect = GQSPI_DEFAULT_NUM_CS;
1174*4882a593Smuzhiyun 	ctlr->mem_ops = &zynqmp_qspi_mem_ops;
1175*4882a593Smuzhiyun 	ctlr->setup = zynqmp_qspi_setup_op;
1176*4882a593Smuzhiyun 	ctlr->max_speed_hz = clk_get_rate(xqspi->refclk) / 2;
1177*4882a593Smuzhiyun 	ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
1178*4882a593Smuzhiyun 	ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD |
1179*4882a593Smuzhiyun 			    SPI_TX_DUAL | SPI_TX_QUAD;
1180*4882a593Smuzhiyun 	ctlr->dev.of_node = np;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
1183*4882a593Smuzhiyun 	if (ret) {
1184*4882a593Smuzhiyun 		dev_err(&pdev->dev, "spi_register_controller failed\n");
1185*4882a593Smuzhiyun 		goto clk_dis_all;
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	return 0;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun clk_dis_all:
1191*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
1192*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1193*4882a593Smuzhiyun 	clk_disable_unprepare(xqspi->refclk);
1194*4882a593Smuzhiyun clk_dis_pclk:
1195*4882a593Smuzhiyun 	clk_disable_unprepare(xqspi->pclk);
1196*4882a593Smuzhiyun remove_master:
1197*4882a593Smuzhiyun 	spi_controller_put(ctlr);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	return ret;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun /**
1203*4882a593Smuzhiyun  * zynqmp_qspi_remove - Remove method for the QSPI driver
1204*4882a593Smuzhiyun  * @pdev:	Pointer to the platform_device structure
1205*4882a593Smuzhiyun  *
1206*4882a593Smuzhiyun  * This function is called if a device is physically removed from the system or
1207*4882a593Smuzhiyun  * if the driver module is being unloaded. It frees all resources allocated to
1208*4882a593Smuzhiyun  * the device.
1209*4882a593Smuzhiyun  *
1210*4882a593Smuzhiyun  * Return:	0 Always
1211*4882a593Smuzhiyun  */
zynqmp_qspi_remove(struct platform_device * pdev)1212*4882a593Smuzhiyun static int zynqmp_qspi_remove(struct platform_device *pdev)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	struct zynqmp_qspi *xqspi = platform_get_drvdata(pdev);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, 0x0);
1217*4882a593Smuzhiyun 	clk_disable_unprepare(xqspi->refclk);
1218*4882a593Smuzhiyun 	clk_disable_unprepare(xqspi->pclk);
1219*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
1220*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	return 0;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun static const struct of_device_id zynqmp_qspi_of_match[] = {
1226*4882a593Smuzhiyun 	{ .compatible = "xlnx,zynqmp-qspi-1.0", },
1227*4882a593Smuzhiyun 	{ /* End of table */ }
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zynqmp_qspi_of_match);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun static struct platform_driver zynqmp_qspi_driver = {
1233*4882a593Smuzhiyun 	.probe = zynqmp_qspi_probe,
1234*4882a593Smuzhiyun 	.remove = zynqmp_qspi_remove,
1235*4882a593Smuzhiyun 	.driver = {
1236*4882a593Smuzhiyun 		.name = "zynqmp-qspi",
1237*4882a593Smuzhiyun 		.of_match_table = zynqmp_qspi_of_match,
1238*4882a593Smuzhiyun 		.pm = &zynqmp_qspi_dev_pm_ops,
1239*4882a593Smuzhiyun 	},
1240*4882a593Smuzhiyun };
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun module_platform_driver(zynqmp_qspi_driver);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx, Inc.");
1245*4882a593Smuzhiyun MODULE_DESCRIPTION("Xilinx Zynqmp QSPI driver");
1246*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1247