1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SPI bus driver for the Topcliff PCH used by Intel SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/wait.h>
11*4882a593Smuzhiyun #include <linux/spi/spi.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/spi/spidev.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/dmaengine.h>
20*4882a593Smuzhiyun #include <linux/pch_dma.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Register offsets */
23*4882a593Smuzhiyun #define PCH_SPCR 0x00 /* SPI control register */
24*4882a593Smuzhiyun #define PCH_SPBRR 0x04 /* SPI baud rate register */
25*4882a593Smuzhiyun #define PCH_SPSR 0x08 /* SPI status register */
26*4882a593Smuzhiyun #define PCH_SPDWR 0x0C /* SPI write data register */
27*4882a593Smuzhiyun #define PCH_SPDRR 0x10 /* SPI read data register */
28*4882a593Smuzhiyun #define PCH_SSNXCR 0x18 /* SSN Expand Control Register */
29*4882a593Smuzhiyun #define PCH_SRST 0x1C /* SPI reset register */
30*4882a593Smuzhiyun #define PCH_ADDRESS_SIZE 0x20
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define PCH_SPSR_TFD 0x000007C0
33*4882a593Smuzhiyun #define PCH_SPSR_RFD 0x0000F800
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PCH_READABLE(x) (((x) & PCH_SPSR_RFD)>>11)
36*4882a593Smuzhiyun #define PCH_WRITABLE(x) (((x) & PCH_SPSR_TFD)>>6)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define PCH_RX_THOLD 7
39*4882a593Smuzhiyun #define PCH_RX_THOLD_MAX 15
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define PCH_TX_THOLD 2
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define PCH_MAX_BAUDRATE 5000000
44*4882a593Smuzhiyun #define PCH_MAX_FIFO_DEPTH 16
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define STATUS_RUNNING 1
47*4882a593Smuzhiyun #define STATUS_EXITING 2
48*4882a593Smuzhiyun #define PCH_SLEEP_TIME 10
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SSN_LOW 0x02U
51*4882a593Smuzhiyun #define SSN_HIGH 0x03U
52*4882a593Smuzhiyun #define SSN_NO_CONTROL 0x00U
53*4882a593Smuzhiyun #define PCH_MAX_CS 0xFF
54*4882a593Smuzhiyun #define PCI_DEVICE_ID_GE_SPI 0x8816
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define SPCR_SPE_BIT (1 << 0)
57*4882a593Smuzhiyun #define SPCR_MSTR_BIT (1 << 1)
58*4882a593Smuzhiyun #define SPCR_LSBF_BIT (1 << 4)
59*4882a593Smuzhiyun #define SPCR_CPHA_BIT (1 << 5)
60*4882a593Smuzhiyun #define SPCR_CPOL_BIT (1 << 6)
61*4882a593Smuzhiyun #define SPCR_TFIE_BIT (1 << 8)
62*4882a593Smuzhiyun #define SPCR_RFIE_BIT (1 << 9)
63*4882a593Smuzhiyun #define SPCR_FIE_BIT (1 << 10)
64*4882a593Smuzhiyun #define SPCR_ORIE_BIT (1 << 11)
65*4882a593Smuzhiyun #define SPCR_MDFIE_BIT (1 << 12)
66*4882a593Smuzhiyun #define SPCR_FICLR_BIT (1 << 24)
67*4882a593Smuzhiyun #define SPSR_TFI_BIT (1 << 0)
68*4882a593Smuzhiyun #define SPSR_RFI_BIT (1 << 1)
69*4882a593Smuzhiyun #define SPSR_FI_BIT (1 << 2)
70*4882a593Smuzhiyun #define SPSR_ORF_BIT (1 << 3)
71*4882a593Smuzhiyun #define SPBRR_SIZE_BIT (1 << 10)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PCH_ALL (SPCR_TFIE_BIT|SPCR_RFIE_BIT|SPCR_FIE_BIT|\
74*4882a593Smuzhiyun SPCR_ORIE_BIT|SPCR_MDFIE_BIT)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define SPCR_RFIC_FIELD 20
77*4882a593Smuzhiyun #define SPCR_TFIC_FIELD 16
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define MASK_SPBRR_SPBR_BITS ((1 << 10) - 1)
80*4882a593Smuzhiyun #define MASK_RFIC_SPCR_BITS (0xf << SPCR_RFIC_FIELD)
81*4882a593Smuzhiyun #define MASK_TFIC_SPCR_BITS (0xf << SPCR_TFIC_FIELD)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define PCH_CLOCK_HZ 50000000
84*4882a593Smuzhiyun #define PCH_MAX_SPBR 1023
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Definition for ML7213/ML7223/ML7831 by LAPIS Semiconductor */
87*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7213_SPI 0x802c
88*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7223_SPI 0x800F
89*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7831_SPI 0x8816
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Set the number of SPI instance max
93*4882a593Smuzhiyun * Intel EG20T PCH : 1ch
94*4882a593Smuzhiyun * LAPIS Semiconductor ML7213 IOH : 2ch
95*4882a593Smuzhiyun * LAPIS Semiconductor ML7223 IOH : 1ch
96*4882a593Smuzhiyun * LAPIS Semiconductor ML7831 IOH : 1ch
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun #define PCH_SPI_MAX_DEV 2
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PCH_BUF_SIZE 4096
101*4882a593Smuzhiyun #define PCH_DMA_TRANS_SIZE 12
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static int use_dma = 1;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct pch_spi_dma_ctrl {
106*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_tx;
107*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_rx;
108*4882a593Smuzhiyun struct pch_dma_slave param_tx;
109*4882a593Smuzhiyun struct pch_dma_slave param_rx;
110*4882a593Smuzhiyun struct dma_chan *chan_tx;
111*4882a593Smuzhiyun struct dma_chan *chan_rx;
112*4882a593Smuzhiyun struct scatterlist *sg_tx_p;
113*4882a593Smuzhiyun struct scatterlist *sg_rx_p;
114*4882a593Smuzhiyun struct scatterlist sg_tx;
115*4882a593Smuzhiyun struct scatterlist sg_rx;
116*4882a593Smuzhiyun int nent;
117*4882a593Smuzhiyun void *tx_buf_virt;
118*4882a593Smuzhiyun void *rx_buf_virt;
119*4882a593Smuzhiyun dma_addr_t tx_buf_dma;
120*4882a593Smuzhiyun dma_addr_t rx_buf_dma;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun /**
123*4882a593Smuzhiyun * struct pch_spi_data - Holds the SPI channel specific details
124*4882a593Smuzhiyun * @io_remap_addr: The remapped PCI base address
125*4882a593Smuzhiyun * @io_base_addr: Base address
126*4882a593Smuzhiyun * @master: Pointer to the SPI master structure
127*4882a593Smuzhiyun * @work: Reference to work queue handler
128*4882a593Smuzhiyun * @wait: Wait queue for waking up upon receiving an
129*4882a593Smuzhiyun * interrupt.
130*4882a593Smuzhiyun * @transfer_complete: Status of SPI Transfer
131*4882a593Smuzhiyun * @bcurrent_msg_processing: Status flag for message processing
132*4882a593Smuzhiyun * @lock: Lock for protecting this structure
133*4882a593Smuzhiyun * @queue: SPI Message queue
134*4882a593Smuzhiyun * @status: Status of the SPI driver
135*4882a593Smuzhiyun * @bpw_len: Length of data to be transferred in bits per
136*4882a593Smuzhiyun * word
137*4882a593Smuzhiyun * @transfer_active: Flag showing active transfer
138*4882a593Smuzhiyun * @tx_index: Transmit data count; for bookkeeping during
139*4882a593Smuzhiyun * transfer
140*4882a593Smuzhiyun * @rx_index: Receive data count; for bookkeeping during
141*4882a593Smuzhiyun * transfer
142*4882a593Smuzhiyun * @pkt_tx_buff: Buffer for data to be transmitted
143*4882a593Smuzhiyun * @pkt_rx_buff: Buffer for received data
144*4882a593Smuzhiyun * @n_curnt_chip: The chip number that this SPI driver currently
145*4882a593Smuzhiyun * operates on
146*4882a593Smuzhiyun * @current_chip: Reference to the current chip that this SPI
147*4882a593Smuzhiyun * driver currently operates on
148*4882a593Smuzhiyun * @current_msg: The current message that this SPI driver is
149*4882a593Smuzhiyun * handling
150*4882a593Smuzhiyun * @cur_trans: The current transfer that this SPI driver is
151*4882a593Smuzhiyun * handling
152*4882a593Smuzhiyun * @board_dat: Reference to the SPI device data structure
153*4882a593Smuzhiyun * @plat_dev: platform_device structure
154*4882a593Smuzhiyun * @ch: SPI channel number
155*4882a593Smuzhiyun * @dma: Local DMA information
156*4882a593Smuzhiyun * @use_dma: True if DMA is to be used
157*4882a593Smuzhiyun * @irq_reg_sts: Status of IRQ registration
158*4882a593Smuzhiyun * @save_total_len: Save length while data is being transferred
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun struct pch_spi_data {
161*4882a593Smuzhiyun void __iomem *io_remap_addr;
162*4882a593Smuzhiyun unsigned long io_base_addr;
163*4882a593Smuzhiyun struct spi_master *master;
164*4882a593Smuzhiyun struct work_struct work;
165*4882a593Smuzhiyun wait_queue_head_t wait;
166*4882a593Smuzhiyun u8 transfer_complete;
167*4882a593Smuzhiyun u8 bcurrent_msg_processing;
168*4882a593Smuzhiyun spinlock_t lock;
169*4882a593Smuzhiyun struct list_head queue;
170*4882a593Smuzhiyun u8 status;
171*4882a593Smuzhiyun u32 bpw_len;
172*4882a593Smuzhiyun u8 transfer_active;
173*4882a593Smuzhiyun u32 tx_index;
174*4882a593Smuzhiyun u32 rx_index;
175*4882a593Smuzhiyun u16 *pkt_tx_buff;
176*4882a593Smuzhiyun u16 *pkt_rx_buff;
177*4882a593Smuzhiyun u8 n_curnt_chip;
178*4882a593Smuzhiyun struct spi_device *current_chip;
179*4882a593Smuzhiyun struct spi_message *current_msg;
180*4882a593Smuzhiyun struct spi_transfer *cur_trans;
181*4882a593Smuzhiyun struct pch_spi_board_data *board_dat;
182*4882a593Smuzhiyun struct platform_device *plat_dev;
183*4882a593Smuzhiyun int ch;
184*4882a593Smuzhiyun struct pch_spi_dma_ctrl dma;
185*4882a593Smuzhiyun int use_dma;
186*4882a593Smuzhiyun u8 irq_reg_sts;
187*4882a593Smuzhiyun int save_total_len;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /**
191*4882a593Smuzhiyun * struct pch_spi_board_data - Holds the SPI device specific details
192*4882a593Smuzhiyun * @pdev: Pointer to the PCI device
193*4882a593Smuzhiyun * @suspend_sts: Status of suspend
194*4882a593Smuzhiyun * @num: The number of SPI device instance
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun struct pch_spi_board_data {
197*4882a593Smuzhiyun struct pci_dev *pdev;
198*4882a593Smuzhiyun u8 suspend_sts;
199*4882a593Smuzhiyun int num;
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun struct pch_pd_dev_save {
203*4882a593Smuzhiyun int num;
204*4882a593Smuzhiyun struct platform_device *pd_save[PCH_SPI_MAX_DEV];
205*4882a593Smuzhiyun struct pch_spi_board_data *board_dat;
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static const struct pci_device_id pch_spi_pcidev_id[] = {
209*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_GE_SPI), 1, },
210*4882a593Smuzhiyun { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_SPI), 2, },
211*4882a593Smuzhiyun { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_SPI), 1, },
212*4882a593Smuzhiyun { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_SPI), 1, },
213*4882a593Smuzhiyun { }
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun * pch_spi_writereg() - Performs register writes
218*4882a593Smuzhiyun * @master: Pointer to struct spi_master.
219*4882a593Smuzhiyun * @idx: Register offset.
220*4882a593Smuzhiyun * @val: Value to be written to register.
221*4882a593Smuzhiyun */
pch_spi_writereg(struct spi_master * master,int idx,u32 val)222*4882a593Smuzhiyun static inline void pch_spi_writereg(struct spi_master *master, int idx, u32 val)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct pch_spi_data *data = spi_master_get_devdata(master);
225*4882a593Smuzhiyun iowrite32(val, (data->io_remap_addr + idx));
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /**
229*4882a593Smuzhiyun * pch_spi_readreg() - Performs register reads
230*4882a593Smuzhiyun * @master: Pointer to struct spi_master.
231*4882a593Smuzhiyun * @idx: Register offset.
232*4882a593Smuzhiyun */
pch_spi_readreg(struct spi_master * master,int idx)233*4882a593Smuzhiyun static inline u32 pch_spi_readreg(struct spi_master *master, int idx)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct pch_spi_data *data = spi_master_get_devdata(master);
236*4882a593Smuzhiyun return ioread32(data->io_remap_addr + idx);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
pch_spi_setclr_reg(struct spi_master * master,int idx,u32 set,u32 clr)239*4882a593Smuzhiyun static inline void pch_spi_setclr_reg(struct spi_master *master, int idx,
240*4882a593Smuzhiyun u32 set, u32 clr)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun u32 tmp = pch_spi_readreg(master, idx);
243*4882a593Smuzhiyun tmp = (tmp & ~clr) | set;
244*4882a593Smuzhiyun pch_spi_writereg(master, idx, tmp);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
pch_spi_set_master_mode(struct spi_master * master)247*4882a593Smuzhiyun static void pch_spi_set_master_mode(struct spi_master *master)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun pch_spi_setclr_reg(master, PCH_SPCR, SPCR_MSTR_BIT, 0);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun * pch_spi_clear_fifo() - Clears the Transmit and Receive FIFOs
254*4882a593Smuzhiyun * @master: Pointer to struct spi_master.
255*4882a593Smuzhiyun */
pch_spi_clear_fifo(struct spi_master * master)256*4882a593Smuzhiyun static void pch_spi_clear_fifo(struct spi_master *master)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun pch_spi_setclr_reg(master, PCH_SPCR, SPCR_FICLR_BIT, 0);
259*4882a593Smuzhiyun pch_spi_setclr_reg(master, PCH_SPCR, 0, SPCR_FICLR_BIT);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
pch_spi_handler_sub(struct pch_spi_data * data,u32 reg_spsr_val,void __iomem * io_remap_addr)262*4882a593Smuzhiyun static void pch_spi_handler_sub(struct pch_spi_data *data, u32 reg_spsr_val,
263*4882a593Smuzhiyun void __iomem *io_remap_addr)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u32 n_read, tx_index, rx_index, bpw_len;
266*4882a593Smuzhiyun u16 *pkt_rx_buffer, *pkt_tx_buff;
267*4882a593Smuzhiyun int read_cnt;
268*4882a593Smuzhiyun u32 reg_spcr_val;
269*4882a593Smuzhiyun void __iomem *spsr;
270*4882a593Smuzhiyun void __iomem *spdrr;
271*4882a593Smuzhiyun void __iomem *spdwr;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun spsr = io_remap_addr + PCH_SPSR;
274*4882a593Smuzhiyun iowrite32(reg_spsr_val, spsr);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (data->transfer_active) {
277*4882a593Smuzhiyun rx_index = data->rx_index;
278*4882a593Smuzhiyun tx_index = data->tx_index;
279*4882a593Smuzhiyun bpw_len = data->bpw_len;
280*4882a593Smuzhiyun pkt_rx_buffer = data->pkt_rx_buff;
281*4882a593Smuzhiyun pkt_tx_buff = data->pkt_tx_buff;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun spdrr = io_remap_addr + PCH_SPDRR;
284*4882a593Smuzhiyun spdwr = io_remap_addr + PCH_SPDWR;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun n_read = PCH_READABLE(reg_spsr_val);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun for (read_cnt = 0; (read_cnt < n_read); read_cnt++) {
289*4882a593Smuzhiyun pkt_rx_buffer[rx_index++] = ioread32(spdrr);
290*4882a593Smuzhiyun if (tx_index < bpw_len)
291*4882a593Smuzhiyun iowrite32(pkt_tx_buff[tx_index++], spdwr);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* disable RFI if not needed */
295*4882a593Smuzhiyun if ((bpw_len - rx_index) <= PCH_MAX_FIFO_DEPTH) {
296*4882a593Smuzhiyun reg_spcr_val = ioread32(io_remap_addr + PCH_SPCR);
297*4882a593Smuzhiyun reg_spcr_val &= ~SPCR_RFIE_BIT; /* disable RFI */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* reset rx threshold */
300*4882a593Smuzhiyun reg_spcr_val &= ~MASK_RFIC_SPCR_BITS;
301*4882a593Smuzhiyun reg_spcr_val |= (PCH_RX_THOLD_MAX << SPCR_RFIC_FIELD);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun iowrite32(reg_spcr_val, (io_remap_addr + PCH_SPCR));
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* update counts */
307*4882a593Smuzhiyun data->tx_index = tx_index;
308*4882a593Smuzhiyun data->rx_index = rx_index;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* if transfer complete interrupt */
311*4882a593Smuzhiyun if (reg_spsr_val & SPSR_FI_BIT) {
312*4882a593Smuzhiyun if ((tx_index == bpw_len) && (rx_index == tx_index)) {
313*4882a593Smuzhiyun /* disable interrupts */
314*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR, 0,
315*4882a593Smuzhiyun PCH_ALL);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* transfer is completed;
318*4882a593Smuzhiyun inform pch_spi_process_messages */
319*4882a593Smuzhiyun data->transfer_complete = true;
320*4882a593Smuzhiyun data->transfer_active = false;
321*4882a593Smuzhiyun wake_up(&data->wait);
322*4882a593Smuzhiyun } else {
323*4882a593Smuzhiyun dev_vdbg(&data->master->dev,
324*4882a593Smuzhiyun "%s : Transfer is not completed",
325*4882a593Smuzhiyun __func__);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /**
332*4882a593Smuzhiyun * pch_spi_handler() - Interrupt handler
333*4882a593Smuzhiyun * @irq: The interrupt number.
334*4882a593Smuzhiyun * @dev_id: Pointer to struct pch_spi_board_data.
335*4882a593Smuzhiyun */
pch_spi_handler(int irq,void * dev_id)336*4882a593Smuzhiyun static irqreturn_t pch_spi_handler(int irq, void *dev_id)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun u32 reg_spsr_val;
339*4882a593Smuzhiyun void __iomem *spsr;
340*4882a593Smuzhiyun void __iomem *io_remap_addr;
341*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
342*4882a593Smuzhiyun struct pch_spi_data *data = dev_id;
343*4882a593Smuzhiyun struct pch_spi_board_data *board_dat = data->board_dat;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (board_dat->suspend_sts) {
346*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev,
347*4882a593Smuzhiyun "%s returning due to suspend\n", __func__);
348*4882a593Smuzhiyun return IRQ_NONE;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun io_remap_addr = data->io_remap_addr;
352*4882a593Smuzhiyun spsr = io_remap_addr + PCH_SPSR;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun reg_spsr_val = ioread32(spsr);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (reg_spsr_val & SPSR_ORF_BIT) {
357*4882a593Smuzhiyun dev_err(&board_dat->pdev->dev, "%s Over run error\n", __func__);
358*4882a593Smuzhiyun if (data->current_msg->complete) {
359*4882a593Smuzhiyun data->transfer_complete = true;
360*4882a593Smuzhiyun data->current_msg->status = -EIO;
361*4882a593Smuzhiyun data->current_msg->complete(data->current_msg->context);
362*4882a593Smuzhiyun data->bcurrent_msg_processing = false;
363*4882a593Smuzhiyun data->current_msg = NULL;
364*4882a593Smuzhiyun data->cur_trans = NULL;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (data->use_dma)
369*4882a593Smuzhiyun return IRQ_NONE;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Check if the interrupt is for SPI device */
372*4882a593Smuzhiyun if (reg_spsr_val & (SPSR_FI_BIT | SPSR_RFI_BIT)) {
373*4882a593Smuzhiyun pch_spi_handler_sub(data, reg_spsr_val, io_remap_addr);
374*4882a593Smuzhiyun ret = IRQ_HANDLED;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev, "%s EXIT return value=%d\n",
378*4882a593Smuzhiyun __func__, ret);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /**
384*4882a593Smuzhiyun * pch_spi_set_baud_rate() - Sets SPBR field in SPBRR
385*4882a593Smuzhiyun * @master: Pointer to struct spi_master.
386*4882a593Smuzhiyun * @speed_hz: Baud rate.
387*4882a593Smuzhiyun */
pch_spi_set_baud_rate(struct spi_master * master,u32 speed_hz)388*4882a593Smuzhiyun static void pch_spi_set_baud_rate(struct spi_master *master, u32 speed_hz)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun u32 n_spbr = PCH_CLOCK_HZ / (speed_hz * 2);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* if baud rate is less than we can support limit it */
393*4882a593Smuzhiyun if (n_spbr > PCH_MAX_SPBR)
394*4882a593Smuzhiyun n_spbr = PCH_MAX_SPBR;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun pch_spi_setclr_reg(master, PCH_SPBRR, n_spbr, MASK_SPBRR_SPBR_BITS);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /**
400*4882a593Smuzhiyun * pch_spi_set_bits_per_word() - Sets SIZE field in SPBRR
401*4882a593Smuzhiyun * @master: Pointer to struct spi_master.
402*4882a593Smuzhiyun * @bits_per_word: Bits per word for SPI transfer.
403*4882a593Smuzhiyun */
pch_spi_set_bits_per_word(struct spi_master * master,u8 bits_per_word)404*4882a593Smuzhiyun static void pch_spi_set_bits_per_word(struct spi_master *master,
405*4882a593Smuzhiyun u8 bits_per_word)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun if (bits_per_word == 8)
408*4882a593Smuzhiyun pch_spi_setclr_reg(master, PCH_SPBRR, 0, SPBRR_SIZE_BIT);
409*4882a593Smuzhiyun else
410*4882a593Smuzhiyun pch_spi_setclr_reg(master, PCH_SPBRR, SPBRR_SIZE_BIT, 0);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /**
414*4882a593Smuzhiyun * pch_spi_setup_transfer() - Configures the PCH SPI hardware for transfer
415*4882a593Smuzhiyun * @spi: Pointer to struct spi_device.
416*4882a593Smuzhiyun */
pch_spi_setup_transfer(struct spi_device * spi)417*4882a593Smuzhiyun static void pch_spi_setup_transfer(struct spi_device *spi)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun u32 flags = 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun dev_dbg(&spi->dev, "%s SPBRR content =%x setting baud rate=%d\n",
422*4882a593Smuzhiyun __func__, pch_spi_readreg(spi->master, PCH_SPBRR),
423*4882a593Smuzhiyun spi->max_speed_hz);
424*4882a593Smuzhiyun pch_spi_set_baud_rate(spi->master, spi->max_speed_hz);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* set bits per word */
427*4882a593Smuzhiyun pch_spi_set_bits_per_word(spi->master, spi->bits_per_word);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (!(spi->mode & SPI_LSB_FIRST))
430*4882a593Smuzhiyun flags |= SPCR_LSBF_BIT;
431*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
432*4882a593Smuzhiyun flags |= SPCR_CPOL_BIT;
433*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
434*4882a593Smuzhiyun flags |= SPCR_CPHA_BIT;
435*4882a593Smuzhiyun pch_spi_setclr_reg(spi->master, PCH_SPCR, flags,
436*4882a593Smuzhiyun (SPCR_LSBF_BIT | SPCR_CPOL_BIT | SPCR_CPHA_BIT));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Clear the FIFO by toggling FICLR to 1 and back to 0 */
439*4882a593Smuzhiyun pch_spi_clear_fifo(spi->master);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /**
443*4882a593Smuzhiyun * pch_spi_reset() - Clears SPI registers
444*4882a593Smuzhiyun * @master: Pointer to struct spi_master.
445*4882a593Smuzhiyun */
pch_spi_reset(struct spi_master * master)446*4882a593Smuzhiyun static void pch_spi_reset(struct spi_master *master)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun /* write 1 to reset SPI */
449*4882a593Smuzhiyun pch_spi_writereg(master, PCH_SRST, 0x1);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* clear reset */
452*4882a593Smuzhiyun pch_spi_writereg(master, PCH_SRST, 0x0);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
pch_spi_transfer(struct spi_device * pspi,struct spi_message * pmsg)455*4882a593Smuzhiyun static int pch_spi_transfer(struct spi_device *pspi, struct spi_message *pmsg)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun struct spi_transfer *transfer;
459*4882a593Smuzhiyun struct pch_spi_data *data = spi_master_get_devdata(pspi->master);
460*4882a593Smuzhiyun int retval;
461*4882a593Smuzhiyun unsigned long flags;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
464*4882a593Smuzhiyun /* validate Tx/Rx buffers and Transfer length */
465*4882a593Smuzhiyun list_for_each_entry(transfer, &pmsg->transfers, transfer_list) {
466*4882a593Smuzhiyun if (!transfer->tx_buf && !transfer->rx_buf) {
467*4882a593Smuzhiyun dev_err(&pspi->dev,
468*4882a593Smuzhiyun "%s Tx and Rx buffer NULL\n", __func__);
469*4882a593Smuzhiyun retval = -EINVAL;
470*4882a593Smuzhiyun goto err_return_spinlock;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (!transfer->len) {
474*4882a593Smuzhiyun dev_err(&pspi->dev, "%s Transfer length invalid\n",
475*4882a593Smuzhiyun __func__);
476*4882a593Smuzhiyun retval = -EINVAL;
477*4882a593Smuzhiyun goto err_return_spinlock;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dev_dbg(&pspi->dev,
481*4882a593Smuzhiyun "%s Tx/Rx buffer valid. Transfer length valid\n",
482*4882a593Smuzhiyun __func__);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* We won't process any messages if we have been asked to terminate */
487*4882a593Smuzhiyun if (data->status == STATUS_EXITING) {
488*4882a593Smuzhiyun dev_err(&pspi->dev, "%s status = STATUS_EXITING.\n", __func__);
489*4882a593Smuzhiyun retval = -ESHUTDOWN;
490*4882a593Smuzhiyun goto err_out;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* If suspended ,return -EINVAL */
494*4882a593Smuzhiyun if (data->board_dat->suspend_sts) {
495*4882a593Smuzhiyun dev_err(&pspi->dev, "%s suspend; returning EINVAL\n", __func__);
496*4882a593Smuzhiyun retval = -EINVAL;
497*4882a593Smuzhiyun goto err_out;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* set status of message */
501*4882a593Smuzhiyun pmsg->actual_length = 0;
502*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s - pmsg->status =%d\n", __func__, pmsg->status);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun pmsg->status = -EINPROGRESS;
505*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
506*4882a593Smuzhiyun /* add message to queue */
507*4882a593Smuzhiyun list_add_tail(&pmsg->queue, &data->queue);
508*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s - Invoked list_add_tail\n", __func__);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun schedule_work(&data->work);
513*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s - Invoked queue work\n", __func__);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun retval = 0;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun err_out:
518*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s RETURN=%d\n", __func__, retval);
519*4882a593Smuzhiyun return retval;
520*4882a593Smuzhiyun err_return_spinlock:
521*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s RETURN=%d\n", __func__, retval);
522*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
523*4882a593Smuzhiyun return retval;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
pch_spi_select_chip(struct pch_spi_data * data,struct spi_device * pspi)526*4882a593Smuzhiyun static inline void pch_spi_select_chip(struct pch_spi_data *data,
527*4882a593Smuzhiyun struct spi_device *pspi)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun if (data->current_chip != NULL) {
530*4882a593Smuzhiyun if (pspi->chip_select != data->n_curnt_chip) {
531*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s : different slave\n", __func__);
532*4882a593Smuzhiyun data->current_chip = NULL;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun data->current_chip = pspi;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun data->n_curnt_chip = data->current_chip->chip_select;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun dev_dbg(&pspi->dev, "%s :Invoking pch_spi_setup_transfer\n", __func__);
541*4882a593Smuzhiyun pch_spi_setup_transfer(pspi);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
pch_spi_set_tx(struct pch_spi_data * data,int * bpw)544*4882a593Smuzhiyun static void pch_spi_set_tx(struct pch_spi_data *data, int *bpw)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun int size;
547*4882a593Smuzhiyun u32 n_writes;
548*4882a593Smuzhiyun int j;
549*4882a593Smuzhiyun struct spi_message *pmsg, *tmp;
550*4882a593Smuzhiyun const u8 *tx_buf;
551*4882a593Smuzhiyun const u16 *tx_sbuf;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* set baud rate if needed */
554*4882a593Smuzhiyun if (data->cur_trans->speed_hz) {
555*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s:setting baud rate\n", __func__);
556*4882a593Smuzhiyun pch_spi_set_baud_rate(data->master, data->cur_trans->speed_hz);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* set bits per word if needed */
560*4882a593Smuzhiyun if (data->cur_trans->bits_per_word &&
561*4882a593Smuzhiyun (data->current_msg->spi->bits_per_word != data->cur_trans->bits_per_word)) {
562*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s:set bits per word\n", __func__);
563*4882a593Smuzhiyun pch_spi_set_bits_per_word(data->master,
564*4882a593Smuzhiyun data->cur_trans->bits_per_word);
565*4882a593Smuzhiyun *bpw = data->cur_trans->bits_per_word;
566*4882a593Smuzhiyun } else {
567*4882a593Smuzhiyun *bpw = data->current_msg->spi->bits_per_word;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* reset Tx/Rx index */
571*4882a593Smuzhiyun data->tx_index = 0;
572*4882a593Smuzhiyun data->rx_index = 0;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun data->bpw_len = data->cur_trans->len / (*bpw / 8);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* find alloc size */
577*4882a593Smuzhiyun size = data->cur_trans->len * sizeof(*data->pkt_tx_buff);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* allocate memory for pkt_tx_buff & pkt_rx_buffer */
580*4882a593Smuzhiyun data->pkt_tx_buff = kzalloc(size, GFP_KERNEL);
581*4882a593Smuzhiyun if (data->pkt_tx_buff != NULL) {
582*4882a593Smuzhiyun data->pkt_rx_buff = kzalloc(size, GFP_KERNEL);
583*4882a593Smuzhiyun if (!data->pkt_rx_buff) {
584*4882a593Smuzhiyun kfree(data->pkt_tx_buff);
585*4882a593Smuzhiyun data->pkt_tx_buff = NULL;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (!data->pkt_rx_buff) {
590*4882a593Smuzhiyun /* flush queue and set status of all transfers to -ENOMEM */
591*4882a593Smuzhiyun list_for_each_entry_safe(pmsg, tmp, data->queue.next, queue) {
592*4882a593Smuzhiyun pmsg->status = -ENOMEM;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (pmsg->complete)
595*4882a593Smuzhiyun pmsg->complete(pmsg->context);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* delete from queue */
598*4882a593Smuzhiyun list_del_init(&pmsg->queue);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun return;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* copy Tx Data */
604*4882a593Smuzhiyun if (data->cur_trans->tx_buf != NULL) {
605*4882a593Smuzhiyun if (*bpw == 8) {
606*4882a593Smuzhiyun tx_buf = data->cur_trans->tx_buf;
607*4882a593Smuzhiyun for (j = 0; j < data->bpw_len; j++)
608*4882a593Smuzhiyun data->pkt_tx_buff[j] = *tx_buf++;
609*4882a593Smuzhiyun } else {
610*4882a593Smuzhiyun tx_sbuf = data->cur_trans->tx_buf;
611*4882a593Smuzhiyun for (j = 0; j < data->bpw_len; j++)
612*4882a593Smuzhiyun data->pkt_tx_buff[j] = *tx_sbuf++;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* if len greater than PCH_MAX_FIFO_DEPTH, write 16,else len bytes */
617*4882a593Smuzhiyun n_writes = data->bpw_len;
618*4882a593Smuzhiyun if (n_writes > PCH_MAX_FIFO_DEPTH)
619*4882a593Smuzhiyun n_writes = PCH_MAX_FIFO_DEPTH;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun dev_dbg(&data->master->dev,
622*4882a593Smuzhiyun "\n%s:Pulling down SSN low - writing 0x2 to SSNXCR\n",
623*4882a593Smuzhiyun __func__);
624*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SSNXCR, SSN_LOW);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun for (j = 0; j < n_writes; j++)
627*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SPDWR, data->pkt_tx_buff[j]);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* update tx_index */
630*4882a593Smuzhiyun data->tx_index = j;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* reset transfer complete flag */
633*4882a593Smuzhiyun data->transfer_complete = false;
634*4882a593Smuzhiyun data->transfer_active = true;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
pch_spi_nomore_transfer(struct pch_spi_data * data)637*4882a593Smuzhiyun static void pch_spi_nomore_transfer(struct pch_spi_data *data)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct spi_message *pmsg, *tmp;
640*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s called\n", __func__);
641*4882a593Smuzhiyun /* Invoke complete callback
642*4882a593Smuzhiyun * [To the spi core..indicating end of transfer] */
643*4882a593Smuzhiyun data->current_msg->status = 0;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (data->current_msg->complete) {
646*4882a593Smuzhiyun dev_dbg(&data->master->dev,
647*4882a593Smuzhiyun "%s:Invoking callback of SPI core\n", __func__);
648*4882a593Smuzhiyun data->current_msg->complete(data->current_msg->context);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* update status in global variable */
652*4882a593Smuzhiyun data->bcurrent_msg_processing = false;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun dev_dbg(&data->master->dev,
655*4882a593Smuzhiyun "%s:data->bcurrent_msg_processing = false\n", __func__);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun data->current_msg = NULL;
658*4882a593Smuzhiyun data->cur_trans = NULL;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* check if we have items in list and not suspending
661*4882a593Smuzhiyun * return 1 if list empty */
662*4882a593Smuzhiyun if ((list_empty(&data->queue) == 0) &&
663*4882a593Smuzhiyun (!data->board_dat->suspend_sts) &&
664*4882a593Smuzhiyun (data->status != STATUS_EXITING)) {
665*4882a593Smuzhiyun /* We have some more work to do (either there is more tranint
666*4882a593Smuzhiyun * bpw;sfer requests in the current message or there are
667*4882a593Smuzhiyun *more messages)
668*4882a593Smuzhiyun */
669*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s:Invoke queue_work\n", __func__);
670*4882a593Smuzhiyun schedule_work(&data->work);
671*4882a593Smuzhiyun } else if (data->board_dat->suspend_sts ||
672*4882a593Smuzhiyun data->status == STATUS_EXITING) {
673*4882a593Smuzhiyun dev_dbg(&data->master->dev,
674*4882a593Smuzhiyun "%s suspend/remove initiated, flushing queue\n",
675*4882a593Smuzhiyun __func__);
676*4882a593Smuzhiyun list_for_each_entry_safe(pmsg, tmp, data->queue.next, queue) {
677*4882a593Smuzhiyun pmsg->status = -EIO;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (pmsg->complete)
680*4882a593Smuzhiyun pmsg->complete(pmsg->context);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* delete from queue */
683*4882a593Smuzhiyun list_del_init(&pmsg->queue);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
pch_spi_set_ir(struct pch_spi_data * data)688*4882a593Smuzhiyun static void pch_spi_set_ir(struct pch_spi_data *data)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun /* enable interrupts, set threshold, enable SPI */
691*4882a593Smuzhiyun if ((data->bpw_len) > PCH_MAX_FIFO_DEPTH)
692*4882a593Smuzhiyun /* set receive threshold to PCH_RX_THOLD */
693*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR,
694*4882a593Smuzhiyun PCH_RX_THOLD << SPCR_RFIC_FIELD |
695*4882a593Smuzhiyun SPCR_FIE_BIT | SPCR_RFIE_BIT |
696*4882a593Smuzhiyun SPCR_ORIE_BIT | SPCR_SPE_BIT,
697*4882a593Smuzhiyun MASK_RFIC_SPCR_BITS | PCH_ALL);
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun /* set receive threshold to maximum */
700*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR,
701*4882a593Smuzhiyun PCH_RX_THOLD_MAX << SPCR_RFIC_FIELD |
702*4882a593Smuzhiyun SPCR_FIE_BIT | SPCR_ORIE_BIT |
703*4882a593Smuzhiyun SPCR_SPE_BIT,
704*4882a593Smuzhiyun MASK_RFIC_SPCR_BITS | PCH_ALL);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Wait until the transfer completes; go to sleep after
707*4882a593Smuzhiyun initiating the transfer. */
708*4882a593Smuzhiyun dev_dbg(&data->master->dev,
709*4882a593Smuzhiyun "%s:waiting for transfer to get over\n", __func__);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun wait_event_interruptible(data->wait, data->transfer_complete);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* clear all interrupts */
714*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SPSR,
715*4882a593Smuzhiyun pch_spi_readreg(data->master, PCH_SPSR));
716*4882a593Smuzhiyun /* Disable interrupts and SPI transfer */
717*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR, 0, PCH_ALL | SPCR_SPE_BIT);
718*4882a593Smuzhiyun /* clear FIFO */
719*4882a593Smuzhiyun pch_spi_clear_fifo(data->master);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
pch_spi_copy_rx_data(struct pch_spi_data * data,int bpw)722*4882a593Smuzhiyun static void pch_spi_copy_rx_data(struct pch_spi_data *data, int bpw)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun int j;
725*4882a593Smuzhiyun u8 *rx_buf;
726*4882a593Smuzhiyun u16 *rx_sbuf;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* copy Rx Data */
729*4882a593Smuzhiyun if (!data->cur_trans->rx_buf)
730*4882a593Smuzhiyun return;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (bpw == 8) {
733*4882a593Smuzhiyun rx_buf = data->cur_trans->rx_buf;
734*4882a593Smuzhiyun for (j = 0; j < data->bpw_len; j++)
735*4882a593Smuzhiyun *rx_buf++ = data->pkt_rx_buff[j] & 0xFF;
736*4882a593Smuzhiyun } else {
737*4882a593Smuzhiyun rx_sbuf = data->cur_trans->rx_buf;
738*4882a593Smuzhiyun for (j = 0; j < data->bpw_len; j++)
739*4882a593Smuzhiyun *rx_sbuf++ = data->pkt_rx_buff[j];
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
pch_spi_copy_rx_data_for_dma(struct pch_spi_data * data,int bpw)743*4882a593Smuzhiyun static void pch_spi_copy_rx_data_for_dma(struct pch_spi_data *data, int bpw)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun int j;
746*4882a593Smuzhiyun u8 *rx_buf;
747*4882a593Smuzhiyun u16 *rx_sbuf;
748*4882a593Smuzhiyun const u8 *rx_dma_buf;
749*4882a593Smuzhiyun const u16 *rx_dma_sbuf;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* copy Rx Data */
752*4882a593Smuzhiyun if (!data->cur_trans->rx_buf)
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (bpw == 8) {
756*4882a593Smuzhiyun rx_buf = data->cur_trans->rx_buf;
757*4882a593Smuzhiyun rx_dma_buf = data->dma.rx_buf_virt;
758*4882a593Smuzhiyun for (j = 0; j < data->bpw_len; j++)
759*4882a593Smuzhiyun *rx_buf++ = *rx_dma_buf++ & 0xFF;
760*4882a593Smuzhiyun data->cur_trans->rx_buf = rx_buf;
761*4882a593Smuzhiyun } else {
762*4882a593Smuzhiyun rx_sbuf = data->cur_trans->rx_buf;
763*4882a593Smuzhiyun rx_dma_sbuf = data->dma.rx_buf_virt;
764*4882a593Smuzhiyun for (j = 0; j < data->bpw_len; j++)
765*4882a593Smuzhiyun *rx_sbuf++ = *rx_dma_sbuf++;
766*4882a593Smuzhiyun data->cur_trans->rx_buf = rx_sbuf;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
pch_spi_start_transfer(struct pch_spi_data * data)770*4882a593Smuzhiyun static int pch_spi_start_transfer(struct pch_spi_data *data)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct pch_spi_dma_ctrl *dma;
773*4882a593Smuzhiyun unsigned long flags;
774*4882a593Smuzhiyun int rtn;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun dma = &data->dma;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* disable interrupts, SPI set enable */
781*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR, SPCR_SPE_BIT, PCH_ALL);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Wait until the transfer completes; go to sleep after
786*4882a593Smuzhiyun initiating the transfer. */
787*4882a593Smuzhiyun dev_dbg(&data->master->dev,
788*4882a593Smuzhiyun "%s:waiting for transfer to get over\n", __func__);
789*4882a593Smuzhiyun rtn = wait_event_interruptible_timeout(data->wait,
790*4882a593Smuzhiyun data->transfer_complete,
791*4882a593Smuzhiyun msecs_to_jiffies(2 * HZ));
792*4882a593Smuzhiyun if (!rtn)
793*4882a593Smuzhiyun dev_err(&data->master->dev,
794*4882a593Smuzhiyun "%s wait-event timeout\n", __func__);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun dma_sync_sg_for_cpu(&data->master->dev, dma->sg_rx_p, dma->nent,
797*4882a593Smuzhiyun DMA_FROM_DEVICE);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun dma_sync_sg_for_cpu(&data->master->dev, dma->sg_tx_p, dma->nent,
800*4882a593Smuzhiyun DMA_FROM_DEVICE);
801*4882a593Smuzhiyun memset(data->dma.tx_buf_virt, 0, PAGE_SIZE);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun async_tx_ack(dma->desc_rx);
804*4882a593Smuzhiyun async_tx_ack(dma->desc_tx);
805*4882a593Smuzhiyun kfree(dma->sg_tx_p);
806*4882a593Smuzhiyun kfree(dma->sg_rx_p);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* clear fifo threshold, disable interrupts, disable SPI transfer */
811*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR, 0,
812*4882a593Smuzhiyun MASK_RFIC_SPCR_BITS | MASK_TFIC_SPCR_BITS | PCH_ALL |
813*4882a593Smuzhiyun SPCR_SPE_BIT);
814*4882a593Smuzhiyun /* clear all interrupts */
815*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SPSR,
816*4882a593Smuzhiyun pch_spi_readreg(data->master, PCH_SPSR));
817*4882a593Smuzhiyun /* clear FIFO */
818*4882a593Smuzhiyun pch_spi_clear_fifo(data->master);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun return rtn;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
pch_dma_rx_complete(void * arg)825*4882a593Smuzhiyun static void pch_dma_rx_complete(void *arg)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct pch_spi_data *data = arg;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* transfer is completed;inform pch_spi_process_messages_dma */
830*4882a593Smuzhiyun data->transfer_complete = true;
831*4882a593Smuzhiyun wake_up_interruptible(&data->wait);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
pch_spi_filter(struct dma_chan * chan,void * slave)834*4882a593Smuzhiyun static bool pch_spi_filter(struct dma_chan *chan, void *slave)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun struct pch_dma_slave *param = slave;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if ((chan->chan_id == param->chan_id) &&
839*4882a593Smuzhiyun (param->dma_dev == chan->device->dev)) {
840*4882a593Smuzhiyun chan->private = param;
841*4882a593Smuzhiyun return true;
842*4882a593Smuzhiyun } else {
843*4882a593Smuzhiyun return false;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
pch_spi_request_dma(struct pch_spi_data * data,int bpw)847*4882a593Smuzhiyun static void pch_spi_request_dma(struct pch_spi_data *data, int bpw)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun dma_cap_mask_t mask;
850*4882a593Smuzhiyun struct dma_chan *chan;
851*4882a593Smuzhiyun struct pci_dev *dma_dev;
852*4882a593Smuzhiyun struct pch_dma_slave *param;
853*4882a593Smuzhiyun struct pch_spi_dma_ctrl *dma;
854*4882a593Smuzhiyun unsigned int width;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (bpw == 8)
857*4882a593Smuzhiyun width = PCH_DMA_WIDTH_1_BYTE;
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun width = PCH_DMA_WIDTH_2_BYTES;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun dma = &data->dma;
862*4882a593Smuzhiyun dma_cap_zero(mask);
863*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mask);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* Get DMA's dev information */
866*4882a593Smuzhiyun dma_dev = pci_get_slot(data->board_dat->pdev->bus,
867*4882a593Smuzhiyun PCI_DEVFN(PCI_SLOT(data->board_dat->pdev->devfn), 0));
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* Set Tx DMA */
870*4882a593Smuzhiyun param = &dma->param_tx;
871*4882a593Smuzhiyun param->dma_dev = &dma_dev->dev;
872*4882a593Smuzhiyun param->chan_id = data->ch * 2; /* Tx = 0, 2 */
873*4882a593Smuzhiyun param->tx_reg = data->io_base_addr + PCH_SPDWR;
874*4882a593Smuzhiyun param->width = width;
875*4882a593Smuzhiyun chan = dma_request_channel(mask, pch_spi_filter, param);
876*4882a593Smuzhiyun if (!chan) {
877*4882a593Smuzhiyun dev_err(&data->master->dev,
878*4882a593Smuzhiyun "ERROR: dma_request_channel FAILS(Tx)\n");
879*4882a593Smuzhiyun data->use_dma = 0;
880*4882a593Smuzhiyun return;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun dma->chan_tx = chan;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Set Rx DMA */
885*4882a593Smuzhiyun param = &dma->param_rx;
886*4882a593Smuzhiyun param->dma_dev = &dma_dev->dev;
887*4882a593Smuzhiyun param->chan_id = data->ch * 2 + 1; /* Rx = Tx + 1 */
888*4882a593Smuzhiyun param->rx_reg = data->io_base_addr + PCH_SPDRR;
889*4882a593Smuzhiyun param->width = width;
890*4882a593Smuzhiyun chan = dma_request_channel(mask, pch_spi_filter, param);
891*4882a593Smuzhiyun if (!chan) {
892*4882a593Smuzhiyun dev_err(&data->master->dev,
893*4882a593Smuzhiyun "ERROR: dma_request_channel FAILS(Rx)\n");
894*4882a593Smuzhiyun dma_release_channel(dma->chan_tx);
895*4882a593Smuzhiyun dma->chan_tx = NULL;
896*4882a593Smuzhiyun data->use_dma = 0;
897*4882a593Smuzhiyun return;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun dma->chan_rx = chan;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
pch_spi_release_dma(struct pch_spi_data * data)902*4882a593Smuzhiyun static void pch_spi_release_dma(struct pch_spi_data *data)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct pch_spi_dma_ctrl *dma;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun dma = &data->dma;
907*4882a593Smuzhiyun if (dma->chan_tx) {
908*4882a593Smuzhiyun dma_release_channel(dma->chan_tx);
909*4882a593Smuzhiyun dma->chan_tx = NULL;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun if (dma->chan_rx) {
912*4882a593Smuzhiyun dma_release_channel(dma->chan_rx);
913*4882a593Smuzhiyun dma->chan_rx = NULL;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
pch_spi_handle_dma(struct pch_spi_data * data,int * bpw)917*4882a593Smuzhiyun static void pch_spi_handle_dma(struct pch_spi_data *data, int *bpw)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun const u8 *tx_buf;
920*4882a593Smuzhiyun const u16 *tx_sbuf;
921*4882a593Smuzhiyun u8 *tx_dma_buf;
922*4882a593Smuzhiyun u16 *tx_dma_sbuf;
923*4882a593Smuzhiyun struct scatterlist *sg;
924*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_tx;
925*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_rx;
926*4882a593Smuzhiyun int num;
927*4882a593Smuzhiyun int i;
928*4882a593Smuzhiyun int size;
929*4882a593Smuzhiyun int rem;
930*4882a593Smuzhiyun int head;
931*4882a593Smuzhiyun unsigned long flags;
932*4882a593Smuzhiyun struct pch_spi_dma_ctrl *dma;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun dma = &data->dma;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* set baud rate if needed */
937*4882a593Smuzhiyun if (data->cur_trans->speed_hz) {
938*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s:setting baud rate\n", __func__);
939*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
940*4882a593Smuzhiyun pch_spi_set_baud_rate(data->master, data->cur_trans->speed_hz);
941*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* set bits per word if needed */
945*4882a593Smuzhiyun if (data->cur_trans->bits_per_word &&
946*4882a593Smuzhiyun (data->current_msg->spi->bits_per_word !=
947*4882a593Smuzhiyun data->cur_trans->bits_per_word)) {
948*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s:set bits per word\n", __func__);
949*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
950*4882a593Smuzhiyun pch_spi_set_bits_per_word(data->master,
951*4882a593Smuzhiyun data->cur_trans->bits_per_word);
952*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
953*4882a593Smuzhiyun *bpw = data->cur_trans->bits_per_word;
954*4882a593Smuzhiyun } else {
955*4882a593Smuzhiyun *bpw = data->current_msg->spi->bits_per_word;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun data->bpw_len = data->cur_trans->len / (*bpw / 8);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (data->bpw_len > PCH_BUF_SIZE) {
960*4882a593Smuzhiyun data->bpw_len = PCH_BUF_SIZE;
961*4882a593Smuzhiyun data->cur_trans->len -= PCH_BUF_SIZE;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* copy Tx Data */
965*4882a593Smuzhiyun if (data->cur_trans->tx_buf != NULL) {
966*4882a593Smuzhiyun if (*bpw == 8) {
967*4882a593Smuzhiyun tx_buf = data->cur_trans->tx_buf;
968*4882a593Smuzhiyun tx_dma_buf = dma->tx_buf_virt;
969*4882a593Smuzhiyun for (i = 0; i < data->bpw_len; i++)
970*4882a593Smuzhiyun *tx_dma_buf++ = *tx_buf++;
971*4882a593Smuzhiyun } else {
972*4882a593Smuzhiyun tx_sbuf = data->cur_trans->tx_buf;
973*4882a593Smuzhiyun tx_dma_sbuf = dma->tx_buf_virt;
974*4882a593Smuzhiyun for (i = 0; i < data->bpw_len; i++)
975*4882a593Smuzhiyun *tx_dma_sbuf++ = *tx_sbuf++;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Calculate Rx parameter for DMA transmitting */
980*4882a593Smuzhiyun if (data->bpw_len > PCH_DMA_TRANS_SIZE) {
981*4882a593Smuzhiyun if (data->bpw_len % PCH_DMA_TRANS_SIZE) {
982*4882a593Smuzhiyun num = data->bpw_len / PCH_DMA_TRANS_SIZE + 1;
983*4882a593Smuzhiyun rem = data->bpw_len % PCH_DMA_TRANS_SIZE;
984*4882a593Smuzhiyun } else {
985*4882a593Smuzhiyun num = data->bpw_len / PCH_DMA_TRANS_SIZE;
986*4882a593Smuzhiyun rem = PCH_DMA_TRANS_SIZE;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun size = PCH_DMA_TRANS_SIZE;
989*4882a593Smuzhiyun } else {
990*4882a593Smuzhiyun num = 1;
991*4882a593Smuzhiyun size = data->bpw_len;
992*4882a593Smuzhiyun rem = data->bpw_len;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s num=%d size=%d rem=%d\n",
995*4882a593Smuzhiyun __func__, num, size, rem);
996*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* set receive fifo threshold and transmit fifo threshold */
999*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR,
1000*4882a593Smuzhiyun ((size - 1) << SPCR_RFIC_FIELD) |
1001*4882a593Smuzhiyun (PCH_TX_THOLD << SPCR_TFIC_FIELD),
1002*4882a593Smuzhiyun MASK_RFIC_SPCR_BITS | MASK_TFIC_SPCR_BITS);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* RX */
1007*4882a593Smuzhiyun dma->sg_rx_p = kmalloc_array(num, sizeof(*dma->sg_rx_p), GFP_ATOMIC);
1008*4882a593Smuzhiyun if (!dma->sg_rx_p)
1009*4882a593Smuzhiyun return;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun sg_init_table(dma->sg_rx_p, num); /* Initialize SG table */
1012*4882a593Smuzhiyun /* offset, length setting */
1013*4882a593Smuzhiyun sg = dma->sg_rx_p;
1014*4882a593Smuzhiyun for (i = 0; i < num; i++, sg++) {
1015*4882a593Smuzhiyun if (i == (num - 2)) {
1016*4882a593Smuzhiyun sg->offset = size * i;
1017*4882a593Smuzhiyun sg->offset = sg->offset * (*bpw / 8);
1018*4882a593Smuzhiyun sg_set_page(sg, virt_to_page(dma->rx_buf_virt), rem,
1019*4882a593Smuzhiyun sg->offset);
1020*4882a593Smuzhiyun sg_dma_len(sg) = rem;
1021*4882a593Smuzhiyun } else if (i == (num - 1)) {
1022*4882a593Smuzhiyun sg->offset = size * (i - 1) + rem;
1023*4882a593Smuzhiyun sg->offset = sg->offset * (*bpw / 8);
1024*4882a593Smuzhiyun sg_set_page(sg, virt_to_page(dma->rx_buf_virt), size,
1025*4882a593Smuzhiyun sg->offset);
1026*4882a593Smuzhiyun sg_dma_len(sg) = size;
1027*4882a593Smuzhiyun } else {
1028*4882a593Smuzhiyun sg->offset = size * i;
1029*4882a593Smuzhiyun sg->offset = sg->offset * (*bpw / 8);
1030*4882a593Smuzhiyun sg_set_page(sg, virt_to_page(dma->rx_buf_virt), size,
1031*4882a593Smuzhiyun sg->offset);
1032*4882a593Smuzhiyun sg_dma_len(sg) = size;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun sg_dma_address(sg) = dma->rx_buf_dma + sg->offset;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun sg = dma->sg_rx_p;
1037*4882a593Smuzhiyun desc_rx = dmaengine_prep_slave_sg(dma->chan_rx, sg,
1038*4882a593Smuzhiyun num, DMA_DEV_TO_MEM,
1039*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1040*4882a593Smuzhiyun if (!desc_rx) {
1041*4882a593Smuzhiyun dev_err(&data->master->dev,
1042*4882a593Smuzhiyun "%s:dmaengine_prep_slave_sg Failed\n", __func__);
1043*4882a593Smuzhiyun return;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun dma_sync_sg_for_device(&data->master->dev, sg, num, DMA_FROM_DEVICE);
1046*4882a593Smuzhiyun desc_rx->callback = pch_dma_rx_complete;
1047*4882a593Smuzhiyun desc_rx->callback_param = data;
1048*4882a593Smuzhiyun dma->nent = num;
1049*4882a593Smuzhiyun dma->desc_rx = desc_rx;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Calculate Tx parameter for DMA transmitting */
1052*4882a593Smuzhiyun if (data->bpw_len > PCH_MAX_FIFO_DEPTH) {
1053*4882a593Smuzhiyun head = PCH_MAX_FIFO_DEPTH - PCH_DMA_TRANS_SIZE;
1054*4882a593Smuzhiyun if (data->bpw_len % PCH_DMA_TRANS_SIZE > 4) {
1055*4882a593Smuzhiyun num = data->bpw_len / PCH_DMA_TRANS_SIZE + 1;
1056*4882a593Smuzhiyun rem = data->bpw_len % PCH_DMA_TRANS_SIZE - head;
1057*4882a593Smuzhiyun } else {
1058*4882a593Smuzhiyun num = data->bpw_len / PCH_DMA_TRANS_SIZE;
1059*4882a593Smuzhiyun rem = data->bpw_len % PCH_DMA_TRANS_SIZE +
1060*4882a593Smuzhiyun PCH_DMA_TRANS_SIZE - head;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun size = PCH_DMA_TRANS_SIZE;
1063*4882a593Smuzhiyun } else {
1064*4882a593Smuzhiyun num = 1;
1065*4882a593Smuzhiyun size = data->bpw_len;
1066*4882a593Smuzhiyun rem = data->bpw_len;
1067*4882a593Smuzhiyun head = 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun dma->sg_tx_p = kmalloc_array(num, sizeof(*dma->sg_tx_p), GFP_ATOMIC);
1071*4882a593Smuzhiyun if (!dma->sg_tx_p)
1072*4882a593Smuzhiyun return;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun sg_init_table(dma->sg_tx_p, num); /* Initialize SG table */
1075*4882a593Smuzhiyun /* offset, length setting */
1076*4882a593Smuzhiyun sg = dma->sg_tx_p;
1077*4882a593Smuzhiyun for (i = 0; i < num; i++, sg++) {
1078*4882a593Smuzhiyun if (i == 0) {
1079*4882a593Smuzhiyun sg->offset = 0;
1080*4882a593Smuzhiyun sg_set_page(sg, virt_to_page(dma->tx_buf_virt), size + head,
1081*4882a593Smuzhiyun sg->offset);
1082*4882a593Smuzhiyun sg_dma_len(sg) = size + head;
1083*4882a593Smuzhiyun } else if (i == (num - 1)) {
1084*4882a593Smuzhiyun sg->offset = head + size * i;
1085*4882a593Smuzhiyun sg->offset = sg->offset * (*bpw / 8);
1086*4882a593Smuzhiyun sg_set_page(sg, virt_to_page(dma->tx_buf_virt), rem,
1087*4882a593Smuzhiyun sg->offset);
1088*4882a593Smuzhiyun sg_dma_len(sg) = rem;
1089*4882a593Smuzhiyun } else {
1090*4882a593Smuzhiyun sg->offset = head + size * i;
1091*4882a593Smuzhiyun sg->offset = sg->offset * (*bpw / 8);
1092*4882a593Smuzhiyun sg_set_page(sg, virt_to_page(dma->tx_buf_virt), size,
1093*4882a593Smuzhiyun sg->offset);
1094*4882a593Smuzhiyun sg_dma_len(sg) = size;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun sg_dma_address(sg) = dma->tx_buf_dma + sg->offset;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun sg = dma->sg_tx_p;
1099*4882a593Smuzhiyun desc_tx = dmaengine_prep_slave_sg(dma->chan_tx,
1100*4882a593Smuzhiyun sg, num, DMA_MEM_TO_DEV,
1101*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1102*4882a593Smuzhiyun if (!desc_tx) {
1103*4882a593Smuzhiyun dev_err(&data->master->dev,
1104*4882a593Smuzhiyun "%s:dmaengine_prep_slave_sg Failed\n", __func__);
1105*4882a593Smuzhiyun return;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun dma_sync_sg_for_device(&data->master->dev, sg, num, DMA_TO_DEVICE);
1108*4882a593Smuzhiyun desc_tx->callback = NULL;
1109*4882a593Smuzhiyun desc_tx->callback_param = data;
1110*4882a593Smuzhiyun dma->nent = num;
1111*4882a593Smuzhiyun dma->desc_tx = desc_tx;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s:Pulling down SSN low - writing 0x2 to SSNXCR\n", __func__);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
1116*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SSNXCR, SSN_LOW);
1117*4882a593Smuzhiyun desc_rx->tx_submit(desc_rx);
1118*4882a593Smuzhiyun desc_tx->tx_submit(desc_tx);
1119*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* reset transfer complete flag */
1122*4882a593Smuzhiyun data->transfer_complete = false;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
pch_spi_process_messages(struct work_struct * pwork)1125*4882a593Smuzhiyun static void pch_spi_process_messages(struct work_struct *pwork)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct spi_message *pmsg, *tmp;
1128*4882a593Smuzhiyun struct pch_spi_data *data;
1129*4882a593Smuzhiyun int bpw;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun data = container_of(pwork, struct pch_spi_data, work);
1132*4882a593Smuzhiyun dev_dbg(&data->master->dev, "%s data initialized\n", __func__);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun spin_lock(&data->lock);
1135*4882a593Smuzhiyun /* check if suspend has been initiated;if yes flush queue */
1136*4882a593Smuzhiyun if (data->board_dat->suspend_sts || (data->status == STATUS_EXITING)) {
1137*4882a593Smuzhiyun dev_dbg(&data->master->dev,
1138*4882a593Smuzhiyun "%s suspend/remove initiated, flushing queue\n", __func__);
1139*4882a593Smuzhiyun list_for_each_entry_safe(pmsg, tmp, data->queue.next, queue) {
1140*4882a593Smuzhiyun pmsg->status = -EIO;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (pmsg->complete) {
1143*4882a593Smuzhiyun spin_unlock(&data->lock);
1144*4882a593Smuzhiyun pmsg->complete(pmsg->context);
1145*4882a593Smuzhiyun spin_lock(&data->lock);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* delete from queue */
1149*4882a593Smuzhiyun list_del_init(&pmsg->queue);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun spin_unlock(&data->lock);
1153*4882a593Smuzhiyun return;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun data->bcurrent_msg_processing = true;
1157*4882a593Smuzhiyun dev_dbg(&data->master->dev,
1158*4882a593Smuzhiyun "%s Set data->bcurrent_msg_processing= true\n", __func__);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* Get the message from the queue and delete it from there. */
1161*4882a593Smuzhiyun data->current_msg = list_entry(data->queue.next, struct spi_message,
1162*4882a593Smuzhiyun queue);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun list_del_init(&data->current_msg->queue);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun data->current_msg->status = 0;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun pch_spi_select_chip(data, data->current_msg->spi);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun spin_unlock(&data->lock);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (data->use_dma)
1173*4882a593Smuzhiyun pch_spi_request_dma(data,
1174*4882a593Smuzhiyun data->current_msg->spi->bits_per_word);
1175*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SSNXCR, SSN_NO_CONTROL);
1176*4882a593Smuzhiyun do {
1177*4882a593Smuzhiyun int cnt;
1178*4882a593Smuzhiyun /* If we are already processing a message get the next
1179*4882a593Smuzhiyun transfer structure from the message otherwise retrieve
1180*4882a593Smuzhiyun the 1st transfer request from the message. */
1181*4882a593Smuzhiyun spin_lock(&data->lock);
1182*4882a593Smuzhiyun if (data->cur_trans == NULL) {
1183*4882a593Smuzhiyun data->cur_trans =
1184*4882a593Smuzhiyun list_entry(data->current_msg->transfers.next,
1185*4882a593Smuzhiyun struct spi_transfer, transfer_list);
1186*4882a593Smuzhiyun dev_dbg(&data->master->dev,
1187*4882a593Smuzhiyun "%s :Getting 1st transfer message\n",
1188*4882a593Smuzhiyun __func__);
1189*4882a593Smuzhiyun } else {
1190*4882a593Smuzhiyun data->cur_trans =
1191*4882a593Smuzhiyun list_entry(data->cur_trans->transfer_list.next,
1192*4882a593Smuzhiyun struct spi_transfer, transfer_list);
1193*4882a593Smuzhiyun dev_dbg(&data->master->dev,
1194*4882a593Smuzhiyun "%s :Getting next transfer message\n",
1195*4882a593Smuzhiyun __func__);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun spin_unlock(&data->lock);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (!data->cur_trans->len)
1200*4882a593Smuzhiyun goto out;
1201*4882a593Smuzhiyun cnt = (data->cur_trans->len - 1) / PCH_BUF_SIZE + 1;
1202*4882a593Smuzhiyun data->save_total_len = data->cur_trans->len;
1203*4882a593Smuzhiyun if (data->use_dma) {
1204*4882a593Smuzhiyun int i;
1205*4882a593Smuzhiyun char *save_rx_buf = data->cur_trans->rx_buf;
1206*4882a593Smuzhiyun for (i = 0; i < cnt; i ++) {
1207*4882a593Smuzhiyun pch_spi_handle_dma(data, &bpw);
1208*4882a593Smuzhiyun if (!pch_spi_start_transfer(data)) {
1209*4882a593Smuzhiyun data->transfer_complete = true;
1210*4882a593Smuzhiyun data->current_msg->status = -EIO;
1211*4882a593Smuzhiyun data->current_msg->complete
1212*4882a593Smuzhiyun (data->current_msg->context);
1213*4882a593Smuzhiyun data->bcurrent_msg_processing = false;
1214*4882a593Smuzhiyun data->current_msg = NULL;
1215*4882a593Smuzhiyun data->cur_trans = NULL;
1216*4882a593Smuzhiyun goto out;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun pch_spi_copy_rx_data_for_dma(data, bpw);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun data->cur_trans->rx_buf = save_rx_buf;
1221*4882a593Smuzhiyun } else {
1222*4882a593Smuzhiyun pch_spi_set_tx(data, &bpw);
1223*4882a593Smuzhiyun pch_spi_set_ir(data);
1224*4882a593Smuzhiyun pch_spi_copy_rx_data(data, bpw);
1225*4882a593Smuzhiyun kfree(data->pkt_rx_buff);
1226*4882a593Smuzhiyun data->pkt_rx_buff = NULL;
1227*4882a593Smuzhiyun kfree(data->pkt_tx_buff);
1228*4882a593Smuzhiyun data->pkt_tx_buff = NULL;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun /* increment message count */
1231*4882a593Smuzhiyun data->cur_trans->len = data->save_total_len;
1232*4882a593Smuzhiyun data->current_msg->actual_length += data->cur_trans->len;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun dev_dbg(&data->master->dev,
1235*4882a593Smuzhiyun "%s:data->current_msg->actual_length=%d\n",
1236*4882a593Smuzhiyun __func__, data->current_msg->actual_length);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun spi_transfer_delay_exec(data->cur_trans);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun spin_lock(&data->lock);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* No more transfer in this message. */
1243*4882a593Smuzhiyun if ((data->cur_trans->transfer_list.next) ==
1244*4882a593Smuzhiyun &(data->current_msg->transfers)) {
1245*4882a593Smuzhiyun pch_spi_nomore_transfer(data);
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun spin_unlock(&data->lock);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun } while (data->cur_trans != NULL);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun out:
1253*4882a593Smuzhiyun pch_spi_writereg(data->master, PCH_SSNXCR, SSN_HIGH);
1254*4882a593Smuzhiyun if (data->use_dma)
1255*4882a593Smuzhiyun pch_spi_release_dma(data);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
pch_spi_free_resources(struct pch_spi_board_data * board_dat,struct pch_spi_data * data)1258*4882a593Smuzhiyun static void pch_spi_free_resources(struct pch_spi_board_data *board_dat,
1259*4882a593Smuzhiyun struct pch_spi_data *data)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev, "%s ENTRY\n", __func__);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun flush_work(&data->work);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
pch_spi_get_resources(struct pch_spi_board_data * board_dat,struct pch_spi_data * data)1266*4882a593Smuzhiyun static int pch_spi_get_resources(struct pch_spi_board_data *board_dat,
1267*4882a593Smuzhiyun struct pch_spi_data *data)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev, "%s ENTRY\n", __func__);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* reset PCH SPI h/w */
1272*4882a593Smuzhiyun pch_spi_reset(data->master);
1273*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev,
1274*4882a593Smuzhiyun "%s pch_spi_reset invoked successfully\n", __func__);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev, "%s data->irq_reg_sts=true\n", __func__);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun return 0;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
pch_free_dma_buf(struct pch_spi_board_data * board_dat,struct pch_spi_data * data)1281*4882a593Smuzhiyun static void pch_free_dma_buf(struct pch_spi_board_data *board_dat,
1282*4882a593Smuzhiyun struct pch_spi_data *data)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun struct pch_spi_dma_ctrl *dma;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun dma = &data->dma;
1287*4882a593Smuzhiyun if (dma->tx_buf_dma)
1288*4882a593Smuzhiyun dma_free_coherent(&board_dat->pdev->dev, PCH_BUF_SIZE,
1289*4882a593Smuzhiyun dma->tx_buf_virt, dma->tx_buf_dma);
1290*4882a593Smuzhiyun if (dma->rx_buf_dma)
1291*4882a593Smuzhiyun dma_free_coherent(&board_dat->pdev->dev, PCH_BUF_SIZE,
1292*4882a593Smuzhiyun dma->rx_buf_virt, dma->rx_buf_dma);
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
pch_alloc_dma_buf(struct pch_spi_board_data * board_dat,struct pch_spi_data * data)1295*4882a593Smuzhiyun static int pch_alloc_dma_buf(struct pch_spi_board_data *board_dat,
1296*4882a593Smuzhiyun struct pch_spi_data *data)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun struct pch_spi_dma_ctrl *dma;
1299*4882a593Smuzhiyun int ret;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun dma = &data->dma;
1302*4882a593Smuzhiyun ret = 0;
1303*4882a593Smuzhiyun /* Get Consistent memory for Tx DMA */
1304*4882a593Smuzhiyun dma->tx_buf_virt = dma_alloc_coherent(&board_dat->pdev->dev,
1305*4882a593Smuzhiyun PCH_BUF_SIZE, &dma->tx_buf_dma, GFP_KERNEL);
1306*4882a593Smuzhiyun if (!dma->tx_buf_virt)
1307*4882a593Smuzhiyun ret = -ENOMEM;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Get Consistent memory for Rx DMA */
1310*4882a593Smuzhiyun dma->rx_buf_virt = dma_alloc_coherent(&board_dat->pdev->dev,
1311*4882a593Smuzhiyun PCH_BUF_SIZE, &dma->rx_buf_dma, GFP_KERNEL);
1312*4882a593Smuzhiyun if (!dma->rx_buf_virt)
1313*4882a593Smuzhiyun ret = -ENOMEM;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return ret;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
pch_spi_pd_probe(struct platform_device * plat_dev)1318*4882a593Smuzhiyun static int pch_spi_pd_probe(struct platform_device *plat_dev)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun int ret;
1321*4882a593Smuzhiyun struct spi_master *master;
1322*4882a593Smuzhiyun struct pch_spi_board_data *board_dat = dev_get_platdata(&plat_dev->dev);
1323*4882a593Smuzhiyun struct pch_spi_data *data;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun dev_dbg(&plat_dev->dev, "%s:debug\n", __func__);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun master = spi_alloc_master(&board_dat->pdev->dev,
1328*4882a593Smuzhiyun sizeof(struct pch_spi_data));
1329*4882a593Smuzhiyun if (!master) {
1330*4882a593Smuzhiyun dev_err(&plat_dev->dev, "spi_alloc_master[%d] failed.\n",
1331*4882a593Smuzhiyun plat_dev->id);
1332*4882a593Smuzhiyun return -ENOMEM;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun data = spi_master_get_devdata(master);
1336*4882a593Smuzhiyun data->master = master;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun platform_set_drvdata(plat_dev, data);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* baseaddress + address offset) */
1341*4882a593Smuzhiyun data->io_base_addr = pci_resource_start(board_dat->pdev, 1) +
1342*4882a593Smuzhiyun PCH_ADDRESS_SIZE * plat_dev->id;
1343*4882a593Smuzhiyun data->io_remap_addr = pci_iomap(board_dat->pdev, 1, 0);
1344*4882a593Smuzhiyun if (!data->io_remap_addr) {
1345*4882a593Smuzhiyun dev_err(&plat_dev->dev, "%s pci_iomap failed\n", __func__);
1346*4882a593Smuzhiyun ret = -ENOMEM;
1347*4882a593Smuzhiyun goto err_pci_iomap;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun data->io_remap_addr += PCH_ADDRESS_SIZE * plat_dev->id;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun dev_dbg(&plat_dev->dev, "[ch%d] remap_addr=%p\n",
1352*4882a593Smuzhiyun plat_dev->id, data->io_remap_addr);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* initialize members of SPI master */
1355*4882a593Smuzhiyun master->num_chipselect = PCH_MAX_CS;
1356*4882a593Smuzhiyun master->transfer = pch_spi_transfer;
1357*4882a593Smuzhiyun master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1358*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
1359*4882a593Smuzhiyun master->max_speed_hz = PCH_MAX_BAUDRATE;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun data->board_dat = board_dat;
1362*4882a593Smuzhiyun data->plat_dev = plat_dev;
1363*4882a593Smuzhiyun data->n_curnt_chip = 255;
1364*4882a593Smuzhiyun data->status = STATUS_RUNNING;
1365*4882a593Smuzhiyun data->ch = plat_dev->id;
1366*4882a593Smuzhiyun data->use_dma = use_dma;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun INIT_LIST_HEAD(&data->queue);
1369*4882a593Smuzhiyun spin_lock_init(&data->lock);
1370*4882a593Smuzhiyun INIT_WORK(&data->work, pch_spi_process_messages);
1371*4882a593Smuzhiyun init_waitqueue_head(&data->wait);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun ret = pch_spi_get_resources(board_dat, data);
1374*4882a593Smuzhiyun if (ret) {
1375*4882a593Smuzhiyun dev_err(&plat_dev->dev, "%s fail(retval=%d)\n", __func__, ret);
1376*4882a593Smuzhiyun goto err_spi_get_resources;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun ret = request_irq(board_dat->pdev->irq, pch_spi_handler,
1380*4882a593Smuzhiyun IRQF_SHARED, KBUILD_MODNAME, data);
1381*4882a593Smuzhiyun if (ret) {
1382*4882a593Smuzhiyun dev_err(&plat_dev->dev,
1383*4882a593Smuzhiyun "%s request_irq failed\n", __func__);
1384*4882a593Smuzhiyun goto err_request_irq;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun data->irq_reg_sts = true;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun pch_spi_set_master_mode(master);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun if (use_dma) {
1391*4882a593Smuzhiyun dev_info(&plat_dev->dev, "Use DMA for data transfers\n");
1392*4882a593Smuzhiyun ret = pch_alloc_dma_buf(board_dat, data);
1393*4882a593Smuzhiyun if (ret)
1394*4882a593Smuzhiyun goto err_spi_register_master;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun ret = spi_register_master(master);
1398*4882a593Smuzhiyun if (ret != 0) {
1399*4882a593Smuzhiyun dev_err(&plat_dev->dev,
1400*4882a593Smuzhiyun "%s spi_register_master FAILED\n", __func__);
1401*4882a593Smuzhiyun goto err_spi_register_master;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun err_spi_register_master:
1407*4882a593Smuzhiyun pch_free_dma_buf(board_dat, data);
1408*4882a593Smuzhiyun free_irq(board_dat->pdev->irq, data);
1409*4882a593Smuzhiyun err_request_irq:
1410*4882a593Smuzhiyun pch_spi_free_resources(board_dat, data);
1411*4882a593Smuzhiyun err_spi_get_resources:
1412*4882a593Smuzhiyun pci_iounmap(board_dat->pdev, data->io_remap_addr);
1413*4882a593Smuzhiyun err_pci_iomap:
1414*4882a593Smuzhiyun spi_master_put(master);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return ret;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
pch_spi_pd_remove(struct platform_device * plat_dev)1419*4882a593Smuzhiyun static int pch_spi_pd_remove(struct platform_device *plat_dev)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun struct pch_spi_board_data *board_dat = dev_get_platdata(&plat_dev->dev);
1422*4882a593Smuzhiyun struct pch_spi_data *data = platform_get_drvdata(plat_dev);
1423*4882a593Smuzhiyun int count;
1424*4882a593Smuzhiyun unsigned long flags;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun dev_dbg(&plat_dev->dev, "%s:[ch%d] irq=%d\n",
1427*4882a593Smuzhiyun __func__, plat_dev->id, board_dat->pdev->irq);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun if (use_dma)
1430*4882a593Smuzhiyun pch_free_dma_buf(board_dat, data);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /* check for any pending messages; no action is taken if the queue
1433*4882a593Smuzhiyun * is still full; but at least we tried. Unload anyway */
1434*4882a593Smuzhiyun count = 500;
1435*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
1436*4882a593Smuzhiyun data->status = STATUS_EXITING;
1437*4882a593Smuzhiyun while ((list_empty(&data->queue) == 0) && --count) {
1438*4882a593Smuzhiyun dev_dbg(&board_dat->pdev->dev, "%s :queue not empty\n",
1439*4882a593Smuzhiyun __func__);
1440*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
1441*4882a593Smuzhiyun msleep(PCH_SLEEP_TIME);
1442*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun pch_spi_free_resources(board_dat, data);
1447*4882a593Smuzhiyun /* disable interrupts & free IRQ */
1448*4882a593Smuzhiyun if (data->irq_reg_sts) {
1449*4882a593Smuzhiyun /* disable interrupts */
1450*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR, 0, PCH_ALL);
1451*4882a593Smuzhiyun data->irq_reg_sts = false;
1452*4882a593Smuzhiyun free_irq(board_dat->pdev->irq, data);
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun pci_iounmap(board_dat->pdev, data->io_remap_addr);
1456*4882a593Smuzhiyun spi_unregister_master(data->master);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return 0;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun #ifdef CONFIG_PM
pch_spi_pd_suspend(struct platform_device * pd_dev,pm_message_t state)1461*4882a593Smuzhiyun static int pch_spi_pd_suspend(struct platform_device *pd_dev,
1462*4882a593Smuzhiyun pm_message_t state)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun u8 count;
1465*4882a593Smuzhiyun struct pch_spi_board_data *board_dat = dev_get_platdata(&pd_dev->dev);
1466*4882a593Smuzhiyun struct pch_spi_data *data = platform_get_drvdata(pd_dev);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun dev_dbg(&pd_dev->dev, "%s ENTRY\n", __func__);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun if (!board_dat) {
1471*4882a593Smuzhiyun dev_err(&pd_dev->dev,
1472*4882a593Smuzhiyun "%s pci_get_drvdata returned NULL\n", __func__);
1473*4882a593Smuzhiyun return -EFAULT;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* check if the current message is processed:
1477*4882a593Smuzhiyun Only after thats done the transfer will be suspended */
1478*4882a593Smuzhiyun count = 255;
1479*4882a593Smuzhiyun while ((--count) > 0) {
1480*4882a593Smuzhiyun if (!(data->bcurrent_msg_processing))
1481*4882a593Smuzhiyun break;
1482*4882a593Smuzhiyun msleep(PCH_SLEEP_TIME);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /* Free IRQ */
1486*4882a593Smuzhiyun if (data->irq_reg_sts) {
1487*4882a593Smuzhiyun /* disable all interrupts */
1488*4882a593Smuzhiyun pch_spi_setclr_reg(data->master, PCH_SPCR, 0, PCH_ALL);
1489*4882a593Smuzhiyun pch_spi_reset(data->master);
1490*4882a593Smuzhiyun free_irq(board_dat->pdev->irq, data);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun data->irq_reg_sts = false;
1493*4882a593Smuzhiyun dev_dbg(&pd_dev->dev,
1494*4882a593Smuzhiyun "%s free_irq invoked successfully.\n", __func__);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun return 0;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
pch_spi_pd_resume(struct platform_device * pd_dev)1500*4882a593Smuzhiyun static int pch_spi_pd_resume(struct platform_device *pd_dev)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun struct pch_spi_board_data *board_dat = dev_get_platdata(&pd_dev->dev);
1503*4882a593Smuzhiyun struct pch_spi_data *data = platform_get_drvdata(pd_dev);
1504*4882a593Smuzhiyun int retval;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun if (!board_dat) {
1507*4882a593Smuzhiyun dev_err(&pd_dev->dev,
1508*4882a593Smuzhiyun "%s pci_get_drvdata returned NULL\n", __func__);
1509*4882a593Smuzhiyun return -EFAULT;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun if (!data->irq_reg_sts) {
1513*4882a593Smuzhiyun /* register IRQ */
1514*4882a593Smuzhiyun retval = request_irq(board_dat->pdev->irq, pch_spi_handler,
1515*4882a593Smuzhiyun IRQF_SHARED, KBUILD_MODNAME, data);
1516*4882a593Smuzhiyun if (retval < 0) {
1517*4882a593Smuzhiyun dev_err(&pd_dev->dev,
1518*4882a593Smuzhiyun "%s request_irq failed\n", __func__);
1519*4882a593Smuzhiyun return retval;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* reset PCH SPI h/w */
1523*4882a593Smuzhiyun pch_spi_reset(data->master);
1524*4882a593Smuzhiyun pch_spi_set_master_mode(data->master);
1525*4882a593Smuzhiyun data->irq_reg_sts = true;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun #else
1530*4882a593Smuzhiyun #define pch_spi_pd_suspend NULL
1531*4882a593Smuzhiyun #define pch_spi_pd_resume NULL
1532*4882a593Smuzhiyun #endif
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static struct platform_driver pch_spi_pd_driver = {
1535*4882a593Smuzhiyun .driver = {
1536*4882a593Smuzhiyun .name = "pch-spi",
1537*4882a593Smuzhiyun },
1538*4882a593Smuzhiyun .probe = pch_spi_pd_probe,
1539*4882a593Smuzhiyun .remove = pch_spi_pd_remove,
1540*4882a593Smuzhiyun .suspend = pch_spi_pd_suspend,
1541*4882a593Smuzhiyun .resume = pch_spi_pd_resume
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
pch_spi_probe(struct pci_dev * pdev,const struct pci_device_id * id)1544*4882a593Smuzhiyun static int pch_spi_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun struct pch_spi_board_data *board_dat;
1547*4882a593Smuzhiyun struct platform_device *pd_dev = NULL;
1548*4882a593Smuzhiyun int retval;
1549*4882a593Smuzhiyun int i;
1550*4882a593Smuzhiyun struct pch_pd_dev_save *pd_dev_save;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun pd_dev_save = kzalloc(sizeof(*pd_dev_save), GFP_KERNEL);
1553*4882a593Smuzhiyun if (!pd_dev_save)
1554*4882a593Smuzhiyun return -ENOMEM;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun board_dat = kzalloc(sizeof(*board_dat), GFP_KERNEL);
1557*4882a593Smuzhiyun if (!board_dat) {
1558*4882a593Smuzhiyun retval = -ENOMEM;
1559*4882a593Smuzhiyun goto err_no_mem;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun retval = pci_request_regions(pdev, KBUILD_MODNAME);
1563*4882a593Smuzhiyun if (retval) {
1564*4882a593Smuzhiyun dev_err(&pdev->dev, "%s request_region failed\n", __func__);
1565*4882a593Smuzhiyun goto pci_request_regions;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun board_dat->pdev = pdev;
1569*4882a593Smuzhiyun board_dat->num = id->driver_data;
1570*4882a593Smuzhiyun pd_dev_save->num = id->driver_data;
1571*4882a593Smuzhiyun pd_dev_save->board_dat = board_dat;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun retval = pci_enable_device(pdev);
1574*4882a593Smuzhiyun if (retval) {
1575*4882a593Smuzhiyun dev_err(&pdev->dev, "%s pci_enable_device failed\n", __func__);
1576*4882a593Smuzhiyun goto pci_enable_device;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun for (i = 0; i < board_dat->num; i++) {
1580*4882a593Smuzhiyun pd_dev = platform_device_alloc("pch-spi", i);
1581*4882a593Smuzhiyun if (!pd_dev) {
1582*4882a593Smuzhiyun dev_err(&pdev->dev, "platform_device_alloc failed\n");
1583*4882a593Smuzhiyun retval = -ENOMEM;
1584*4882a593Smuzhiyun goto err_platform_device;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun pd_dev_save->pd_save[i] = pd_dev;
1587*4882a593Smuzhiyun pd_dev->dev.parent = &pdev->dev;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun retval = platform_device_add_data(pd_dev, board_dat,
1590*4882a593Smuzhiyun sizeof(*board_dat));
1591*4882a593Smuzhiyun if (retval) {
1592*4882a593Smuzhiyun dev_err(&pdev->dev,
1593*4882a593Smuzhiyun "platform_device_add_data failed\n");
1594*4882a593Smuzhiyun platform_device_put(pd_dev);
1595*4882a593Smuzhiyun goto err_platform_device;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun retval = platform_device_add(pd_dev);
1599*4882a593Smuzhiyun if (retval) {
1600*4882a593Smuzhiyun dev_err(&pdev->dev, "platform_device_add failed\n");
1601*4882a593Smuzhiyun platform_device_put(pd_dev);
1602*4882a593Smuzhiyun goto err_platform_device;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun pci_set_drvdata(pdev, pd_dev_save);
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun return 0;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun err_platform_device:
1611*4882a593Smuzhiyun while (--i >= 0)
1612*4882a593Smuzhiyun platform_device_unregister(pd_dev_save->pd_save[i]);
1613*4882a593Smuzhiyun pci_disable_device(pdev);
1614*4882a593Smuzhiyun pci_enable_device:
1615*4882a593Smuzhiyun pci_release_regions(pdev);
1616*4882a593Smuzhiyun pci_request_regions:
1617*4882a593Smuzhiyun kfree(board_dat);
1618*4882a593Smuzhiyun err_no_mem:
1619*4882a593Smuzhiyun kfree(pd_dev_save);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun return retval;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
pch_spi_remove(struct pci_dev * pdev)1624*4882a593Smuzhiyun static void pch_spi_remove(struct pci_dev *pdev)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun int i;
1627*4882a593Smuzhiyun struct pch_pd_dev_save *pd_dev_save = pci_get_drvdata(pdev);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s ENTRY:pdev=%p\n", __func__, pdev);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun for (i = 0; i < pd_dev_save->num; i++)
1632*4882a593Smuzhiyun platform_device_unregister(pd_dev_save->pd_save[i]);
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun pci_disable_device(pdev);
1635*4882a593Smuzhiyun pci_release_regions(pdev);
1636*4882a593Smuzhiyun kfree(pd_dev_save->board_dat);
1637*4882a593Smuzhiyun kfree(pd_dev_save);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
pch_spi_suspend(struct device * dev)1640*4882a593Smuzhiyun static int __maybe_unused pch_spi_suspend(struct device *dev)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun struct pch_pd_dev_save *pd_dev_save = dev_get_drvdata(dev);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun dev_dbg(dev, "%s ENTRY\n", __func__);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun pd_dev_save->board_dat->suspend_sts = true;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun return 0;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
pch_spi_resume(struct device * dev)1651*4882a593Smuzhiyun static int __maybe_unused pch_spi_resume(struct device *dev)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun struct pch_pd_dev_save *pd_dev_save = dev_get_drvdata(dev);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun dev_dbg(dev, "%s ENTRY\n", __func__);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /* set suspend status to false */
1658*4882a593Smuzhiyun pd_dev_save->board_dat->suspend_sts = false;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun return 0;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pch_spi_pm_ops, pch_spi_suspend, pch_spi_resume);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static struct pci_driver pch_spi_pcidev_driver = {
1666*4882a593Smuzhiyun .name = "pch_spi",
1667*4882a593Smuzhiyun .id_table = pch_spi_pcidev_id,
1668*4882a593Smuzhiyun .probe = pch_spi_probe,
1669*4882a593Smuzhiyun .remove = pch_spi_remove,
1670*4882a593Smuzhiyun .driver.pm = &pch_spi_pm_ops,
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun
pch_spi_init(void)1673*4882a593Smuzhiyun static int __init pch_spi_init(void)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun int ret;
1676*4882a593Smuzhiyun ret = platform_driver_register(&pch_spi_pd_driver);
1677*4882a593Smuzhiyun if (ret)
1678*4882a593Smuzhiyun return ret;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun ret = pci_register_driver(&pch_spi_pcidev_driver);
1681*4882a593Smuzhiyun if (ret) {
1682*4882a593Smuzhiyun platform_driver_unregister(&pch_spi_pd_driver);
1683*4882a593Smuzhiyun return ret;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun return 0;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun module_init(pch_spi_init);
1689*4882a593Smuzhiyun
pch_spi_exit(void)1690*4882a593Smuzhiyun static void __exit pch_spi_exit(void)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun pci_unregister_driver(&pch_spi_pcidev_driver);
1693*4882a593Smuzhiyun platform_driver_unregister(&pch_spi_pd_driver);
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun module_exit(pch_spi_exit);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun module_param(use_dma, int, 0644);
1698*4882a593Smuzhiyun MODULE_PARM_DESC(use_dma,
1699*4882a593Smuzhiyun "to use DMA for data transfers pass 1 else 0; default 1");
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1702*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel EG20T PCH/LAPIS Semiconductor ML7xxx IOH SPI Driver");
1703*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pch_spi_pcidev_id);
1704*4882a593Smuzhiyun
1705