1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SPI driver for NVIDIA's Tegra114 SPI Controller.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2013, NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/completion.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/dmapool.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/kthread.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/reset.h>
25*4882a593Smuzhiyun #include <linux/spi/spi.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SPI_COMMAND1 0x000
28*4882a593Smuzhiyun #define SPI_BIT_LENGTH(x) (((x) & 0x1f) << 0)
29*4882a593Smuzhiyun #define SPI_PACKED (1 << 5)
30*4882a593Smuzhiyun #define SPI_TX_EN (1 << 11)
31*4882a593Smuzhiyun #define SPI_RX_EN (1 << 12)
32*4882a593Smuzhiyun #define SPI_BOTH_EN_BYTE (1 << 13)
33*4882a593Smuzhiyun #define SPI_BOTH_EN_BIT (1 << 14)
34*4882a593Smuzhiyun #define SPI_LSBYTE_FE (1 << 15)
35*4882a593Smuzhiyun #define SPI_LSBIT_FE (1 << 16)
36*4882a593Smuzhiyun #define SPI_BIDIROE (1 << 17)
37*4882a593Smuzhiyun #define SPI_IDLE_SDA_DRIVE_LOW (0 << 18)
38*4882a593Smuzhiyun #define SPI_IDLE_SDA_DRIVE_HIGH (1 << 18)
39*4882a593Smuzhiyun #define SPI_IDLE_SDA_PULL_LOW (2 << 18)
40*4882a593Smuzhiyun #define SPI_IDLE_SDA_PULL_HIGH (3 << 18)
41*4882a593Smuzhiyun #define SPI_IDLE_SDA_MASK (3 << 18)
42*4882a593Smuzhiyun #define SPI_CS_SW_VAL (1 << 20)
43*4882a593Smuzhiyun #define SPI_CS_SW_HW (1 << 21)
44*4882a593Smuzhiyun /* SPI_CS_POL_INACTIVE bits are default high */
45*4882a593Smuzhiyun /* n from 0 to 3 */
46*4882a593Smuzhiyun #define SPI_CS_POL_INACTIVE(n) (1 << (22 + (n)))
47*4882a593Smuzhiyun #define SPI_CS_POL_INACTIVE_MASK (0xF << 22)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define SPI_CS_SEL_0 (0 << 26)
50*4882a593Smuzhiyun #define SPI_CS_SEL_1 (1 << 26)
51*4882a593Smuzhiyun #define SPI_CS_SEL_2 (2 << 26)
52*4882a593Smuzhiyun #define SPI_CS_SEL_3 (3 << 26)
53*4882a593Smuzhiyun #define SPI_CS_SEL_MASK (3 << 26)
54*4882a593Smuzhiyun #define SPI_CS_SEL(x) (((x) & 0x3) << 26)
55*4882a593Smuzhiyun #define SPI_CONTROL_MODE_0 (0 << 28)
56*4882a593Smuzhiyun #define SPI_CONTROL_MODE_1 (1 << 28)
57*4882a593Smuzhiyun #define SPI_CONTROL_MODE_2 (2 << 28)
58*4882a593Smuzhiyun #define SPI_CONTROL_MODE_3 (3 << 28)
59*4882a593Smuzhiyun #define SPI_CONTROL_MODE_MASK (3 << 28)
60*4882a593Smuzhiyun #define SPI_MODE_SEL(x) (((x) & 0x3) << 28)
61*4882a593Smuzhiyun #define SPI_M_S (1 << 30)
62*4882a593Smuzhiyun #define SPI_PIO (1 << 31)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SPI_COMMAND2 0x004
65*4882a593Smuzhiyun #define SPI_TX_TAP_DELAY(x) (((x) & 0x3F) << 6)
66*4882a593Smuzhiyun #define SPI_RX_TAP_DELAY(x) (((x) & 0x3F) << 0)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define SPI_CS_TIMING1 0x008
69*4882a593Smuzhiyun #define SPI_SETUP_HOLD(setup, hold) (((setup) << 4) | (hold))
70*4882a593Smuzhiyun #define SPI_CS_SETUP_HOLD(reg, cs, val) \
71*4882a593Smuzhiyun ((((val) & 0xFFu) << ((cs) * 8)) | \
72*4882a593Smuzhiyun ((reg) & ~(0xFFu << ((cs) * 8))))
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define SPI_CS_TIMING2 0x00C
75*4882a593Smuzhiyun #define CYCLES_BETWEEN_PACKETS_0(x) (((x) & 0x1F) << 0)
76*4882a593Smuzhiyun #define CS_ACTIVE_BETWEEN_PACKETS_0 (1 << 5)
77*4882a593Smuzhiyun #define CYCLES_BETWEEN_PACKETS_1(x) (((x) & 0x1F) << 8)
78*4882a593Smuzhiyun #define CS_ACTIVE_BETWEEN_PACKETS_1 (1 << 13)
79*4882a593Smuzhiyun #define CYCLES_BETWEEN_PACKETS_2(x) (((x) & 0x1F) << 16)
80*4882a593Smuzhiyun #define CS_ACTIVE_BETWEEN_PACKETS_2 (1 << 21)
81*4882a593Smuzhiyun #define CYCLES_BETWEEN_PACKETS_3(x) (((x) & 0x1F) << 24)
82*4882a593Smuzhiyun #define CS_ACTIVE_BETWEEN_PACKETS_3 (1 << 29)
83*4882a593Smuzhiyun #define SPI_SET_CS_ACTIVE_BETWEEN_PACKETS(reg, cs, val) \
84*4882a593Smuzhiyun (reg = (((val) & 0x1) << ((cs) * 8 + 5)) | \
85*4882a593Smuzhiyun ((reg) & ~(1 << ((cs) * 8 + 5))))
86*4882a593Smuzhiyun #define SPI_SET_CYCLES_BETWEEN_PACKETS(reg, cs, val) \
87*4882a593Smuzhiyun (reg = (((val) & 0x1F) << ((cs) * 8)) | \
88*4882a593Smuzhiyun ((reg) & ~(0x1F << ((cs) * 8))))
89*4882a593Smuzhiyun #define MAX_SETUP_HOLD_CYCLES 16
90*4882a593Smuzhiyun #define MAX_INACTIVE_CYCLES 32
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SPI_TRANS_STATUS 0x010
93*4882a593Smuzhiyun #define SPI_BLK_CNT(val) (((val) >> 0) & 0xFFFF)
94*4882a593Smuzhiyun #define SPI_SLV_IDLE_COUNT(val) (((val) >> 16) & 0xFF)
95*4882a593Smuzhiyun #define SPI_RDY (1 << 30)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define SPI_FIFO_STATUS 0x014
98*4882a593Smuzhiyun #define SPI_RX_FIFO_EMPTY (1 << 0)
99*4882a593Smuzhiyun #define SPI_RX_FIFO_FULL (1 << 1)
100*4882a593Smuzhiyun #define SPI_TX_FIFO_EMPTY (1 << 2)
101*4882a593Smuzhiyun #define SPI_TX_FIFO_FULL (1 << 3)
102*4882a593Smuzhiyun #define SPI_RX_FIFO_UNF (1 << 4)
103*4882a593Smuzhiyun #define SPI_RX_FIFO_OVF (1 << 5)
104*4882a593Smuzhiyun #define SPI_TX_FIFO_UNF (1 << 6)
105*4882a593Smuzhiyun #define SPI_TX_FIFO_OVF (1 << 7)
106*4882a593Smuzhiyun #define SPI_ERR (1 << 8)
107*4882a593Smuzhiyun #define SPI_TX_FIFO_FLUSH (1 << 14)
108*4882a593Smuzhiyun #define SPI_RX_FIFO_FLUSH (1 << 15)
109*4882a593Smuzhiyun #define SPI_TX_FIFO_EMPTY_COUNT(val) (((val) >> 16) & 0x7F)
110*4882a593Smuzhiyun #define SPI_RX_FIFO_FULL_COUNT(val) (((val) >> 23) & 0x7F)
111*4882a593Smuzhiyun #define SPI_FRAME_END (1 << 30)
112*4882a593Smuzhiyun #define SPI_CS_INACTIVE (1 << 31)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define SPI_FIFO_ERROR (SPI_RX_FIFO_UNF | \
115*4882a593Smuzhiyun SPI_RX_FIFO_OVF | SPI_TX_FIFO_UNF | SPI_TX_FIFO_OVF)
116*4882a593Smuzhiyun #define SPI_FIFO_EMPTY (SPI_RX_FIFO_EMPTY | SPI_TX_FIFO_EMPTY)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define SPI_TX_DATA 0x018
119*4882a593Smuzhiyun #define SPI_RX_DATA 0x01C
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define SPI_DMA_CTL 0x020
122*4882a593Smuzhiyun #define SPI_TX_TRIG_1 (0 << 15)
123*4882a593Smuzhiyun #define SPI_TX_TRIG_4 (1 << 15)
124*4882a593Smuzhiyun #define SPI_TX_TRIG_8 (2 << 15)
125*4882a593Smuzhiyun #define SPI_TX_TRIG_16 (3 << 15)
126*4882a593Smuzhiyun #define SPI_TX_TRIG_MASK (3 << 15)
127*4882a593Smuzhiyun #define SPI_RX_TRIG_1 (0 << 19)
128*4882a593Smuzhiyun #define SPI_RX_TRIG_4 (1 << 19)
129*4882a593Smuzhiyun #define SPI_RX_TRIG_8 (2 << 19)
130*4882a593Smuzhiyun #define SPI_RX_TRIG_16 (3 << 19)
131*4882a593Smuzhiyun #define SPI_RX_TRIG_MASK (3 << 19)
132*4882a593Smuzhiyun #define SPI_IE_TX (1 << 28)
133*4882a593Smuzhiyun #define SPI_IE_RX (1 << 29)
134*4882a593Smuzhiyun #define SPI_CONT (1 << 30)
135*4882a593Smuzhiyun #define SPI_DMA (1 << 31)
136*4882a593Smuzhiyun #define SPI_DMA_EN SPI_DMA
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define SPI_DMA_BLK 0x024
139*4882a593Smuzhiyun #define SPI_DMA_BLK_SET(x) (((x) & 0xFFFF) << 0)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define SPI_TX_FIFO 0x108
142*4882a593Smuzhiyun #define SPI_RX_FIFO 0x188
143*4882a593Smuzhiyun #define SPI_INTR_MASK 0x18c
144*4882a593Smuzhiyun #define SPI_INTR_ALL_MASK (0x1fUL << 25)
145*4882a593Smuzhiyun #define MAX_CHIP_SELECT 4
146*4882a593Smuzhiyun #define SPI_FIFO_DEPTH 64
147*4882a593Smuzhiyun #define DATA_DIR_TX (1 << 0)
148*4882a593Smuzhiyun #define DATA_DIR_RX (1 << 1)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
151*4882a593Smuzhiyun #define DEFAULT_SPI_DMA_BUF_LEN (16*1024)
152*4882a593Smuzhiyun #define TX_FIFO_EMPTY_COUNT_MAX SPI_TX_FIFO_EMPTY_COUNT(0x40)
153*4882a593Smuzhiyun #define RX_FIFO_FULL_COUNT_ZERO SPI_RX_FIFO_FULL_COUNT(0)
154*4882a593Smuzhiyun #define MAX_HOLD_CYCLES 16
155*4882a593Smuzhiyun #define SPI_DEFAULT_SPEED 25000000
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct tegra_spi_soc_data {
158*4882a593Smuzhiyun bool has_intr_mask_reg;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun struct tegra_spi_client_data {
162*4882a593Smuzhiyun int tx_clk_tap_delay;
163*4882a593Smuzhiyun int rx_clk_tap_delay;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct tegra_spi_data {
167*4882a593Smuzhiyun struct device *dev;
168*4882a593Smuzhiyun struct spi_master *master;
169*4882a593Smuzhiyun spinlock_t lock;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct clk *clk;
172*4882a593Smuzhiyun struct reset_control *rst;
173*4882a593Smuzhiyun void __iomem *base;
174*4882a593Smuzhiyun phys_addr_t phys;
175*4882a593Smuzhiyun unsigned irq;
176*4882a593Smuzhiyun u32 cur_speed;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct spi_device *cur_spi;
179*4882a593Smuzhiyun struct spi_device *cs_control;
180*4882a593Smuzhiyun unsigned cur_pos;
181*4882a593Smuzhiyun unsigned words_per_32bit;
182*4882a593Smuzhiyun unsigned bytes_per_word;
183*4882a593Smuzhiyun unsigned curr_dma_words;
184*4882a593Smuzhiyun unsigned cur_direction;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun unsigned cur_rx_pos;
187*4882a593Smuzhiyun unsigned cur_tx_pos;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun unsigned dma_buf_size;
190*4882a593Smuzhiyun unsigned max_buf_size;
191*4882a593Smuzhiyun bool is_curr_dma_xfer;
192*4882a593Smuzhiyun bool use_hw_based_cs;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct completion rx_dma_complete;
195*4882a593Smuzhiyun struct completion tx_dma_complete;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun u32 tx_status;
198*4882a593Smuzhiyun u32 rx_status;
199*4882a593Smuzhiyun u32 status_reg;
200*4882a593Smuzhiyun bool is_packed;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun u32 command1_reg;
203*4882a593Smuzhiyun u32 dma_control_reg;
204*4882a593Smuzhiyun u32 def_command1_reg;
205*4882a593Smuzhiyun u32 def_command2_reg;
206*4882a593Smuzhiyun u32 spi_cs_timing1;
207*4882a593Smuzhiyun u32 spi_cs_timing2;
208*4882a593Smuzhiyun u8 last_used_cs;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun struct completion xfer_completion;
211*4882a593Smuzhiyun struct spi_transfer *curr_xfer;
212*4882a593Smuzhiyun struct dma_chan *rx_dma_chan;
213*4882a593Smuzhiyun u32 *rx_dma_buf;
214*4882a593Smuzhiyun dma_addr_t rx_dma_phys;
215*4882a593Smuzhiyun struct dma_async_tx_descriptor *rx_dma_desc;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct dma_chan *tx_dma_chan;
218*4882a593Smuzhiyun u32 *tx_dma_buf;
219*4882a593Smuzhiyun dma_addr_t tx_dma_phys;
220*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx_dma_desc;
221*4882a593Smuzhiyun const struct tegra_spi_soc_data *soc_data;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static int tegra_spi_runtime_suspend(struct device *dev);
225*4882a593Smuzhiyun static int tegra_spi_runtime_resume(struct device *dev);
226*4882a593Smuzhiyun
tegra_spi_readl(struct tegra_spi_data * tspi,unsigned long reg)227*4882a593Smuzhiyun static inline u32 tegra_spi_readl(struct tegra_spi_data *tspi,
228*4882a593Smuzhiyun unsigned long reg)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun return readl(tspi->base + reg);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
tegra_spi_writel(struct tegra_spi_data * tspi,u32 val,unsigned long reg)233*4882a593Smuzhiyun static inline void tegra_spi_writel(struct tegra_spi_data *tspi,
234*4882a593Smuzhiyun u32 val, unsigned long reg)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun writel(val, tspi->base + reg);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Read back register to make sure that register writes completed */
239*4882a593Smuzhiyun if (reg != SPI_TX_FIFO)
240*4882a593Smuzhiyun readl(tspi->base + SPI_COMMAND1);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
tegra_spi_clear_status(struct tegra_spi_data * tspi)243*4882a593Smuzhiyun static void tegra_spi_clear_status(struct tegra_spi_data *tspi)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun u32 val;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Write 1 to clear status register */
248*4882a593Smuzhiyun val = tegra_spi_readl(tspi, SPI_TRANS_STATUS);
249*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_TRANS_STATUS);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Clear fifo status error if any */
252*4882a593Smuzhiyun val = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
253*4882a593Smuzhiyun if (val & SPI_ERR)
254*4882a593Smuzhiyun tegra_spi_writel(tspi, SPI_ERR | SPI_FIFO_ERROR,
255*4882a593Smuzhiyun SPI_FIFO_STATUS);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
tegra_spi_calculate_curr_xfer_param(struct spi_device * spi,struct tegra_spi_data * tspi,struct spi_transfer * t)258*4882a593Smuzhiyun static unsigned tegra_spi_calculate_curr_xfer_param(
259*4882a593Smuzhiyun struct spi_device *spi, struct tegra_spi_data *tspi,
260*4882a593Smuzhiyun struct spi_transfer *t)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun unsigned remain_len = t->len - tspi->cur_pos;
263*4882a593Smuzhiyun unsigned max_word;
264*4882a593Smuzhiyun unsigned bits_per_word = t->bits_per_word;
265*4882a593Smuzhiyun unsigned max_len;
266*4882a593Smuzhiyun unsigned total_fifo_words;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun tspi->bytes_per_word = DIV_ROUND_UP(bits_per_word, 8);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if ((bits_per_word == 8 || bits_per_word == 16 ||
271*4882a593Smuzhiyun bits_per_word == 32) && t->len > 3) {
272*4882a593Smuzhiyun tspi->is_packed = true;
273*4882a593Smuzhiyun tspi->words_per_32bit = 32/bits_per_word;
274*4882a593Smuzhiyun } else {
275*4882a593Smuzhiyun tspi->is_packed = false;
276*4882a593Smuzhiyun tspi->words_per_32bit = 1;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (tspi->is_packed) {
280*4882a593Smuzhiyun max_len = min(remain_len, tspi->max_buf_size);
281*4882a593Smuzhiyun tspi->curr_dma_words = max_len/tspi->bytes_per_word;
282*4882a593Smuzhiyun total_fifo_words = (max_len + 3) / 4;
283*4882a593Smuzhiyun } else {
284*4882a593Smuzhiyun max_word = (remain_len - 1) / tspi->bytes_per_word + 1;
285*4882a593Smuzhiyun max_word = min(max_word, tspi->max_buf_size/4);
286*4882a593Smuzhiyun tspi->curr_dma_words = max_word;
287*4882a593Smuzhiyun total_fifo_words = max_word;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun return total_fifo_words;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
tegra_spi_fill_tx_fifo_from_client_txbuf(struct tegra_spi_data * tspi,struct spi_transfer * t)292*4882a593Smuzhiyun static unsigned tegra_spi_fill_tx_fifo_from_client_txbuf(
293*4882a593Smuzhiyun struct tegra_spi_data *tspi, struct spi_transfer *t)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun unsigned nbytes;
296*4882a593Smuzhiyun unsigned tx_empty_count;
297*4882a593Smuzhiyun u32 fifo_status;
298*4882a593Smuzhiyun unsigned max_n_32bit;
299*4882a593Smuzhiyun unsigned i, count;
300*4882a593Smuzhiyun unsigned int written_words;
301*4882a593Smuzhiyun unsigned fifo_words_left;
302*4882a593Smuzhiyun u8 *tx_buf = (u8 *)t->tx_buf + tspi->cur_tx_pos;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun fifo_status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
305*4882a593Smuzhiyun tx_empty_count = SPI_TX_FIFO_EMPTY_COUNT(fifo_status);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (tspi->is_packed) {
308*4882a593Smuzhiyun fifo_words_left = tx_empty_count * tspi->words_per_32bit;
309*4882a593Smuzhiyun written_words = min(fifo_words_left, tspi->curr_dma_words);
310*4882a593Smuzhiyun nbytes = written_words * tspi->bytes_per_word;
311*4882a593Smuzhiyun max_n_32bit = DIV_ROUND_UP(nbytes, 4);
312*4882a593Smuzhiyun for (count = 0; count < max_n_32bit; count++) {
313*4882a593Smuzhiyun u32 x = 0;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun for (i = 0; (i < 4) && nbytes; i++, nbytes--)
316*4882a593Smuzhiyun x |= (u32)(*tx_buf++) << (i * 8);
317*4882a593Smuzhiyun tegra_spi_writel(tspi, x, SPI_TX_FIFO);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun tspi->cur_tx_pos += written_words * tspi->bytes_per_word;
321*4882a593Smuzhiyun } else {
322*4882a593Smuzhiyun unsigned int write_bytes;
323*4882a593Smuzhiyun max_n_32bit = min(tspi->curr_dma_words, tx_empty_count);
324*4882a593Smuzhiyun written_words = max_n_32bit;
325*4882a593Smuzhiyun nbytes = written_words * tspi->bytes_per_word;
326*4882a593Smuzhiyun if (nbytes > t->len - tspi->cur_pos)
327*4882a593Smuzhiyun nbytes = t->len - tspi->cur_pos;
328*4882a593Smuzhiyun write_bytes = nbytes;
329*4882a593Smuzhiyun for (count = 0; count < max_n_32bit; count++) {
330*4882a593Smuzhiyun u32 x = 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun for (i = 0; nbytes && (i < tspi->bytes_per_word);
333*4882a593Smuzhiyun i++, nbytes--)
334*4882a593Smuzhiyun x |= (u32)(*tx_buf++) << (i * 8);
335*4882a593Smuzhiyun tegra_spi_writel(tspi, x, SPI_TX_FIFO);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun tspi->cur_tx_pos += write_bytes;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return written_words;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
tegra_spi_read_rx_fifo_to_client_rxbuf(struct tegra_spi_data * tspi,struct spi_transfer * t)344*4882a593Smuzhiyun static unsigned int tegra_spi_read_rx_fifo_to_client_rxbuf(
345*4882a593Smuzhiyun struct tegra_spi_data *tspi, struct spi_transfer *t)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun unsigned rx_full_count;
348*4882a593Smuzhiyun u32 fifo_status;
349*4882a593Smuzhiyun unsigned i, count;
350*4882a593Smuzhiyun unsigned int read_words = 0;
351*4882a593Smuzhiyun unsigned len;
352*4882a593Smuzhiyun u8 *rx_buf = (u8 *)t->rx_buf + tspi->cur_rx_pos;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun fifo_status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
355*4882a593Smuzhiyun rx_full_count = SPI_RX_FIFO_FULL_COUNT(fifo_status);
356*4882a593Smuzhiyun if (tspi->is_packed) {
357*4882a593Smuzhiyun len = tspi->curr_dma_words * tspi->bytes_per_word;
358*4882a593Smuzhiyun for (count = 0; count < rx_full_count; count++) {
359*4882a593Smuzhiyun u32 x = tegra_spi_readl(tspi, SPI_RX_FIFO);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun for (i = 0; len && (i < 4); i++, len--)
362*4882a593Smuzhiyun *rx_buf++ = (x >> i*8) & 0xFF;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun read_words += tspi->curr_dma_words;
365*4882a593Smuzhiyun tspi->cur_rx_pos += tspi->curr_dma_words * tspi->bytes_per_word;
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun u32 rx_mask = ((u32)1 << t->bits_per_word) - 1;
368*4882a593Smuzhiyun u8 bytes_per_word = tspi->bytes_per_word;
369*4882a593Smuzhiyun unsigned int read_bytes;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun len = rx_full_count * bytes_per_word;
372*4882a593Smuzhiyun if (len > t->len - tspi->cur_pos)
373*4882a593Smuzhiyun len = t->len - tspi->cur_pos;
374*4882a593Smuzhiyun read_bytes = len;
375*4882a593Smuzhiyun for (count = 0; count < rx_full_count; count++) {
376*4882a593Smuzhiyun u32 x = tegra_spi_readl(tspi, SPI_RX_FIFO) & rx_mask;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun for (i = 0; len && (i < bytes_per_word); i++, len--)
379*4882a593Smuzhiyun *rx_buf++ = (x >> (i*8)) & 0xFF;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun read_words += rx_full_count;
382*4882a593Smuzhiyun tspi->cur_rx_pos += read_bytes;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return read_words;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
tegra_spi_copy_client_txbuf_to_spi_txbuf(struct tegra_spi_data * tspi,struct spi_transfer * t)388*4882a593Smuzhiyun static void tegra_spi_copy_client_txbuf_to_spi_txbuf(
389*4882a593Smuzhiyun struct tegra_spi_data *tspi, struct spi_transfer *t)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun /* Make the dma buffer to read by cpu */
392*4882a593Smuzhiyun dma_sync_single_for_cpu(tspi->dev, tspi->tx_dma_phys,
393*4882a593Smuzhiyun tspi->dma_buf_size, DMA_TO_DEVICE);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (tspi->is_packed) {
396*4882a593Smuzhiyun unsigned len = tspi->curr_dma_words * tspi->bytes_per_word;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun memcpy(tspi->tx_dma_buf, t->tx_buf + tspi->cur_pos, len);
399*4882a593Smuzhiyun tspi->cur_tx_pos += tspi->curr_dma_words * tspi->bytes_per_word;
400*4882a593Smuzhiyun } else {
401*4882a593Smuzhiyun unsigned int i;
402*4882a593Smuzhiyun unsigned int count;
403*4882a593Smuzhiyun u8 *tx_buf = (u8 *)t->tx_buf + tspi->cur_tx_pos;
404*4882a593Smuzhiyun unsigned consume = tspi->curr_dma_words * tspi->bytes_per_word;
405*4882a593Smuzhiyun unsigned int write_bytes;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (consume > t->len - tspi->cur_pos)
408*4882a593Smuzhiyun consume = t->len - tspi->cur_pos;
409*4882a593Smuzhiyun write_bytes = consume;
410*4882a593Smuzhiyun for (count = 0; count < tspi->curr_dma_words; count++) {
411*4882a593Smuzhiyun u32 x = 0;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun for (i = 0; consume && (i < tspi->bytes_per_word);
414*4882a593Smuzhiyun i++, consume--)
415*4882a593Smuzhiyun x |= (u32)(*tx_buf++) << (i * 8);
416*4882a593Smuzhiyun tspi->tx_dma_buf[count] = x;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun tspi->cur_tx_pos += write_bytes;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Make the dma buffer to read by dma */
423*4882a593Smuzhiyun dma_sync_single_for_device(tspi->dev, tspi->tx_dma_phys,
424*4882a593Smuzhiyun tspi->dma_buf_size, DMA_TO_DEVICE);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
tegra_spi_copy_spi_rxbuf_to_client_rxbuf(struct tegra_spi_data * tspi,struct spi_transfer * t)427*4882a593Smuzhiyun static void tegra_spi_copy_spi_rxbuf_to_client_rxbuf(
428*4882a593Smuzhiyun struct tegra_spi_data *tspi, struct spi_transfer *t)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun /* Make the dma buffer to read by cpu */
431*4882a593Smuzhiyun dma_sync_single_for_cpu(tspi->dev, tspi->rx_dma_phys,
432*4882a593Smuzhiyun tspi->dma_buf_size, DMA_FROM_DEVICE);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (tspi->is_packed) {
435*4882a593Smuzhiyun unsigned len = tspi->curr_dma_words * tspi->bytes_per_word;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun memcpy(t->rx_buf + tspi->cur_rx_pos, tspi->rx_dma_buf, len);
438*4882a593Smuzhiyun tspi->cur_rx_pos += tspi->curr_dma_words * tspi->bytes_per_word;
439*4882a593Smuzhiyun } else {
440*4882a593Smuzhiyun unsigned int i;
441*4882a593Smuzhiyun unsigned int count;
442*4882a593Smuzhiyun unsigned char *rx_buf = t->rx_buf + tspi->cur_rx_pos;
443*4882a593Smuzhiyun u32 rx_mask = ((u32)1 << t->bits_per_word) - 1;
444*4882a593Smuzhiyun unsigned consume = tspi->curr_dma_words * tspi->bytes_per_word;
445*4882a593Smuzhiyun unsigned int read_bytes;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (consume > t->len - tspi->cur_pos)
448*4882a593Smuzhiyun consume = t->len - tspi->cur_pos;
449*4882a593Smuzhiyun read_bytes = consume;
450*4882a593Smuzhiyun for (count = 0; count < tspi->curr_dma_words; count++) {
451*4882a593Smuzhiyun u32 x = tspi->rx_dma_buf[count] & rx_mask;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun for (i = 0; consume && (i < tspi->bytes_per_word);
454*4882a593Smuzhiyun i++, consume--)
455*4882a593Smuzhiyun *rx_buf++ = (x >> (i*8)) & 0xFF;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun tspi->cur_rx_pos += read_bytes;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Make the dma buffer to read by dma */
462*4882a593Smuzhiyun dma_sync_single_for_device(tspi->dev, tspi->rx_dma_phys,
463*4882a593Smuzhiyun tspi->dma_buf_size, DMA_FROM_DEVICE);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
tegra_spi_dma_complete(void * args)466*4882a593Smuzhiyun static void tegra_spi_dma_complete(void *args)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct completion *dma_complete = args;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun complete(dma_complete);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
tegra_spi_start_tx_dma(struct tegra_spi_data * tspi,int len)473*4882a593Smuzhiyun static int tegra_spi_start_tx_dma(struct tegra_spi_data *tspi, int len)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun reinit_completion(&tspi->tx_dma_complete);
476*4882a593Smuzhiyun tspi->tx_dma_desc = dmaengine_prep_slave_single(tspi->tx_dma_chan,
477*4882a593Smuzhiyun tspi->tx_dma_phys, len, DMA_MEM_TO_DEV,
478*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
479*4882a593Smuzhiyun if (!tspi->tx_dma_desc) {
480*4882a593Smuzhiyun dev_err(tspi->dev, "Not able to get desc for Tx\n");
481*4882a593Smuzhiyun return -EIO;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun tspi->tx_dma_desc->callback = tegra_spi_dma_complete;
485*4882a593Smuzhiyun tspi->tx_dma_desc->callback_param = &tspi->tx_dma_complete;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun dmaengine_submit(tspi->tx_dma_desc);
488*4882a593Smuzhiyun dma_async_issue_pending(tspi->tx_dma_chan);
489*4882a593Smuzhiyun return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
tegra_spi_start_rx_dma(struct tegra_spi_data * tspi,int len)492*4882a593Smuzhiyun static int tegra_spi_start_rx_dma(struct tegra_spi_data *tspi, int len)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun reinit_completion(&tspi->rx_dma_complete);
495*4882a593Smuzhiyun tspi->rx_dma_desc = dmaengine_prep_slave_single(tspi->rx_dma_chan,
496*4882a593Smuzhiyun tspi->rx_dma_phys, len, DMA_DEV_TO_MEM,
497*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
498*4882a593Smuzhiyun if (!tspi->rx_dma_desc) {
499*4882a593Smuzhiyun dev_err(tspi->dev, "Not able to get desc for Rx\n");
500*4882a593Smuzhiyun return -EIO;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun tspi->rx_dma_desc->callback = tegra_spi_dma_complete;
504*4882a593Smuzhiyun tspi->rx_dma_desc->callback_param = &tspi->rx_dma_complete;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun dmaengine_submit(tspi->rx_dma_desc);
507*4882a593Smuzhiyun dma_async_issue_pending(tspi->rx_dma_chan);
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
tegra_spi_flush_fifos(struct tegra_spi_data * tspi)511*4882a593Smuzhiyun static int tegra_spi_flush_fifos(struct tegra_spi_data *tspi)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun unsigned long timeout = jiffies + HZ;
514*4882a593Smuzhiyun u32 status;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
517*4882a593Smuzhiyun if ((status & SPI_FIFO_EMPTY) != SPI_FIFO_EMPTY) {
518*4882a593Smuzhiyun status |= SPI_RX_FIFO_FLUSH | SPI_TX_FIFO_FLUSH;
519*4882a593Smuzhiyun tegra_spi_writel(tspi, status, SPI_FIFO_STATUS);
520*4882a593Smuzhiyun while ((status & SPI_FIFO_EMPTY) != SPI_FIFO_EMPTY) {
521*4882a593Smuzhiyun status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
522*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
523*4882a593Smuzhiyun dev_err(tspi->dev,
524*4882a593Smuzhiyun "timeout waiting for fifo flush\n");
525*4882a593Smuzhiyun return -EIO;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun udelay(1);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
tegra_spi_start_dma_based_transfer(struct tegra_spi_data * tspi,struct spi_transfer * t)535*4882a593Smuzhiyun static int tegra_spi_start_dma_based_transfer(
536*4882a593Smuzhiyun struct tegra_spi_data *tspi, struct spi_transfer *t)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun u32 val;
539*4882a593Smuzhiyun unsigned int len;
540*4882a593Smuzhiyun int ret = 0;
541*4882a593Smuzhiyun u8 dma_burst;
542*4882a593Smuzhiyun struct dma_slave_config dma_sconfig = {0};
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun val = SPI_DMA_BLK_SET(tspi->curr_dma_words - 1);
545*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_DMA_BLK);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (tspi->is_packed)
548*4882a593Smuzhiyun len = DIV_ROUND_UP(tspi->curr_dma_words * tspi->bytes_per_word,
549*4882a593Smuzhiyun 4) * 4;
550*4882a593Smuzhiyun else
551*4882a593Smuzhiyun len = tspi->curr_dma_words * 4;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Set attention level based on length of transfer */
554*4882a593Smuzhiyun if (len & 0xF) {
555*4882a593Smuzhiyun val |= SPI_TX_TRIG_1 | SPI_RX_TRIG_1;
556*4882a593Smuzhiyun dma_burst = 1;
557*4882a593Smuzhiyun } else if (((len) >> 4) & 0x1) {
558*4882a593Smuzhiyun val |= SPI_TX_TRIG_4 | SPI_RX_TRIG_4;
559*4882a593Smuzhiyun dma_burst = 4;
560*4882a593Smuzhiyun } else {
561*4882a593Smuzhiyun val |= SPI_TX_TRIG_8 | SPI_RX_TRIG_8;
562*4882a593Smuzhiyun dma_burst = 8;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (!tspi->soc_data->has_intr_mask_reg) {
566*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
567*4882a593Smuzhiyun val |= SPI_IE_TX;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX)
570*4882a593Smuzhiyun val |= SPI_IE_RX;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_DMA_CTL);
574*4882a593Smuzhiyun tspi->dma_control_reg = val;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun dma_sconfig.device_fc = true;
577*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX) {
578*4882a593Smuzhiyun dma_sconfig.dst_addr = tspi->phys + SPI_TX_FIFO;
579*4882a593Smuzhiyun dma_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
580*4882a593Smuzhiyun dma_sconfig.dst_maxburst = dma_burst;
581*4882a593Smuzhiyun ret = dmaengine_slave_config(tspi->tx_dma_chan, &dma_sconfig);
582*4882a593Smuzhiyun if (ret < 0) {
583*4882a593Smuzhiyun dev_err(tspi->dev,
584*4882a593Smuzhiyun "DMA slave config failed: %d\n", ret);
585*4882a593Smuzhiyun return ret;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun tegra_spi_copy_client_txbuf_to_spi_txbuf(tspi, t);
589*4882a593Smuzhiyun ret = tegra_spi_start_tx_dma(tspi, len);
590*4882a593Smuzhiyun if (ret < 0) {
591*4882a593Smuzhiyun dev_err(tspi->dev,
592*4882a593Smuzhiyun "Starting tx dma failed, err %d\n", ret);
593*4882a593Smuzhiyun return ret;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX) {
598*4882a593Smuzhiyun dma_sconfig.src_addr = tspi->phys + SPI_RX_FIFO;
599*4882a593Smuzhiyun dma_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
600*4882a593Smuzhiyun dma_sconfig.src_maxburst = dma_burst;
601*4882a593Smuzhiyun ret = dmaengine_slave_config(tspi->rx_dma_chan, &dma_sconfig);
602*4882a593Smuzhiyun if (ret < 0) {
603*4882a593Smuzhiyun dev_err(tspi->dev,
604*4882a593Smuzhiyun "DMA slave config failed: %d\n", ret);
605*4882a593Smuzhiyun return ret;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Make the dma buffer to read by dma */
609*4882a593Smuzhiyun dma_sync_single_for_device(tspi->dev, tspi->rx_dma_phys,
610*4882a593Smuzhiyun tspi->dma_buf_size, DMA_FROM_DEVICE);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun ret = tegra_spi_start_rx_dma(tspi, len);
613*4882a593Smuzhiyun if (ret < 0) {
614*4882a593Smuzhiyun dev_err(tspi->dev,
615*4882a593Smuzhiyun "Starting rx dma failed, err %d\n", ret);
616*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
617*4882a593Smuzhiyun dmaengine_terminate_all(tspi->tx_dma_chan);
618*4882a593Smuzhiyun return ret;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun tspi->is_curr_dma_xfer = true;
622*4882a593Smuzhiyun tspi->dma_control_reg = val;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun val |= SPI_DMA_EN;
625*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_DMA_CTL);
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
tegra_spi_start_cpu_based_transfer(struct tegra_spi_data * tspi,struct spi_transfer * t)629*4882a593Smuzhiyun static int tegra_spi_start_cpu_based_transfer(
630*4882a593Smuzhiyun struct tegra_spi_data *tspi, struct spi_transfer *t)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun u32 val;
633*4882a593Smuzhiyun unsigned cur_words;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
636*4882a593Smuzhiyun cur_words = tegra_spi_fill_tx_fifo_from_client_txbuf(tspi, t);
637*4882a593Smuzhiyun else
638*4882a593Smuzhiyun cur_words = tspi->curr_dma_words;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun val = SPI_DMA_BLK_SET(cur_words - 1);
641*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_DMA_BLK);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun val = 0;
644*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
645*4882a593Smuzhiyun val |= SPI_IE_TX;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX)
648*4882a593Smuzhiyun val |= SPI_IE_RX;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_DMA_CTL);
651*4882a593Smuzhiyun tspi->dma_control_reg = val;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun tspi->is_curr_dma_xfer = false;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun val = tspi->command1_reg;
656*4882a593Smuzhiyun val |= SPI_PIO;
657*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_COMMAND1);
658*4882a593Smuzhiyun return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
tegra_spi_init_dma_param(struct tegra_spi_data * tspi,bool dma_to_memory)661*4882a593Smuzhiyun static int tegra_spi_init_dma_param(struct tegra_spi_data *tspi,
662*4882a593Smuzhiyun bool dma_to_memory)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun struct dma_chan *dma_chan;
665*4882a593Smuzhiyun u32 *dma_buf;
666*4882a593Smuzhiyun dma_addr_t dma_phys;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun dma_chan = dma_request_chan(tspi->dev, dma_to_memory ? "rx" : "tx");
669*4882a593Smuzhiyun if (IS_ERR(dma_chan))
670*4882a593Smuzhiyun return dev_err_probe(tspi->dev, PTR_ERR(dma_chan),
671*4882a593Smuzhiyun "Dma channel is not available\n");
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun dma_buf = dma_alloc_coherent(tspi->dev, tspi->dma_buf_size,
674*4882a593Smuzhiyun &dma_phys, GFP_KERNEL);
675*4882a593Smuzhiyun if (!dma_buf) {
676*4882a593Smuzhiyun dev_err(tspi->dev, " Not able to allocate the dma buffer\n");
677*4882a593Smuzhiyun dma_release_channel(dma_chan);
678*4882a593Smuzhiyun return -ENOMEM;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (dma_to_memory) {
682*4882a593Smuzhiyun tspi->rx_dma_chan = dma_chan;
683*4882a593Smuzhiyun tspi->rx_dma_buf = dma_buf;
684*4882a593Smuzhiyun tspi->rx_dma_phys = dma_phys;
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun tspi->tx_dma_chan = dma_chan;
687*4882a593Smuzhiyun tspi->tx_dma_buf = dma_buf;
688*4882a593Smuzhiyun tspi->tx_dma_phys = dma_phys;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
tegra_spi_deinit_dma_param(struct tegra_spi_data * tspi,bool dma_to_memory)693*4882a593Smuzhiyun static void tegra_spi_deinit_dma_param(struct tegra_spi_data *tspi,
694*4882a593Smuzhiyun bool dma_to_memory)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun u32 *dma_buf;
697*4882a593Smuzhiyun dma_addr_t dma_phys;
698*4882a593Smuzhiyun struct dma_chan *dma_chan;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (dma_to_memory) {
701*4882a593Smuzhiyun dma_buf = tspi->rx_dma_buf;
702*4882a593Smuzhiyun dma_chan = tspi->rx_dma_chan;
703*4882a593Smuzhiyun dma_phys = tspi->rx_dma_phys;
704*4882a593Smuzhiyun tspi->rx_dma_chan = NULL;
705*4882a593Smuzhiyun tspi->rx_dma_buf = NULL;
706*4882a593Smuzhiyun } else {
707*4882a593Smuzhiyun dma_buf = tspi->tx_dma_buf;
708*4882a593Smuzhiyun dma_chan = tspi->tx_dma_chan;
709*4882a593Smuzhiyun dma_phys = tspi->tx_dma_phys;
710*4882a593Smuzhiyun tspi->tx_dma_buf = NULL;
711*4882a593Smuzhiyun tspi->tx_dma_chan = NULL;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun if (!dma_chan)
714*4882a593Smuzhiyun return;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun dma_free_coherent(tspi->dev, tspi->dma_buf_size, dma_buf, dma_phys);
717*4882a593Smuzhiyun dma_release_channel(dma_chan);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
tegra_spi_set_hw_cs_timing(struct spi_device * spi,struct spi_delay * setup,struct spi_delay * hold,struct spi_delay * inactive)720*4882a593Smuzhiyun static int tegra_spi_set_hw_cs_timing(struct spi_device *spi,
721*4882a593Smuzhiyun struct spi_delay *setup,
722*4882a593Smuzhiyun struct spi_delay *hold,
723*4882a593Smuzhiyun struct spi_delay *inactive)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
726*4882a593Smuzhiyun u8 setup_dly, hold_dly, inactive_dly;
727*4882a593Smuzhiyun u32 setup_hold;
728*4882a593Smuzhiyun u32 spi_cs_timing;
729*4882a593Smuzhiyun u32 inactive_cycles;
730*4882a593Smuzhiyun u8 cs_state;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if ((setup && setup->unit != SPI_DELAY_UNIT_SCK) ||
733*4882a593Smuzhiyun (hold && hold->unit != SPI_DELAY_UNIT_SCK) ||
734*4882a593Smuzhiyun (inactive && inactive->unit != SPI_DELAY_UNIT_SCK)) {
735*4882a593Smuzhiyun dev_err(&spi->dev,
736*4882a593Smuzhiyun "Invalid delay unit %d, should be SPI_DELAY_UNIT_SCK\n",
737*4882a593Smuzhiyun SPI_DELAY_UNIT_SCK);
738*4882a593Smuzhiyun return -EINVAL;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun setup_dly = setup ? setup->value : 0;
742*4882a593Smuzhiyun hold_dly = hold ? hold->value : 0;
743*4882a593Smuzhiyun inactive_dly = inactive ? inactive->value : 0;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun setup_dly = min_t(u8, setup_dly, MAX_SETUP_HOLD_CYCLES);
746*4882a593Smuzhiyun hold_dly = min_t(u8, hold_dly, MAX_SETUP_HOLD_CYCLES);
747*4882a593Smuzhiyun if (setup_dly && hold_dly) {
748*4882a593Smuzhiyun setup_hold = SPI_SETUP_HOLD(setup_dly - 1, hold_dly - 1);
749*4882a593Smuzhiyun spi_cs_timing = SPI_CS_SETUP_HOLD(tspi->spi_cs_timing1,
750*4882a593Smuzhiyun spi->chip_select,
751*4882a593Smuzhiyun setup_hold);
752*4882a593Smuzhiyun if (tspi->spi_cs_timing1 != spi_cs_timing) {
753*4882a593Smuzhiyun tspi->spi_cs_timing1 = spi_cs_timing;
754*4882a593Smuzhiyun tegra_spi_writel(tspi, spi_cs_timing, SPI_CS_TIMING1);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun inactive_cycles = min_t(u8, inactive_dly, MAX_INACTIVE_CYCLES);
759*4882a593Smuzhiyun if (inactive_cycles)
760*4882a593Smuzhiyun inactive_cycles--;
761*4882a593Smuzhiyun cs_state = inactive_cycles ? 0 : 1;
762*4882a593Smuzhiyun spi_cs_timing = tspi->spi_cs_timing2;
763*4882a593Smuzhiyun SPI_SET_CS_ACTIVE_BETWEEN_PACKETS(spi_cs_timing, spi->chip_select,
764*4882a593Smuzhiyun cs_state);
765*4882a593Smuzhiyun SPI_SET_CYCLES_BETWEEN_PACKETS(spi_cs_timing, spi->chip_select,
766*4882a593Smuzhiyun inactive_cycles);
767*4882a593Smuzhiyun if (tspi->spi_cs_timing2 != spi_cs_timing) {
768*4882a593Smuzhiyun tspi->spi_cs_timing2 = spi_cs_timing;
769*4882a593Smuzhiyun tegra_spi_writel(tspi, spi_cs_timing, SPI_CS_TIMING2);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
tegra_spi_setup_transfer_one(struct spi_device * spi,struct spi_transfer * t,bool is_first_of_msg,bool is_single_xfer)775*4882a593Smuzhiyun static u32 tegra_spi_setup_transfer_one(struct spi_device *spi,
776*4882a593Smuzhiyun struct spi_transfer *t,
777*4882a593Smuzhiyun bool is_first_of_msg,
778*4882a593Smuzhiyun bool is_single_xfer)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
781*4882a593Smuzhiyun struct tegra_spi_client_data *cdata = spi->controller_data;
782*4882a593Smuzhiyun u32 speed = t->speed_hz;
783*4882a593Smuzhiyun u8 bits_per_word = t->bits_per_word;
784*4882a593Smuzhiyun u32 command1, command2;
785*4882a593Smuzhiyun int req_mode;
786*4882a593Smuzhiyun u32 tx_tap = 0, rx_tap = 0;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (speed != tspi->cur_speed) {
789*4882a593Smuzhiyun clk_set_rate(tspi->clk, speed);
790*4882a593Smuzhiyun tspi->cur_speed = speed;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun tspi->cur_spi = spi;
794*4882a593Smuzhiyun tspi->cur_pos = 0;
795*4882a593Smuzhiyun tspi->cur_rx_pos = 0;
796*4882a593Smuzhiyun tspi->cur_tx_pos = 0;
797*4882a593Smuzhiyun tspi->curr_xfer = t;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (is_first_of_msg) {
800*4882a593Smuzhiyun tegra_spi_clear_status(tspi);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun command1 = tspi->def_command1_reg;
803*4882a593Smuzhiyun command1 |= SPI_BIT_LENGTH(bits_per_word - 1);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun command1 &= ~SPI_CONTROL_MODE_MASK;
806*4882a593Smuzhiyun req_mode = spi->mode & 0x3;
807*4882a593Smuzhiyun if (req_mode == SPI_MODE_0)
808*4882a593Smuzhiyun command1 |= SPI_CONTROL_MODE_0;
809*4882a593Smuzhiyun else if (req_mode == SPI_MODE_1)
810*4882a593Smuzhiyun command1 |= SPI_CONTROL_MODE_1;
811*4882a593Smuzhiyun else if (req_mode == SPI_MODE_2)
812*4882a593Smuzhiyun command1 |= SPI_CONTROL_MODE_2;
813*4882a593Smuzhiyun else if (req_mode == SPI_MODE_3)
814*4882a593Smuzhiyun command1 |= SPI_CONTROL_MODE_3;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (spi->mode & SPI_LSB_FIRST)
817*4882a593Smuzhiyun command1 |= SPI_LSBIT_FE;
818*4882a593Smuzhiyun else
819*4882a593Smuzhiyun command1 &= ~SPI_LSBIT_FE;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (spi->mode & SPI_3WIRE)
822*4882a593Smuzhiyun command1 |= SPI_BIDIROE;
823*4882a593Smuzhiyun else
824*4882a593Smuzhiyun command1 &= ~SPI_BIDIROE;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun if (tspi->cs_control) {
827*4882a593Smuzhiyun if (tspi->cs_control != spi)
828*4882a593Smuzhiyun tegra_spi_writel(tspi, command1, SPI_COMMAND1);
829*4882a593Smuzhiyun tspi->cs_control = NULL;
830*4882a593Smuzhiyun } else
831*4882a593Smuzhiyun tegra_spi_writel(tspi, command1, SPI_COMMAND1);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* GPIO based chip select control */
834*4882a593Smuzhiyun if (spi->cs_gpiod)
835*4882a593Smuzhiyun gpiod_set_value(spi->cs_gpiod, 1);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (is_single_xfer && !(t->cs_change)) {
838*4882a593Smuzhiyun tspi->use_hw_based_cs = true;
839*4882a593Smuzhiyun command1 &= ~(SPI_CS_SW_HW | SPI_CS_SW_VAL);
840*4882a593Smuzhiyun } else {
841*4882a593Smuzhiyun tspi->use_hw_based_cs = false;
842*4882a593Smuzhiyun command1 |= SPI_CS_SW_HW;
843*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
844*4882a593Smuzhiyun command1 |= SPI_CS_SW_VAL;
845*4882a593Smuzhiyun else
846*4882a593Smuzhiyun command1 &= ~SPI_CS_SW_VAL;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (tspi->last_used_cs != spi->chip_select) {
850*4882a593Smuzhiyun if (cdata && cdata->tx_clk_tap_delay)
851*4882a593Smuzhiyun tx_tap = cdata->tx_clk_tap_delay;
852*4882a593Smuzhiyun if (cdata && cdata->rx_clk_tap_delay)
853*4882a593Smuzhiyun rx_tap = cdata->rx_clk_tap_delay;
854*4882a593Smuzhiyun command2 = SPI_TX_TAP_DELAY(tx_tap) |
855*4882a593Smuzhiyun SPI_RX_TAP_DELAY(rx_tap);
856*4882a593Smuzhiyun if (command2 != tspi->def_command2_reg)
857*4882a593Smuzhiyun tegra_spi_writel(tspi, command2, SPI_COMMAND2);
858*4882a593Smuzhiyun tspi->last_used_cs = spi->chip_select;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun } else {
862*4882a593Smuzhiyun command1 = tspi->command1_reg;
863*4882a593Smuzhiyun command1 &= ~SPI_BIT_LENGTH(~0);
864*4882a593Smuzhiyun command1 |= SPI_BIT_LENGTH(bits_per_word - 1);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun return command1;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
tegra_spi_start_transfer_one(struct spi_device * spi,struct spi_transfer * t,u32 command1)870*4882a593Smuzhiyun static int tegra_spi_start_transfer_one(struct spi_device *spi,
871*4882a593Smuzhiyun struct spi_transfer *t, u32 command1)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
874*4882a593Smuzhiyun unsigned total_fifo_words;
875*4882a593Smuzhiyun int ret;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun total_fifo_words = tegra_spi_calculate_curr_xfer_param(spi, tspi, t);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (t->rx_nbits == SPI_NBITS_DUAL || t->tx_nbits == SPI_NBITS_DUAL)
880*4882a593Smuzhiyun command1 |= SPI_BOTH_EN_BIT;
881*4882a593Smuzhiyun else
882*4882a593Smuzhiyun command1 &= ~SPI_BOTH_EN_BIT;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (tspi->is_packed)
885*4882a593Smuzhiyun command1 |= SPI_PACKED;
886*4882a593Smuzhiyun else
887*4882a593Smuzhiyun command1 &= ~SPI_PACKED;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun command1 &= ~(SPI_CS_SEL_MASK | SPI_TX_EN | SPI_RX_EN);
890*4882a593Smuzhiyun tspi->cur_direction = 0;
891*4882a593Smuzhiyun if (t->rx_buf) {
892*4882a593Smuzhiyun command1 |= SPI_RX_EN;
893*4882a593Smuzhiyun tspi->cur_direction |= DATA_DIR_RX;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun if (t->tx_buf) {
896*4882a593Smuzhiyun command1 |= SPI_TX_EN;
897*4882a593Smuzhiyun tspi->cur_direction |= DATA_DIR_TX;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun command1 |= SPI_CS_SEL(spi->chip_select);
900*4882a593Smuzhiyun tegra_spi_writel(tspi, command1, SPI_COMMAND1);
901*4882a593Smuzhiyun tspi->command1_reg = command1;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun dev_dbg(tspi->dev, "The def 0x%x and written 0x%x\n",
904*4882a593Smuzhiyun tspi->def_command1_reg, (unsigned)command1);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun ret = tegra_spi_flush_fifos(tspi);
907*4882a593Smuzhiyun if (ret < 0)
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun if (total_fifo_words > SPI_FIFO_DEPTH)
910*4882a593Smuzhiyun ret = tegra_spi_start_dma_based_transfer(tspi, t);
911*4882a593Smuzhiyun else
912*4882a593Smuzhiyun ret = tegra_spi_start_cpu_based_transfer(tspi, t);
913*4882a593Smuzhiyun return ret;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun static struct tegra_spi_client_data
tegra_spi_parse_cdata_dt(struct spi_device * spi)917*4882a593Smuzhiyun *tegra_spi_parse_cdata_dt(struct spi_device *spi)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct tegra_spi_client_data *cdata;
920*4882a593Smuzhiyun struct device_node *slave_np;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun slave_np = spi->dev.of_node;
923*4882a593Smuzhiyun if (!slave_np) {
924*4882a593Smuzhiyun dev_dbg(&spi->dev, "device node not found\n");
925*4882a593Smuzhiyun return NULL;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun cdata = kzalloc(sizeof(*cdata), GFP_KERNEL);
929*4882a593Smuzhiyun if (!cdata)
930*4882a593Smuzhiyun return NULL;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun of_property_read_u32(slave_np, "nvidia,tx-clk-tap-delay",
933*4882a593Smuzhiyun &cdata->tx_clk_tap_delay);
934*4882a593Smuzhiyun of_property_read_u32(slave_np, "nvidia,rx-clk-tap-delay",
935*4882a593Smuzhiyun &cdata->rx_clk_tap_delay);
936*4882a593Smuzhiyun return cdata;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
tegra_spi_cleanup(struct spi_device * spi)939*4882a593Smuzhiyun static void tegra_spi_cleanup(struct spi_device *spi)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct tegra_spi_client_data *cdata = spi->controller_data;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun spi->controller_data = NULL;
944*4882a593Smuzhiyun if (spi->dev.of_node)
945*4882a593Smuzhiyun kfree(cdata);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
tegra_spi_setup(struct spi_device * spi)948*4882a593Smuzhiyun static int tegra_spi_setup(struct spi_device *spi)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
951*4882a593Smuzhiyun struct tegra_spi_client_data *cdata = spi->controller_data;
952*4882a593Smuzhiyun u32 val;
953*4882a593Smuzhiyun unsigned long flags;
954*4882a593Smuzhiyun int ret;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun dev_dbg(&spi->dev, "setup %d bpw, %scpol, %scpha, %dHz\n",
957*4882a593Smuzhiyun spi->bits_per_word,
958*4882a593Smuzhiyun spi->mode & SPI_CPOL ? "" : "~",
959*4882a593Smuzhiyun spi->mode & SPI_CPHA ? "" : "~",
960*4882a593Smuzhiyun spi->max_speed_hz);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun if (!cdata) {
963*4882a593Smuzhiyun cdata = tegra_spi_parse_cdata_dt(spi);
964*4882a593Smuzhiyun spi->controller_data = cdata;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun ret = pm_runtime_get_sync(tspi->dev);
968*4882a593Smuzhiyun if (ret < 0) {
969*4882a593Smuzhiyun pm_runtime_put_noidle(tspi->dev);
970*4882a593Smuzhiyun dev_err(tspi->dev, "pm runtime failed, e = %d\n", ret);
971*4882a593Smuzhiyun if (cdata)
972*4882a593Smuzhiyun tegra_spi_cleanup(spi);
973*4882a593Smuzhiyun return ret;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (tspi->soc_data->has_intr_mask_reg) {
977*4882a593Smuzhiyun val = tegra_spi_readl(tspi, SPI_INTR_MASK);
978*4882a593Smuzhiyun val &= ~SPI_INTR_ALL_MASK;
979*4882a593Smuzhiyun tegra_spi_writel(tspi, val, SPI_INTR_MASK);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun spin_lock_irqsave(&tspi->lock, flags);
983*4882a593Smuzhiyun /* GPIO based chip select control */
984*4882a593Smuzhiyun if (spi->cs_gpiod)
985*4882a593Smuzhiyun gpiod_set_value(spi->cs_gpiod, 0);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun val = tspi->def_command1_reg;
988*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
989*4882a593Smuzhiyun val &= ~SPI_CS_POL_INACTIVE(spi->chip_select);
990*4882a593Smuzhiyun else
991*4882a593Smuzhiyun val |= SPI_CS_POL_INACTIVE(spi->chip_select);
992*4882a593Smuzhiyun tspi->def_command1_reg = val;
993*4882a593Smuzhiyun tegra_spi_writel(tspi, tspi->def_command1_reg, SPI_COMMAND1);
994*4882a593Smuzhiyun spin_unlock_irqrestore(&tspi->lock, flags);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun pm_runtime_put(tspi->dev);
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
tegra_spi_transfer_end(struct spi_device * spi)1000*4882a593Smuzhiyun static void tegra_spi_transfer_end(struct spi_device *spi)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
1003*4882a593Smuzhiyun int cs_val = (spi->mode & SPI_CS_HIGH) ? 0 : 1;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* GPIO based chip select control */
1006*4882a593Smuzhiyun if (spi->cs_gpiod)
1007*4882a593Smuzhiyun gpiod_set_value(spi->cs_gpiod, 0);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (!tspi->use_hw_based_cs) {
1010*4882a593Smuzhiyun if (cs_val)
1011*4882a593Smuzhiyun tspi->command1_reg |= SPI_CS_SW_VAL;
1012*4882a593Smuzhiyun else
1013*4882a593Smuzhiyun tspi->command1_reg &= ~SPI_CS_SW_VAL;
1014*4882a593Smuzhiyun tegra_spi_writel(tspi, tspi->command1_reg, SPI_COMMAND1);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun tegra_spi_writel(tspi, tspi->def_command1_reg, SPI_COMMAND1);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
tegra_spi_dump_regs(struct tegra_spi_data * tspi)1020*4882a593Smuzhiyun static void tegra_spi_dump_regs(struct tegra_spi_data *tspi)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun dev_dbg(tspi->dev, "============ SPI REGISTER DUMP ============\n");
1023*4882a593Smuzhiyun dev_dbg(tspi->dev, "Command1: 0x%08x | Command2: 0x%08x\n",
1024*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_COMMAND1),
1025*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_COMMAND2));
1026*4882a593Smuzhiyun dev_dbg(tspi->dev, "DMA_CTL: 0x%08x | DMA_BLK: 0x%08x\n",
1027*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_DMA_CTL),
1028*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_DMA_BLK));
1029*4882a593Smuzhiyun dev_dbg(tspi->dev, "TRANS_STAT: 0x%08x | FIFO_STATUS: 0x%08x\n",
1030*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_TRANS_STATUS),
1031*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_FIFO_STATUS));
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
tegra_spi_transfer_one_message(struct spi_master * master,struct spi_message * msg)1034*4882a593Smuzhiyun static int tegra_spi_transfer_one_message(struct spi_master *master,
1035*4882a593Smuzhiyun struct spi_message *msg)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun bool is_first_msg = true;
1038*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1039*4882a593Smuzhiyun struct spi_transfer *xfer;
1040*4882a593Smuzhiyun struct spi_device *spi = msg->spi;
1041*4882a593Smuzhiyun int ret;
1042*4882a593Smuzhiyun bool skip = false;
1043*4882a593Smuzhiyun int single_xfer;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun msg->status = 0;
1046*4882a593Smuzhiyun msg->actual_length = 0;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun single_xfer = list_is_singular(&msg->transfers);
1049*4882a593Smuzhiyun list_for_each_entry(xfer, &msg->transfers, transfer_list) {
1050*4882a593Smuzhiyun u32 cmd1;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun reinit_completion(&tspi->xfer_completion);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun cmd1 = tegra_spi_setup_transfer_one(spi, xfer, is_first_msg,
1055*4882a593Smuzhiyun single_xfer);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (!xfer->len) {
1058*4882a593Smuzhiyun ret = 0;
1059*4882a593Smuzhiyun skip = true;
1060*4882a593Smuzhiyun goto complete_xfer;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun ret = tegra_spi_start_transfer_one(spi, xfer, cmd1);
1064*4882a593Smuzhiyun if (ret < 0) {
1065*4882a593Smuzhiyun dev_err(tspi->dev,
1066*4882a593Smuzhiyun "spi can not start transfer, err %d\n", ret);
1067*4882a593Smuzhiyun goto complete_xfer;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun is_first_msg = false;
1071*4882a593Smuzhiyun ret = wait_for_completion_timeout(&tspi->xfer_completion,
1072*4882a593Smuzhiyun SPI_DMA_TIMEOUT);
1073*4882a593Smuzhiyun if (WARN_ON(ret == 0)) {
1074*4882a593Smuzhiyun dev_err(tspi->dev,
1075*4882a593Smuzhiyun "spi transfer timeout, err %d\n", ret);
1076*4882a593Smuzhiyun if (tspi->is_curr_dma_xfer &&
1077*4882a593Smuzhiyun (tspi->cur_direction & DATA_DIR_TX))
1078*4882a593Smuzhiyun dmaengine_terminate_all(tspi->tx_dma_chan);
1079*4882a593Smuzhiyun if (tspi->is_curr_dma_xfer &&
1080*4882a593Smuzhiyun (tspi->cur_direction & DATA_DIR_RX))
1081*4882a593Smuzhiyun dmaengine_terminate_all(tspi->rx_dma_chan);
1082*4882a593Smuzhiyun ret = -EIO;
1083*4882a593Smuzhiyun tegra_spi_dump_regs(tspi);
1084*4882a593Smuzhiyun tegra_spi_flush_fifos(tspi);
1085*4882a593Smuzhiyun reset_control_assert(tspi->rst);
1086*4882a593Smuzhiyun udelay(2);
1087*4882a593Smuzhiyun reset_control_deassert(tspi->rst);
1088*4882a593Smuzhiyun tspi->last_used_cs = master->num_chipselect + 1;
1089*4882a593Smuzhiyun goto complete_xfer;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (tspi->tx_status || tspi->rx_status) {
1093*4882a593Smuzhiyun dev_err(tspi->dev, "Error in Transfer\n");
1094*4882a593Smuzhiyun ret = -EIO;
1095*4882a593Smuzhiyun tegra_spi_dump_regs(tspi);
1096*4882a593Smuzhiyun goto complete_xfer;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun msg->actual_length += xfer->len;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun complete_xfer:
1101*4882a593Smuzhiyun if (ret < 0 || skip) {
1102*4882a593Smuzhiyun tegra_spi_transfer_end(spi);
1103*4882a593Smuzhiyun spi_transfer_delay_exec(xfer);
1104*4882a593Smuzhiyun goto exit;
1105*4882a593Smuzhiyun } else if (list_is_last(&xfer->transfer_list,
1106*4882a593Smuzhiyun &msg->transfers)) {
1107*4882a593Smuzhiyun if (xfer->cs_change)
1108*4882a593Smuzhiyun tspi->cs_control = spi;
1109*4882a593Smuzhiyun else {
1110*4882a593Smuzhiyun tegra_spi_transfer_end(spi);
1111*4882a593Smuzhiyun spi_transfer_delay_exec(xfer);
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun } else if (xfer->cs_change) {
1114*4882a593Smuzhiyun tegra_spi_transfer_end(spi);
1115*4882a593Smuzhiyun spi_transfer_delay_exec(xfer);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun ret = 0;
1120*4882a593Smuzhiyun exit:
1121*4882a593Smuzhiyun msg->status = ret;
1122*4882a593Smuzhiyun spi_finalize_current_message(master);
1123*4882a593Smuzhiyun return ret;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
handle_cpu_based_xfer(struct tegra_spi_data * tspi)1126*4882a593Smuzhiyun static irqreturn_t handle_cpu_based_xfer(struct tegra_spi_data *tspi)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun struct spi_transfer *t = tspi->curr_xfer;
1129*4882a593Smuzhiyun unsigned long flags;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun spin_lock_irqsave(&tspi->lock, flags);
1132*4882a593Smuzhiyun if (tspi->tx_status || tspi->rx_status) {
1133*4882a593Smuzhiyun dev_err(tspi->dev, "CpuXfer ERROR bit set 0x%x\n",
1134*4882a593Smuzhiyun tspi->status_reg);
1135*4882a593Smuzhiyun dev_err(tspi->dev, "CpuXfer 0x%08x:0x%08x\n",
1136*4882a593Smuzhiyun tspi->command1_reg, tspi->dma_control_reg);
1137*4882a593Smuzhiyun tegra_spi_dump_regs(tspi);
1138*4882a593Smuzhiyun tegra_spi_flush_fifos(tspi);
1139*4882a593Smuzhiyun complete(&tspi->xfer_completion);
1140*4882a593Smuzhiyun spin_unlock_irqrestore(&tspi->lock, flags);
1141*4882a593Smuzhiyun reset_control_assert(tspi->rst);
1142*4882a593Smuzhiyun udelay(2);
1143*4882a593Smuzhiyun reset_control_deassert(tspi->rst);
1144*4882a593Smuzhiyun return IRQ_HANDLED;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX)
1148*4882a593Smuzhiyun tegra_spi_read_rx_fifo_to_client_rxbuf(tspi, t);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
1151*4882a593Smuzhiyun tspi->cur_pos = tspi->cur_tx_pos;
1152*4882a593Smuzhiyun else
1153*4882a593Smuzhiyun tspi->cur_pos = tspi->cur_rx_pos;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun if (tspi->cur_pos == t->len) {
1156*4882a593Smuzhiyun complete(&tspi->xfer_completion);
1157*4882a593Smuzhiyun goto exit;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun tegra_spi_calculate_curr_xfer_param(tspi->cur_spi, tspi, t);
1161*4882a593Smuzhiyun tegra_spi_start_cpu_based_transfer(tspi, t);
1162*4882a593Smuzhiyun exit:
1163*4882a593Smuzhiyun spin_unlock_irqrestore(&tspi->lock, flags);
1164*4882a593Smuzhiyun return IRQ_HANDLED;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
handle_dma_based_xfer(struct tegra_spi_data * tspi)1167*4882a593Smuzhiyun static irqreturn_t handle_dma_based_xfer(struct tegra_spi_data *tspi)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun struct spi_transfer *t = tspi->curr_xfer;
1170*4882a593Smuzhiyun long wait_status;
1171*4882a593Smuzhiyun int err = 0;
1172*4882a593Smuzhiyun unsigned total_fifo_words;
1173*4882a593Smuzhiyun unsigned long flags;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* Abort dmas if any error */
1176*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX) {
1177*4882a593Smuzhiyun if (tspi->tx_status) {
1178*4882a593Smuzhiyun dmaengine_terminate_all(tspi->tx_dma_chan);
1179*4882a593Smuzhiyun err += 1;
1180*4882a593Smuzhiyun } else {
1181*4882a593Smuzhiyun wait_status = wait_for_completion_interruptible_timeout(
1182*4882a593Smuzhiyun &tspi->tx_dma_complete, SPI_DMA_TIMEOUT);
1183*4882a593Smuzhiyun if (wait_status <= 0) {
1184*4882a593Smuzhiyun dmaengine_terminate_all(tspi->tx_dma_chan);
1185*4882a593Smuzhiyun dev_err(tspi->dev, "TxDma Xfer failed\n");
1186*4882a593Smuzhiyun err += 1;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX) {
1192*4882a593Smuzhiyun if (tspi->rx_status) {
1193*4882a593Smuzhiyun dmaengine_terminate_all(tspi->rx_dma_chan);
1194*4882a593Smuzhiyun err += 2;
1195*4882a593Smuzhiyun } else {
1196*4882a593Smuzhiyun wait_status = wait_for_completion_interruptible_timeout(
1197*4882a593Smuzhiyun &tspi->rx_dma_complete, SPI_DMA_TIMEOUT);
1198*4882a593Smuzhiyun if (wait_status <= 0) {
1199*4882a593Smuzhiyun dmaengine_terminate_all(tspi->rx_dma_chan);
1200*4882a593Smuzhiyun dev_err(tspi->dev, "RxDma Xfer failed\n");
1201*4882a593Smuzhiyun err += 2;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun spin_lock_irqsave(&tspi->lock, flags);
1207*4882a593Smuzhiyun if (err) {
1208*4882a593Smuzhiyun dev_err(tspi->dev, "DmaXfer: ERROR bit set 0x%x\n",
1209*4882a593Smuzhiyun tspi->status_reg);
1210*4882a593Smuzhiyun dev_err(tspi->dev, "DmaXfer 0x%08x:0x%08x\n",
1211*4882a593Smuzhiyun tspi->command1_reg, tspi->dma_control_reg);
1212*4882a593Smuzhiyun tegra_spi_dump_regs(tspi);
1213*4882a593Smuzhiyun tegra_spi_flush_fifos(tspi);
1214*4882a593Smuzhiyun complete(&tspi->xfer_completion);
1215*4882a593Smuzhiyun spin_unlock_irqrestore(&tspi->lock, flags);
1216*4882a593Smuzhiyun reset_control_assert(tspi->rst);
1217*4882a593Smuzhiyun udelay(2);
1218*4882a593Smuzhiyun reset_control_deassert(tspi->rst);
1219*4882a593Smuzhiyun return IRQ_HANDLED;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX)
1223*4882a593Smuzhiyun tegra_spi_copy_spi_rxbuf_to_client_rxbuf(tspi, t);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
1226*4882a593Smuzhiyun tspi->cur_pos = tspi->cur_tx_pos;
1227*4882a593Smuzhiyun else
1228*4882a593Smuzhiyun tspi->cur_pos = tspi->cur_rx_pos;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (tspi->cur_pos == t->len) {
1231*4882a593Smuzhiyun complete(&tspi->xfer_completion);
1232*4882a593Smuzhiyun goto exit;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* Continue transfer in current message */
1236*4882a593Smuzhiyun total_fifo_words = tegra_spi_calculate_curr_xfer_param(tspi->cur_spi,
1237*4882a593Smuzhiyun tspi, t);
1238*4882a593Smuzhiyun if (total_fifo_words > SPI_FIFO_DEPTH)
1239*4882a593Smuzhiyun err = tegra_spi_start_dma_based_transfer(tspi, t);
1240*4882a593Smuzhiyun else
1241*4882a593Smuzhiyun err = tegra_spi_start_cpu_based_transfer(tspi, t);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun exit:
1244*4882a593Smuzhiyun spin_unlock_irqrestore(&tspi->lock, flags);
1245*4882a593Smuzhiyun return IRQ_HANDLED;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
tegra_spi_isr_thread(int irq,void * context_data)1248*4882a593Smuzhiyun static irqreturn_t tegra_spi_isr_thread(int irq, void *context_data)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun struct tegra_spi_data *tspi = context_data;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun if (!tspi->is_curr_dma_xfer)
1253*4882a593Smuzhiyun return handle_cpu_based_xfer(tspi);
1254*4882a593Smuzhiyun return handle_dma_based_xfer(tspi);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
tegra_spi_isr(int irq,void * context_data)1257*4882a593Smuzhiyun static irqreturn_t tegra_spi_isr(int irq, void *context_data)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun struct tegra_spi_data *tspi = context_data;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun tspi->status_reg = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
1262*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_TX)
1263*4882a593Smuzhiyun tspi->tx_status = tspi->status_reg &
1264*4882a593Smuzhiyun (SPI_TX_FIFO_UNF | SPI_TX_FIFO_OVF);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (tspi->cur_direction & DATA_DIR_RX)
1267*4882a593Smuzhiyun tspi->rx_status = tspi->status_reg &
1268*4882a593Smuzhiyun (SPI_RX_FIFO_OVF | SPI_RX_FIFO_UNF);
1269*4882a593Smuzhiyun tegra_spi_clear_status(tspi);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun static struct tegra_spi_soc_data tegra114_spi_soc_data = {
1275*4882a593Smuzhiyun .has_intr_mask_reg = false,
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun static struct tegra_spi_soc_data tegra124_spi_soc_data = {
1279*4882a593Smuzhiyun .has_intr_mask_reg = false,
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun static struct tegra_spi_soc_data tegra210_spi_soc_data = {
1283*4882a593Smuzhiyun .has_intr_mask_reg = true,
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun static const struct of_device_id tegra_spi_of_match[] = {
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun .compatible = "nvidia,tegra114-spi",
1289*4882a593Smuzhiyun .data = &tegra114_spi_soc_data,
1290*4882a593Smuzhiyun }, {
1291*4882a593Smuzhiyun .compatible = "nvidia,tegra124-spi",
1292*4882a593Smuzhiyun .data = &tegra124_spi_soc_data,
1293*4882a593Smuzhiyun }, {
1294*4882a593Smuzhiyun .compatible = "nvidia,tegra210-spi",
1295*4882a593Smuzhiyun .data = &tegra210_spi_soc_data,
1296*4882a593Smuzhiyun },
1297*4882a593Smuzhiyun {}
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_spi_of_match);
1300*4882a593Smuzhiyun
tegra_spi_probe(struct platform_device * pdev)1301*4882a593Smuzhiyun static int tegra_spi_probe(struct platform_device *pdev)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun struct spi_master *master;
1304*4882a593Smuzhiyun struct tegra_spi_data *tspi;
1305*4882a593Smuzhiyun struct resource *r;
1306*4882a593Smuzhiyun int ret, spi_irq;
1307*4882a593Smuzhiyun int bus_num;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev, sizeof(*tspi));
1310*4882a593Smuzhiyun if (!master) {
1311*4882a593Smuzhiyun dev_err(&pdev->dev, "master allocation failed\n");
1312*4882a593Smuzhiyun return -ENOMEM;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
1315*4882a593Smuzhiyun tspi = spi_master_get_devdata(master);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node, "spi-max-frequency",
1318*4882a593Smuzhiyun &master->max_speed_hz))
1319*4882a593Smuzhiyun master->max_speed_hz = 25000000; /* 25MHz */
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* the spi->mode bits understood by this driver: */
1322*4882a593Smuzhiyun master->use_gpio_descriptors = true;
1323*4882a593Smuzhiyun master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST |
1324*4882a593Smuzhiyun SPI_TX_DUAL | SPI_RX_DUAL | SPI_3WIRE;
1325*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1326*4882a593Smuzhiyun master->setup = tegra_spi_setup;
1327*4882a593Smuzhiyun master->cleanup = tegra_spi_cleanup;
1328*4882a593Smuzhiyun master->transfer_one_message = tegra_spi_transfer_one_message;
1329*4882a593Smuzhiyun master->set_cs_timing = tegra_spi_set_hw_cs_timing;
1330*4882a593Smuzhiyun master->num_chipselect = MAX_CHIP_SELECT;
1331*4882a593Smuzhiyun master->auto_runtime_pm = true;
1332*4882a593Smuzhiyun bus_num = of_alias_get_id(pdev->dev.of_node, "spi");
1333*4882a593Smuzhiyun if (bus_num >= 0)
1334*4882a593Smuzhiyun master->bus_num = bus_num;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun tspi->master = master;
1337*4882a593Smuzhiyun tspi->dev = &pdev->dev;
1338*4882a593Smuzhiyun spin_lock_init(&tspi->lock);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun tspi->soc_data = of_device_get_match_data(&pdev->dev);
1341*4882a593Smuzhiyun if (!tspi->soc_data) {
1342*4882a593Smuzhiyun dev_err(&pdev->dev, "unsupported tegra\n");
1343*4882a593Smuzhiyun ret = -ENODEV;
1344*4882a593Smuzhiyun goto exit_free_master;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1348*4882a593Smuzhiyun tspi->base = devm_ioremap_resource(&pdev->dev, r);
1349*4882a593Smuzhiyun if (IS_ERR(tspi->base)) {
1350*4882a593Smuzhiyun ret = PTR_ERR(tspi->base);
1351*4882a593Smuzhiyun goto exit_free_master;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun tspi->phys = r->start;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun spi_irq = platform_get_irq(pdev, 0);
1356*4882a593Smuzhiyun if (spi_irq < 0) {
1357*4882a593Smuzhiyun ret = spi_irq;
1358*4882a593Smuzhiyun goto exit_free_master;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun tspi->irq = spi_irq;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun tspi->clk = devm_clk_get(&pdev->dev, "spi");
1363*4882a593Smuzhiyun if (IS_ERR(tspi->clk)) {
1364*4882a593Smuzhiyun dev_err(&pdev->dev, "can not get clock\n");
1365*4882a593Smuzhiyun ret = PTR_ERR(tspi->clk);
1366*4882a593Smuzhiyun goto exit_free_master;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun tspi->rst = devm_reset_control_get_exclusive(&pdev->dev, "spi");
1370*4882a593Smuzhiyun if (IS_ERR(tspi->rst)) {
1371*4882a593Smuzhiyun dev_err(&pdev->dev, "can not get reset\n");
1372*4882a593Smuzhiyun ret = PTR_ERR(tspi->rst);
1373*4882a593Smuzhiyun goto exit_free_master;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun tspi->max_buf_size = SPI_FIFO_DEPTH << 2;
1377*4882a593Smuzhiyun tspi->dma_buf_size = DEFAULT_SPI_DMA_BUF_LEN;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun ret = tegra_spi_init_dma_param(tspi, true);
1380*4882a593Smuzhiyun if (ret < 0)
1381*4882a593Smuzhiyun goto exit_free_master;
1382*4882a593Smuzhiyun ret = tegra_spi_init_dma_param(tspi, false);
1383*4882a593Smuzhiyun if (ret < 0)
1384*4882a593Smuzhiyun goto exit_rx_dma_free;
1385*4882a593Smuzhiyun tspi->max_buf_size = tspi->dma_buf_size;
1386*4882a593Smuzhiyun init_completion(&tspi->tx_dma_complete);
1387*4882a593Smuzhiyun init_completion(&tspi->rx_dma_complete);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun init_completion(&tspi->xfer_completion);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1392*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev)) {
1393*4882a593Smuzhiyun ret = tegra_spi_runtime_resume(&pdev->dev);
1394*4882a593Smuzhiyun if (ret)
1395*4882a593Smuzhiyun goto exit_pm_disable;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun ret = pm_runtime_get_sync(&pdev->dev);
1399*4882a593Smuzhiyun if (ret < 0) {
1400*4882a593Smuzhiyun dev_err(&pdev->dev, "pm runtime get failed, e = %d\n", ret);
1401*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
1402*4882a593Smuzhiyun goto exit_pm_disable;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun reset_control_assert(tspi->rst);
1406*4882a593Smuzhiyun udelay(2);
1407*4882a593Smuzhiyun reset_control_deassert(tspi->rst);
1408*4882a593Smuzhiyun tspi->def_command1_reg = SPI_M_S;
1409*4882a593Smuzhiyun tegra_spi_writel(tspi, tspi->def_command1_reg, SPI_COMMAND1);
1410*4882a593Smuzhiyun tspi->spi_cs_timing1 = tegra_spi_readl(tspi, SPI_CS_TIMING1);
1411*4882a593Smuzhiyun tspi->spi_cs_timing2 = tegra_spi_readl(tspi, SPI_CS_TIMING2);
1412*4882a593Smuzhiyun tspi->def_command2_reg = tegra_spi_readl(tspi, SPI_COMMAND2);
1413*4882a593Smuzhiyun tspi->last_used_cs = master->num_chipselect + 1;
1414*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
1415*4882a593Smuzhiyun ret = request_threaded_irq(tspi->irq, tegra_spi_isr,
1416*4882a593Smuzhiyun tegra_spi_isr_thread, IRQF_ONESHOT,
1417*4882a593Smuzhiyun dev_name(&pdev->dev), tspi);
1418*4882a593Smuzhiyun if (ret < 0) {
1419*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register ISR for IRQ %d\n",
1420*4882a593Smuzhiyun tspi->irq);
1421*4882a593Smuzhiyun goto exit_pm_disable;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun master->dev.of_node = pdev->dev.of_node;
1425*4882a593Smuzhiyun ret = devm_spi_register_master(&pdev->dev, master);
1426*4882a593Smuzhiyun if (ret < 0) {
1427*4882a593Smuzhiyun dev_err(&pdev->dev, "can not register to master err %d\n", ret);
1428*4882a593Smuzhiyun goto exit_free_irq;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun return ret;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun exit_free_irq:
1433*4882a593Smuzhiyun free_irq(spi_irq, tspi);
1434*4882a593Smuzhiyun exit_pm_disable:
1435*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1436*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
1437*4882a593Smuzhiyun tegra_spi_runtime_suspend(&pdev->dev);
1438*4882a593Smuzhiyun tegra_spi_deinit_dma_param(tspi, false);
1439*4882a593Smuzhiyun exit_rx_dma_free:
1440*4882a593Smuzhiyun tegra_spi_deinit_dma_param(tspi, true);
1441*4882a593Smuzhiyun exit_free_master:
1442*4882a593Smuzhiyun spi_master_put(master);
1443*4882a593Smuzhiyun return ret;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
tegra_spi_remove(struct platform_device * pdev)1446*4882a593Smuzhiyun static int tegra_spi_remove(struct platform_device *pdev)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun struct spi_master *master = platform_get_drvdata(pdev);
1449*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun free_irq(tspi->irq, tspi);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun if (tspi->tx_dma_chan)
1454*4882a593Smuzhiyun tegra_spi_deinit_dma_param(tspi, false);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (tspi->rx_dma_chan)
1457*4882a593Smuzhiyun tegra_spi_deinit_dma_param(tspi, true);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1460*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
1461*4882a593Smuzhiyun tegra_spi_runtime_suspend(&pdev->dev);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun return 0;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra_spi_suspend(struct device * dev)1467*4882a593Smuzhiyun static int tegra_spi_suspend(struct device *dev)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun return spi_master_suspend(master);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
tegra_spi_resume(struct device * dev)1474*4882a593Smuzhiyun static int tegra_spi_resume(struct device *dev)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
1477*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1478*4882a593Smuzhiyun int ret;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
1481*4882a593Smuzhiyun if (ret < 0) {
1482*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
1483*4882a593Smuzhiyun dev_err(dev, "pm runtime failed, e = %d\n", ret);
1484*4882a593Smuzhiyun return ret;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun tegra_spi_writel(tspi, tspi->command1_reg, SPI_COMMAND1);
1487*4882a593Smuzhiyun tegra_spi_writel(tspi, tspi->def_command2_reg, SPI_COMMAND2);
1488*4882a593Smuzhiyun tspi->last_used_cs = master->num_chipselect + 1;
1489*4882a593Smuzhiyun pm_runtime_put(dev);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun return spi_master_resume(master);
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun #endif
1494*4882a593Smuzhiyun
tegra_spi_runtime_suspend(struct device * dev)1495*4882a593Smuzhiyun static int tegra_spi_runtime_suspend(struct device *dev)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
1498*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* Flush all write which are in PPSB queue by reading back */
1501*4882a593Smuzhiyun tegra_spi_readl(tspi, SPI_COMMAND1);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun clk_disable_unprepare(tspi->clk);
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
tegra_spi_runtime_resume(struct device * dev)1507*4882a593Smuzhiyun static int tegra_spi_runtime_resume(struct device *dev)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
1510*4882a593Smuzhiyun struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1511*4882a593Smuzhiyun int ret;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun ret = clk_prepare_enable(tspi->clk);
1514*4882a593Smuzhiyun if (ret < 0) {
1515*4882a593Smuzhiyun dev_err(tspi->dev, "clk_prepare failed: %d\n", ret);
1516*4882a593Smuzhiyun return ret;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun return 0;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static const struct dev_pm_ops tegra_spi_pm_ops = {
1522*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(tegra_spi_runtime_suspend,
1523*4882a593Smuzhiyun tegra_spi_runtime_resume, NULL)
1524*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(tegra_spi_suspend, tegra_spi_resume)
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun static struct platform_driver tegra_spi_driver = {
1527*4882a593Smuzhiyun .driver = {
1528*4882a593Smuzhiyun .name = "spi-tegra114",
1529*4882a593Smuzhiyun .pm = &tegra_spi_pm_ops,
1530*4882a593Smuzhiyun .of_match_table = tegra_spi_of_match,
1531*4882a593Smuzhiyun },
1532*4882a593Smuzhiyun .probe = tegra_spi_probe,
1533*4882a593Smuzhiyun .remove = tegra_spi_remove,
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun module_platform_driver(tegra_spi_driver);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun MODULE_ALIAS("platform:spi-tegra114");
1538*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra114 SPI Controller Driver");
1539*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
1540*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1541