xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-synquacer.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Synquacer HSSPI controller driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2015-2018 Socionext Inc.
6*4882a593Smuzhiyun // Copyright (c) 2018-2019 Linaro Ltd.
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/scatterlist.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* HSSPI register address definitions */
24*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_MCTRL	0x00
25*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_PCC0	0x04
26*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_PCC(n)	(SYNQUACER_HSSPI_REG_PCC0 + (n) * 4)
27*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_TXF		0x14
28*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_TXE		0x18
29*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_TXC		0x1C
30*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_RXF		0x20
31*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_RXE		0x24
32*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_RXC		0x28
33*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_FAULTF	0x2C
34*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_FAULTC	0x30
35*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_DMCFG	0x34
36*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_DMSTART	0x38
37*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_DMBCC	0x3C
38*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_DMSTATUS	0x40
39*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_FIFOCFG	0x4C
40*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_TX_FIFO	0x50
41*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_RX_FIFO	0x90
42*4882a593Smuzhiyun #define SYNQUACER_HSSPI_REG_MID		0xFC
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* HSSPI register bit definitions */
45*4882a593Smuzhiyun #define SYNQUACER_HSSPI_MCTRL_MEN			BIT(0)
46*4882a593Smuzhiyun #define SYNQUACER_HSSPI_MCTRL_COMMAND_SEQUENCE_EN	BIT(1)
47*4882a593Smuzhiyun #define SYNQUACER_HSSPI_MCTRL_CDSS			BIT(3)
48*4882a593Smuzhiyun #define SYNQUACER_HSSPI_MCTRL_MES			BIT(4)
49*4882a593Smuzhiyun #define SYNQUACER_HSSPI_MCTRL_SYNCON			BIT(5)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_CPHA		BIT(0)
52*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_CPOL		BIT(1)
53*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_ACES		BIT(2)
54*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_RTM			BIT(3)
55*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_SSPOL		BIT(4)
56*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_SDIR		BIT(7)
57*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_SENDIAN		BIT(8)
58*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_SAFESYNC		BIT(16)
59*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_SS2CD_SHIFT		5U
60*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_CDRS_MASK		0x7f
61*4882a593Smuzhiyun #define SYNQUACER_HSSPI_PCC_CDRS_SHIFT		9U
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TXF_FIFO_FULL		BIT(0)
64*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TXF_FIFO_EMPTY		BIT(1)
65*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TXF_SLAVE_RELEASED	BIT(6)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TXE_FIFO_FULL		BIT(0)
68*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TXE_FIFO_EMPTY		BIT(1)
69*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TXE_SLAVE_RELEASED	BIT(6)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SYNQUACER_HSSPI_RXF_FIFO_MORE_THAN_THRESHOLD		BIT(5)
72*4882a593Smuzhiyun #define SYNQUACER_HSSPI_RXF_SLAVE_RELEASED			BIT(6)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define SYNQUACER_HSSPI_RXE_FIFO_MORE_THAN_THRESHOLD		BIT(5)
75*4882a593Smuzhiyun #define SYNQUACER_HSSPI_RXE_SLAVE_RELEASED			BIT(6)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMCFG_SSDC		BIT(1)
78*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMCFG_MSTARTEN		BIT(2)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMSTART_START		BIT(0)
81*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMSTOP_STOP		BIT(8)
82*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMPSEL_CS_MASK		0x3
83*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMPSEL_CS_SHIFT		16U
84*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMTRP_BUS_WIDTH_SHIFT	24U
85*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMTRP_DATA_MASK		0x3
86*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMTRP_DATA_SHIFT	26U
87*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMTRP_DATA_TXRX		0
88*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMTRP_DATA_RX		1
89*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMTRP_DATA_TX		2
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMSTATUS_RX_DATA_MASK	0x1f
92*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMSTATUS_RX_DATA_SHIFT	8U
93*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMSTATUS_TX_DATA_MASK	0x1f
94*4882a593Smuzhiyun #define SYNQUACER_HSSPI_DMSTATUS_TX_DATA_SHIFT	16U
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_RX_THRESHOLD_MASK	0xf
97*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_RX_THRESHOLD_SHIFT	0U
98*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_TX_THRESHOLD_MASK	0xf
99*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_TX_THRESHOLD_SHIFT	4U
100*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_FIFO_WIDTH_MASK		0x3
101*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_FIFO_WIDTH_SHIFT	8U
102*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_RX_FLUSH		BIT(11)
103*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFOCFG_TX_FLUSH		BIT(12)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFO_DEPTH		16U
106*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFO_TX_THRESHOLD	4U
107*4882a593Smuzhiyun #define SYNQUACER_HSSPI_FIFO_RX_THRESHOLD \
108*4882a593Smuzhiyun 	(SYNQUACER_HSSPI_FIFO_DEPTH - SYNQUACER_HSSPI_FIFO_TX_THRESHOLD)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TRANSFER_MODE_TX	BIT(1)
111*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TRANSFER_MODE_RX	BIT(2)
112*4882a593Smuzhiyun #define SYNQUACER_HSSPI_TRANSFER_TMOUT_MSEC	2000U
113*4882a593Smuzhiyun #define SYNQUACER_HSSPI_ENABLE_TMOUT_MSEC	1000U
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define SYNQUACER_HSSPI_CLOCK_SRC_IHCLK		0
116*4882a593Smuzhiyun #define SYNQUACER_HSSPI_CLOCK_SRC_IPCLK		1
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define SYNQUACER_HSSPI_NUM_CHIP_SELECT		4U
119*4882a593Smuzhiyun #define SYNQUACER_HSSPI_IRQ_NAME_MAX		32U
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct synquacer_spi {
122*4882a593Smuzhiyun 	struct device *dev;
123*4882a593Smuzhiyun 	struct completion transfer_done;
124*4882a593Smuzhiyun 	unsigned int cs;
125*4882a593Smuzhiyun 	unsigned int bpw;
126*4882a593Smuzhiyun 	unsigned int mode;
127*4882a593Smuzhiyun 	unsigned int speed;
128*4882a593Smuzhiyun 	bool aces, rtm;
129*4882a593Smuzhiyun 	void *rx_buf;
130*4882a593Smuzhiyun 	const void *tx_buf;
131*4882a593Smuzhiyun 	struct clk *clk;
132*4882a593Smuzhiyun 	int clk_src_type;
133*4882a593Smuzhiyun 	void __iomem *regs;
134*4882a593Smuzhiyun 	u32 tx_words, rx_words;
135*4882a593Smuzhiyun 	unsigned int bus_width;
136*4882a593Smuzhiyun 	unsigned int transfer_mode;
137*4882a593Smuzhiyun 	char rx_irq_name[SYNQUACER_HSSPI_IRQ_NAME_MAX];
138*4882a593Smuzhiyun 	char tx_irq_name[SYNQUACER_HSSPI_IRQ_NAME_MAX];
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
read_fifo(struct synquacer_spi * sspi)141*4882a593Smuzhiyun static int read_fifo(struct synquacer_spi *sspi)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	u32 len = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTATUS);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	len = (len >> SYNQUACER_HSSPI_DMSTATUS_RX_DATA_SHIFT) &
146*4882a593Smuzhiyun 	       SYNQUACER_HSSPI_DMSTATUS_RX_DATA_MASK;
147*4882a593Smuzhiyun 	len = min(len, sspi->rx_words);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	switch (sspi->bpw) {
150*4882a593Smuzhiyun 	case 8: {
151*4882a593Smuzhiyun 		u8 *buf = sspi->rx_buf;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		ioread8_rep(sspi->regs + SYNQUACER_HSSPI_REG_RX_FIFO,
154*4882a593Smuzhiyun 			    buf, len);
155*4882a593Smuzhiyun 		sspi->rx_buf = buf + len;
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	case 16: {
159*4882a593Smuzhiyun 		u16 *buf = sspi->rx_buf;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		ioread16_rep(sspi->regs + SYNQUACER_HSSPI_REG_RX_FIFO,
162*4882a593Smuzhiyun 			     buf, len);
163*4882a593Smuzhiyun 		sspi->rx_buf = buf + len;
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	case 24:
167*4882a593Smuzhiyun 		/* fallthrough, should use 32-bits access */
168*4882a593Smuzhiyun 	case 32: {
169*4882a593Smuzhiyun 		u32 *buf = sspi->rx_buf;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		ioread32_rep(sspi->regs + SYNQUACER_HSSPI_REG_RX_FIFO,
172*4882a593Smuzhiyun 			     buf, len);
173*4882a593Smuzhiyun 		sspi->rx_buf = buf + len;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 	default:
177*4882a593Smuzhiyun 		return -EINVAL;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	sspi->rx_words -= len;
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
write_fifo(struct synquacer_spi * sspi)184*4882a593Smuzhiyun static int write_fifo(struct synquacer_spi *sspi)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	u32 len = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTATUS);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	len = (len >> SYNQUACER_HSSPI_DMSTATUS_TX_DATA_SHIFT) &
189*4882a593Smuzhiyun 	       SYNQUACER_HSSPI_DMSTATUS_TX_DATA_MASK;
190*4882a593Smuzhiyun 	len = min(SYNQUACER_HSSPI_FIFO_DEPTH - len,
191*4882a593Smuzhiyun 		    sspi->tx_words);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	switch (sspi->bpw) {
194*4882a593Smuzhiyun 	case 8: {
195*4882a593Smuzhiyun 		const u8 *buf = sspi->tx_buf;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 		iowrite8_rep(sspi->regs + SYNQUACER_HSSPI_REG_TX_FIFO,
198*4882a593Smuzhiyun 			     buf, len);
199*4882a593Smuzhiyun 		sspi->tx_buf = buf + len;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 	case 16: {
203*4882a593Smuzhiyun 		const u16 *buf = sspi->tx_buf;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		iowrite16_rep(sspi->regs + SYNQUACER_HSSPI_REG_TX_FIFO,
206*4882a593Smuzhiyun 			      buf, len);
207*4882a593Smuzhiyun 		sspi->tx_buf = buf + len;
208*4882a593Smuzhiyun 		break;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 	case 24:
211*4882a593Smuzhiyun 		/* fallthrough, should use 32-bits access */
212*4882a593Smuzhiyun 	case 32: {
213*4882a593Smuzhiyun 		const u32 *buf = sspi->tx_buf;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		iowrite32_rep(sspi->regs + SYNQUACER_HSSPI_REG_TX_FIFO,
216*4882a593Smuzhiyun 			      buf, len);
217*4882a593Smuzhiyun 		sspi->tx_buf = buf + len;
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 	default:
221*4882a593Smuzhiyun 		return -EINVAL;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	sspi->tx_words -= len;
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
synquacer_spi_config(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)228*4882a593Smuzhiyun static int synquacer_spi_config(struct spi_master *master,
229*4882a593Smuzhiyun 				struct spi_device *spi,
230*4882a593Smuzhiyun 				struct spi_transfer *xfer)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(master);
233*4882a593Smuzhiyun 	unsigned int speed, mode, bpw, cs, bus_width, transfer_mode;
234*4882a593Smuzhiyun 	u32 rate, val, div;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Full Duplex only on 1-bit wide bus */
237*4882a593Smuzhiyun 	if (xfer->rx_buf && xfer->tx_buf &&
238*4882a593Smuzhiyun 	    (xfer->rx_nbits != 1 || xfer->tx_nbits != 1)) {
239*4882a593Smuzhiyun 		dev_err(sspi->dev,
240*4882a593Smuzhiyun 			"RX and TX bus widths must be 1-bit for Full-Duplex!\n");
241*4882a593Smuzhiyun 		return -EINVAL;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (xfer->tx_buf) {
245*4882a593Smuzhiyun 		bus_width = xfer->tx_nbits;
246*4882a593Smuzhiyun 		transfer_mode = SYNQUACER_HSSPI_TRANSFER_MODE_TX;
247*4882a593Smuzhiyun 	} else {
248*4882a593Smuzhiyun 		bus_width = xfer->rx_nbits;
249*4882a593Smuzhiyun 		transfer_mode = SYNQUACER_HSSPI_TRANSFER_MODE_RX;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	mode = spi->mode;
253*4882a593Smuzhiyun 	cs = spi->chip_select;
254*4882a593Smuzhiyun 	speed = xfer->speed_hz;
255*4882a593Smuzhiyun 	bpw = xfer->bits_per_word;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* return if nothing to change */
258*4882a593Smuzhiyun 	if (speed == sspi->speed &&
259*4882a593Smuzhiyun 		bus_width == sspi->bus_width && bpw == sspi->bpw &&
260*4882a593Smuzhiyun 		mode == sspi->mode && cs == sspi->cs &&
261*4882a593Smuzhiyun 		transfer_mode == sspi->transfer_mode) {
262*4882a593Smuzhiyun 		return 0;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	sspi->transfer_mode = transfer_mode;
266*4882a593Smuzhiyun 	rate = master->max_speed_hz;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	div = DIV_ROUND_UP(rate, speed);
269*4882a593Smuzhiyun 	if (div > 254) {
270*4882a593Smuzhiyun 		dev_err(sspi->dev, "Requested rate too low (%u)\n",
271*4882a593Smuzhiyun 			sspi->speed);
272*4882a593Smuzhiyun 		return -EINVAL;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_PCC(cs));
276*4882a593Smuzhiyun 	val &= ~SYNQUACER_HSSPI_PCC_SAFESYNC;
277*4882a593Smuzhiyun 	if (bpw == 8 &&	(mode & (SPI_TX_DUAL | SPI_RX_DUAL)) && div < 3)
278*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_SAFESYNC;
279*4882a593Smuzhiyun 	if (bpw == 8 &&	(mode & (SPI_TX_QUAD | SPI_RX_QUAD)) && div < 6)
280*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_SAFESYNC;
281*4882a593Smuzhiyun 	if (bpw == 16 && (mode & (SPI_TX_QUAD | SPI_RX_QUAD)) && div < 3)
282*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_SAFESYNC;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (mode & SPI_CPHA)
285*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_CPHA;
286*4882a593Smuzhiyun 	else
287*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_PCC_CPHA;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (mode & SPI_CPOL)
290*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_CPOL;
291*4882a593Smuzhiyun 	else
292*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_PCC_CPOL;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (mode & SPI_CS_HIGH)
295*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_SSPOL;
296*4882a593Smuzhiyun 	else
297*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_PCC_SSPOL;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (mode & SPI_LSB_FIRST)
300*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_SDIR;
301*4882a593Smuzhiyun 	else
302*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_PCC_SDIR;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (sspi->aces)
305*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_ACES;
306*4882a593Smuzhiyun 	else
307*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_PCC_ACES;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (sspi->rtm)
310*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_PCC_RTM;
311*4882a593Smuzhiyun 	else
312*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_PCC_RTM;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	val |= (3 << SYNQUACER_HSSPI_PCC_SS2CD_SHIFT);
315*4882a593Smuzhiyun 	val |= SYNQUACER_HSSPI_PCC_SENDIAN;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	val &= ~(SYNQUACER_HSSPI_PCC_CDRS_MASK <<
318*4882a593Smuzhiyun 		 SYNQUACER_HSSPI_PCC_CDRS_SHIFT);
319*4882a593Smuzhiyun 	val |= ((div >> 1) << SYNQUACER_HSSPI_PCC_CDRS_SHIFT);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_PCC(cs));
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_FIFOCFG);
324*4882a593Smuzhiyun 	val &= ~(SYNQUACER_HSSPI_FIFOCFG_FIFO_WIDTH_MASK <<
325*4882a593Smuzhiyun 		 SYNQUACER_HSSPI_FIFOCFG_FIFO_WIDTH_SHIFT);
326*4882a593Smuzhiyun 	val |= ((bpw / 8 - 1) << SYNQUACER_HSSPI_FIFOCFG_FIFO_WIDTH_SHIFT);
327*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_FIFOCFG);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
330*4882a593Smuzhiyun 	val &= ~(SYNQUACER_HSSPI_DMTRP_DATA_MASK <<
331*4882a593Smuzhiyun 		 SYNQUACER_HSSPI_DMTRP_DATA_SHIFT);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (xfer->rx_buf)
334*4882a593Smuzhiyun 		val |= (SYNQUACER_HSSPI_DMTRP_DATA_RX <<
335*4882a593Smuzhiyun 			SYNQUACER_HSSPI_DMTRP_DATA_SHIFT);
336*4882a593Smuzhiyun 	else
337*4882a593Smuzhiyun 		val |= (SYNQUACER_HSSPI_DMTRP_DATA_TX <<
338*4882a593Smuzhiyun 			SYNQUACER_HSSPI_DMTRP_DATA_SHIFT);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	val &= ~(3 << SYNQUACER_HSSPI_DMTRP_BUS_WIDTH_SHIFT);
341*4882a593Smuzhiyun 	val |= ((bus_width >> 1) << SYNQUACER_HSSPI_DMTRP_BUS_WIDTH_SHIFT);
342*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	sspi->bpw = bpw;
345*4882a593Smuzhiyun 	sspi->mode = mode;
346*4882a593Smuzhiyun 	sspi->speed = speed;
347*4882a593Smuzhiyun 	sspi->cs = spi->chip_select;
348*4882a593Smuzhiyun 	sspi->bus_width = bus_width;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
synquacer_spi_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)353*4882a593Smuzhiyun static int synquacer_spi_transfer_one(struct spi_master *master,
354*4882a593Smuzhiyun 				      struct spi_device *spi,
355*4882a593Smuzhiyun 				      struct spi_transfer *xfer)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(master);
358*4882a593Smuzhiyun 	int ret;
359*4882a593Smuzhiyun 	int status = 0;
360*4882a593Smuzhiyun 	u32 words;
361*4882a593Smuzhiyun 	u8 bpw;
362*4882a593Smuzhiyun 	u32 val;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
365*4882a593Smuzhiyun 	val &= ~SYNQUACER_HSSPI_DMSTOP_STOP;
366*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_FIFOCFG);
369*4882a593Smuzhiyun 	val |= SYNQUACER_HSSPI_FIFOCFG_RX_FLUSH;
370*4882a593Smuzhiyun 	val |= SYNQUACER_HSSPI_FIFOCFG_TX_FLUSH;
371*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_FIFOCFG);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/*
374*4882a593Smuzhiyun 	 * See if we can transfer 4-bytes as 1 word
375*4882a593Smuzhiyun 	 * to maximize the FIFO buffer efficiency.
376*4882a593Smuzhiyun 	 */
377*4882a593Smuzhiyun 	bpw = xfer->bits_per_word;
378*4882a593Smuzhiyun 	if (bpw == 8 && !(xfer->len % 4) && !(spi->mode & SPI_LSB_FIRST))
379*4882a593Smuzhiyun 		xfer->bits_per_word = 32;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	ret = synquacer_spi_config(master, spi, xfer);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* restore */
384*4882a593Smuzhiyun 	xfer->bits_per_word = bpw;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (ret)
387*4882a593Smuzhiyun 		return ret;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	reinit_completion(&sspi->transfer_done);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	sspi->tx_buf = xfer->tx_buf;
392*4882a593Smuzhiyun 	sspi->rx_buf = xfer->rx_buf;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	switch (sspi->bpw) {
395*4882a593Smuzhiyun 	case 8:
396*4882a593Smuzhiyun 		words = xfer->len;
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 	case 16:
399*4882a593Smuzhiyun 		words = xfer->len / 2;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case 24:
402*4882a593Smuzhiyun 		/* fallthrough, should use 32-bits access */
403*4882a593Smuzhiyun 	case 32:
404*4882a593Smuzhiyun 		words = xfer->len / 4;
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	default:
407*4882a593Smuzhiyun 		dev_err(sspi->dev, "unsupported bpw: %d\n", sspi->bpw);
408*4882a593Smuzhiyun 		return -EINVAL;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (xfer->tx_buf)
412*4882a593Smuzhiyun 		sspi->tx_words = words;
413*4882a593Smuzhiyun 	else
414*4882a593Smuzhiyun 		sspi->tx_words = 0;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (xfer->rx_buf)
417*4882a593Smuzhiyun 		sspi->rx_words = words;
418*4882a593Smuzhiyun 	else
419*4882a593Smuzhiyun 		sspi->rx_words = 0;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (xfer->tx_buf) {
422*4882a593Smuzhiyun 		status = write_fifo(sspi);
423*4882a593Smuzhiyun 		if (status < 0) {
424*4882a593Smuzhiyun 			dev_err(sspi->dev, "failed write_fifo. status: 0x%x\n",
425*4882a593Smuzhiyun 				status);
426*4882a593Smuzhiyun 			return status;
427*4882a593Smuzhiyun 		}
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (xfer->rx_buf) {
431*4882a593Smuzhiyun 		val = readl(sspi->regs + SYNQUACER_HSSPI_REG_FIFOCFG);
432*4882a593Smuzhiyun 		val &= ~(SYNQUACER_HSSPI_FIFOCFG_RX_THRESHOLD_MASK <<
433*4882a593Smuzhiyun 			 SYNQUACER_HSSPI_FIFOCFG_RX_THRESHOLD_SHIFT);
434*4882a593Smuzhiyun 		val |= ((sspi->rx_words > SYNQUACER_HSSPI_FIFO_DEPTH ?
435*4882a593Smuzhiyun 			SYNQUACER_HSSPI_FIFO_RX_THRESHOLD : sspi->rx_words) <<
436*4882a593Smuzhiyun 			SYNQUACER_HSSPI_FIFOCFG_RX_THRESHOLD_SHIFT);
437*4882a593Smuzhiyun 		writel(val, sspi->regs + SYNQUACER_HSSPI_REG_FIFOCFG);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	writel(~0, sspi->regs + SYNQUACER_HSSPI_REG_TXC);
441*4882a593Smuzhiyun 	writel(~0, sspi->regs + SYNQUACER_HSSPI_REG_RXC);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Trigger */
444*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
445*4882a593Smuzhiyun 	val |= SYNQUACER_HSSPI_DMSTART_START;
446*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (xfer->tx_buf) {
449*4882a593Smuzhiyun 		val = SYNQUACER_HSSPI_TXE_FIFO_EMPTY;
450*4882a593Smuzhiyun 		writel(val, sspi->regs + SYNQUACER_HSSPI_REG_TXE);
451*4882a593Smuzhiyun 		status = wait_for_completion_timeout(&sspi->transfer_done,
452*4882a593Smuzhiyun 			msecs_to_jiffies(SYNQUACER_HSSPI_TRANSFER_TMOUT_MSEC));
453*4882a593Smuzhiyun 		writel(0, sspi->regs + SYNQUACER_HSSPI_REG_TXE);
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (xfer->rx_buf) {
457*4882a593Smuzhiyun 		u32 buf[SYNQUACER_HSSPI_FIFO_DEPTH];
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		val = SYNQUACER_HSSPI_RXE_FIFO_MORE_THAN_THRESHOLD |
460*4882a593Smuzhiyun 		      SYNQUACER_HSSPI_RXE_SLAVE_RELEASED;
461*4882a593Smuzhiyun 		writel(val, sspi->regs + SYNQUACER_HSSPI_REG_RXE);
462*4882a593Smuzhiyun 		status = wait_for_completion_timeout(&sspi->transfer_done,
463*4882a593Smuzhiyun 			msecs_to_jiffies(SYNQUACER_HSSPI_TRANSFER_TMOUT_MSEC));
464*4882a593Smuzhiyun 		writel(0, sspi->regs + SYNQUACER_HSSPI_REG_RXE);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		/* stop RX and clean RXFIFO */
467*4882a593Smuzhiyun 		val = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
468*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_DMSTOP_STOP;
469*4882a593Smuzhiyun 		writel(val, sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
470*4882a593Smuzhiyun 		sspi->rx_buf = buf;
471*4882a593Smuzhiyun 		sspi->rx_words = SYNQUACER_HSSPI_FIFO_DEPTH;
472*4882a593Smuzhiyun 		read_fifo(sspi);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (status < 0) {
476*4882a593Smuzhiyun 		dev_err(sspi->dev, "failed to transfer. status: 0x%x\n",
477*4882a593Smuzhiyun 			status);
478*4882a593Smuzhiyun 		return status;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
synquacer_spi_set_cs(struct spi_device * spi,bool enable)484*4882a593Smuzhiyun static void synquacer_spi_set_cs(struct spi_device *spi, bool enable)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(spi->master);
487*4882a593Smuzhiyun 	u32 val;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
490*4882a593Smuzhiyun 	val &= ~(SYNQUACER_HSSPI_DMPSEL_CS_MASK <<
491*4882a593Smuzhiyun 		 SYNQUACER_HSSPI_DMPSEL_CS_SHIFT);
492*4882a593Smuzhiyun 	val |= spi->chip_select << SYNQUACER_HSSPI_DMPSEL_CS_SHIFT;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (!enable)
495*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_DMSTOP_STOP;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_DMSTART);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
synquacer_spi_wait_status_update(struct synquacer_spi * sspi,bool enable)500*4882a593Smuzhiyun static int synquacer_spi_wait_status_update(struct synquacer_spi *sspi,
501*4882a593Smuzhiyun 					    bool enable)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	u32 val;
504*4882a593Smuzhiyun 	unsigned long timeout = jiffies +
505*4882a593Smuzhiyun 		msecs_to_jiffies(SYNQUACER_HSSPI_ENABLE_TMOUT_MSEC);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* wait MES(Module Enable Status) is updated */
508*4882a593Smuzhiyun 	do {
509*4882a593Smuzhiyun 		val = readl(sspi->regs + SYNQUACER_HSSPI_REG_MCTRL) &
510*4882a593Smuzhiyun 		      SYNQUACER_HSSPI_MCTRL_MES;
511*4882a593Smuzhiyun 		if (enable && val)
512*4882a593Smuzhiyun 			return 0;
513*4882a593Smuzhiyun 		if (!enable && !val)
514*4882a593Smuzhiyun 			return 0;
515*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	dev_err(sspi->dev, "timeout occurs in updating Module Enable Status\n");
518*4882a593Smuzhiyun 	return -EBUSY;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
synquacer_spi_enable(struct spi_master * master)521*4882a593Smuzhiyun static int synquacer_spi_enable(struct spi_master *master)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	u32 val;
524*4882a593Smuzhiyun 	int status;
525*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(master);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Disable module */
528*4882a593Smuzhiyun 	writel(0, sspi->regs + SYNQUACER_HSSPI_REG_MCTRL);
529*4882a593Smuzhiyun 	status = synquacer_spi_wait_status_update(sspi, false);
530*4882a593Smuzhiyun 	if (status < 0)
531*4882a593Smuzhiyun 		return status;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	writel(0, sspi->regs + SYNQUACER_HSSPI_REG_TXE);
534*4882a593Smuzhiyun 	writel(0, sspi->regs + SYNQUACER_HSSPI_REG_RXE);
535*4882a593Smuzhiyun 	writel(~0, sspi->regs + SYNQUACER_HSSPI_REG_TXC);
536*4882a593Smuzhiyun 	writel(~0, sspi->regs + SYNQUACER_HSSPI_REG_RXC);
537*4882a593Smuzhiyun 	writel(~0, sspi->regs + SYNQUACER_HSSPI_REG_FAULTC);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_DMCFG);
540*4882a593Smuzhiyun 	val &= ~SYNQUACER_HSSPI_DMCFG_SSDC;
541*4882a593Smuzhiyun 	val &= ~SYNQUACER_HSSPI_DMCFG_MSTARTEN;
542*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_DMCFG);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_MCTRL);
545*4882a593Smuzhiyun 	if (sspi->clk_src_type == SYNQUACER_HSSPI_CLOCK_SRC_IPCLK)
546*4882a593Smuzhiyun 		val |= SYNQUACER_HSSPI_MCTRL_CDSS;
547*4882a593Smuzhiyun 	else
548*4882a593Smuzhiyun 		val &= ~SYNQUACER_HSSPI_MCTRL_CDSS;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	val &= ~SYNQUACER_HSSPI_MCTRL_COMMAND_SEQUENCE_EN;
551*4882a593Smuzhiyun 	val |= SYNQUACER_HSSPI_MCTRL_MEN;
552*4882a593Smuzhiyun 	val |= SYNQUACER_HSSPI_MCTRL_SYNCON;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* Enable module */
555*4882a593Smuzhiyun 	writel(val, sspi->regs + SYNQUACER_HSSPI_REG_MCTRL);
556*4882a593Smuzhiyun 	status = synquacer_spi_wait_status_update(sspi, true);
557*4882a593Smuzhiyun 	if (status < 0)
558*4882a593Smuzhiyun 		return status;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
sq_spi_rx_handler(int irq,void * priv)563*4882a593Smuzhiyun static irqreturn_t sq_spi_rx_handler(int irq, void *priv)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	uint32_t val;
566*4882a593Smuzhiyun 	struct synquacer_spi *sspi = priv;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_RXF);
569*4882a593Smuzhiyun 	if ((val & SYNQUACER_HSSPI_RXF_SLAVE_RELEASED) ||
570*4882a593Smuzhiyun 	    (val & SYNQUACER_HSSPI_RXF_FIFO_MORE_THAN_THRESHOLD)) {
571*4882a593Smuzhiyun 		read_fifo(sspi);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		if (sspi->rx_words == 0) {
574*4882a593Smuzhiyun 			writel(0, sspi->regs + SYNQUACER_HSSPI_REG_RXE);
575*4882a593Smuzhiyun 			complete(&sspi->transfer_done);
576*4882a593Smuzhiyun 		}
577*4882a593Smuzhiyun 		return IRQ_HANDLED;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return IRQ_NONE;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
sq_spi_tx_handler(int irq,void * priv)583*4882a593Smuzhiyun static irqreturn_t sq_spi_tx_handler(int irq, void *priv)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	uint32_t val;
586*4882a593Smuzhiyun 	struct synquacer_spi *sspi = priv;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	val = readl(sspi->regs + SYNQUACER_HSSPI_REG_TXF);
589*4882a593Smuzhiyun 	if (val & SYNQUACER_HSSPI_TXF_FIFO_EMPTY) {
590*4882a593Smuzhiyun 		if (sspi->tx_words == 0) {
591*4882a593Smuzhiyun 			writel(0, sspi->regs + SYNQUACER_HSSPI_REG_TXE);
592*4882a593Smuzhiyun 			complete(&sspi->transfer_done);
593*4882a593Smuzhiyun 		} else {
594*4882a593Smuzhiyun 			write_fifo(sspi);
595*4882a593Smuzhiyun 		}
596*4882a593Smuzhiyun 		return IRQ_HANDLED;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return IRQ_NONE;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
synquacer_spi_probe(struct platform_device * pdev)602*4882a593Smuzhiyun static int synquacer_spi_probe(struct platform_device *pdev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
605*4882a593Smuzhiyun 	struct spi_master *master;
606*4882a593Smuzhiyun 	struct synquacer_spi *sspi;
607*4882a593Smuzhiyun 	int ret;
608*4882a593Smuzhiyun 	int rx_irq, tx_irq;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof(*sspi));
611*4882a593Smuzhiyun 	if (!master)
612*4882a593Smuzhiyun 		return -ENOMEM;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	platform_set_drvdata(pdev, master);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(master);
617*4882a593Smuzhiyun 	sspi->dev = &pdev->dev;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	init_completion(&sspi->transfer_done);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	sspi->regs = devm_platform_ioremap_resource(pdev, 0);
622*4882a593Smuzhiyun 	if (IS_ERR(sspi->regs)) {
623*4882a593Smuzhiyun 		ret = PTR_ERR(sspi->regs);
624*4882a593Smuzhiyun 		goto put_spi;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	sspi->clk_src_type = SYNQUACER_HSSPI_CLOCK_SRC_IHCLK; /* Default */
628*4882a593Smuzhiyun 	device_property_read_u32(&pdev->dev, "socionext,ihclk-rate",
629*4882a593Smuzhiyun 				 &master->max_speed_hz); /* for ACPI */
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (dev_of_node(&pdev->dev)) {
632*4882a593Smuzhiyun 		if (device_property_match_string(&pdev->dev,
633*4882a593Smuzhiyun 					 "clock-names", "iHCLK") >= 0) {
634*4882a593Smuzhiyun 			sspi->clk_src_type = SYNQUACER_HSSPI_CLOCK_SRC_IHCLK;
635*4882a593Smuzhiyun 			sspi->clk = devm_clk_get(sspi->dev, "iHCLK");
636*4882a593Smuzhiyun 		} else if (device_property_match_string(&pdev->dev,
637*4882a593Smuzhiyun 						"clock-names", "iPCLK") >= 0) {
638*4882a593Smuzhiyun 			sspi->clk_src_type = SYNQUACER_HSSPI_CLOCK_SRC_IPCLK;
639*4882a593Smuzhiyun 			sspi->clk = devm_clk_get(sspi->dev, "iPCLK");
640*4882a593Smuzhiyun 		} else {
641*4882a593Smuzhiyun 			dev_err(&pdev->dev, "specified wrong clock source\n");
642*4882a593Smuzhiyun 			ret = -EINVAL;
643*4882a593Smuzhiyun 			goto put_spi;
644*4882a593Smuzhiyun 		}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 		if (IS_ERR(sspi->clk)) {
647*4882a593Smuzhiyun 			ret = dev_err_probe(&pdev->dev, PTR_ERR(sspi->clk),
648*4882a593Smuzhiyun 					    "clock not found\n");
649*4882a593Smuzhiyun 			goto put_spi;
650*4882a593Smuzhiyun 		}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		ret = clk_prepare_enable(sspi->clk);
653*4882a593Smuzhiyun 		if (ret) {
654*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to enable clock (%d)\n",
655*4882a593Smuzhiyun 				ret);
656*4882a593Smuzhiyun 			goto put_spi;
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		master->max_speed_hz = clk_get_rate(sspi->clk);
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (!master->max_speed_hz) {
663*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing clock source\n");
664*4882a593Smuzhiyun 		ret = -EINVAL;
665*4882a593Smuzhiyun 		goto disable_clk;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 	master->min_speed_hz = master->max_speed_hz / 254;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	sspi->aces = device_property_read_bool(&pdev->dev,
670*4882a593Smuzhiyun 					       "socionext,set-aces");
671*4882a593Smuzhiyun 	sspi->rtm = device_property_read_bool(&pdev->dev, "socionext,use-rtm");
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	master->num_chipselect = SYNQUACER_HSSPI_NUM_CHIP_SELECT;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	rx_irq = platform_get_irq(pdev, 0);
676*4882a593Smuzhiyun 	if (rx_irq <= 0) {
677*4882a593Smuzhiyun 		ret = rx_irq;
678*4882a593Smuzhiyun 		goto disable_clk;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 	snprintf(sspi->rx_irq_name, SYNQUACER_HSSPI_IRQ_NAME_MAX, "%s-rx",
681*4882a593Smuzhiyun 		 dev_name(&pdev->dev));
682*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, rx_irq, sq_spi_rx_handler,
683*4882a593Smuzhiyun 				0, sspi->rx_irq_name, sspi);
684*4882a593Smuzhiyun 	if (ret) {
685*4882a593Smuzhiyun 		dev_err(&pdev->dev, "request rx_irq failed (%d)\n", ret);
686*4882a593Smuzhiyun 		goto disable_clk;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	tx_irq = platform_get_irq(pdev, 1);
690*4882a593Smuzhiyun 	if (tx_irq <= 0) {
691*4882a593Smuzhiyun 		ret = tx_irq;
692*4882a593Smuzhiyun 		goto disable_clk;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 	snprintf(sspi->tx_irq_name, SYNQUACER_HSSPI_IRQ_NAME_MAX, "%s-tx",
695*4882a593Smuzhiyun 		 dev_name(&pdev->dev));
696*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, tx_irq, sq_spi_tx_handler,
697*4882a593Smuzhiyun 				0, sspi->tx_irq_name, sspi);
698*4882a593Smuzhiyun 	if (ret) {
699*4882a593Smuzhiyun 		dev_err(&pdev->dev, "request tx_irq failed (%d)\n", ret);
700*4882a593Smuzhiyun 		goto disable_clk;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	master->dev.of_node = np;
704*4882a593Smuzhiyun 	master->dev.fwnode = pdev->dev.fwnode;
705*4882a593Smuzhiyun 	master->auto_runtime_pm = true;
706*4882a593Smuzhiyun 	master->bus_num = pdev->id;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_TX_DUAL | SPI_RX_DUAL |
709*4882a593Smuzhiyun 			    SPI_TX_QUAD | SPI_RX_QUAD;
710*4882a593Smuzhiyun 	master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(24) |
711*4882a593Smuzhiyun 				     SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	master->set_cs = synquacer_spi_set_cs;
714*4882a593Smuzhiyun 	master->transfer_one = synquacer_spi_transfer_one;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	ret = synquacer_spi_enable(master);
717*4882a593Smuzhiyun 	if (ret)
718*4882a593Smuzhiyun 		goto disable_clk;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	pm_runtime_set_active(sspi->dev);
721*4882a593Smuzhiyun 	pm_runtime_enable(sspi->dev);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	ret = devm_spi_register_master(sspi->dev, master);
724*4882a593Smuzhiyun 	if (ret)
725*4882a593Smuzhiyun 		goto disable_pm;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return 0;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun disable_pm:
730*4882a593Smuzhiyun 	pm_runtime_disable(sspi->dev);
731*4882a593Smuzhiyun disable_clk:
732*4882a593Smuzhiyun 	clk_disable_unprepare(sspi->clk);
733*4882a593Smuzhiyun put_spi:
734*4882a593Smuzhiyun 	spi_master_put(master);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	return ret;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
synquacer_spi_remove(struct platform_device * pdev)739*4882a593Smuzhiyun static int synquacer_spi_remove(struct platform_device *pdev)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct spi_master *master = platform_get_drvdata(pdev);
742*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(master);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	pm_runtime_disable(sspi->dev);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	clk_disable_unprepare(sspi->clk);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
synquacer_spi_suspend(struct device * dev)751*4882a593Smuzhiyun static int __maybe_unused synquacer_spi_suspend(struct device *dev)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
754*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(master);
755*4882a593Smuzhiyun 	int ret;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	ret = spi_master_suspend(master);
758*4882a593Smuzhiyun 	if (ret)
759*4882a593Smuzhiyun 		return ret;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (!pm_runtime_suspended(dev))
762*4882a593Smuzhiyun 		clk_disable_unprepare(sspi->clk);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	return ret;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
synquacer_spi_resume(struct device * dev)767*4882a593Smuzhiyun static int __maybe_unused synquacer_spi_resume(struct device *dev)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
770*4882a593Smuzhiyun 	struct synquacer_spi *sspi = spi_master_get_devdata(master);
771*4882a593Smuzhiyun 	int ret;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (!pm_runtime_suspended(dev)) {
774*4882a593Smuzhiyun 		/* Ensure reconfigure during next xfer */
775*4882a593Smuzhiyun 		sspi->speed = 0;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 		ret = clk_prepare_enable(sspi->clk);
778*4882a593Smuzhiyun 		if (ret < 0) {
779*4882a593Smuzhiyun 			dev_err(dev, "failed to enable clk (%d)\n",
780*4882a593Smuzhiyun 				ret);
781*4882a593Smuzhiyun 			return ret;
782*4882a593Smuzhiyun 		}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		ret = synquacer_spi_enable(master);
785*4882a593Smuzhiyun 		if (ret) {
786*4882a593Smuzhiyun 			clk_disable_unprepare(sspi->clk);
787*4882a593Smuzhiyun 			dev_err(dev, "failed to enable spi (%d)\n", ret);
788*4882a593Smuzhiyun 			return ret;
789*4882a593Smuzhiyun 		}
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	ret = spi_master_resume(master);
793*4882a593Smuzhiyun 	if (ret < 0)
794*4882a593Smuzhiyun 		clk_disable_unprepare(sspi->clk);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return ret;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(synquacer_spi_pm_ops, synquacer_spi_suspend,
800*4882a593Smuzhiyun 			 synquacer_spi_resume);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct of_device_id synquacer_spi_of_match[] = {
803*4882a593Smuzhiyun 	{.compatible = "socionext,synquacer-spi"},
804*4882a593Smuzhiyun 	{}
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, synquacer_spi_of_match);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun #ifdef CONFIG_ACPI
809*4882a593Smuzhiyun static const struct acpi_device_id synquacer_hsspi_acpi_ids[] = {
810*4882a593Smuzhiyun 	{ "SCX0004" },
811*4882a593Smuzhiyun 	{ /* sentinel */ }
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, synquacer_hsspi_acpi_ids);
814*4882a593Smuzhiyun #endif
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static struct platform_driver synquacer_spi_driver = {
817*4882a593Smuzhiyun 	.driver = {
818*4882a593Smuzhiyun 		.name = "synquacer-spi",
819*4882a593Smuzhiyun 		.pm = &synquacer_spi_pm_ops,
820*4882a593Smuzhiyun 		.of_match_table = synquacer_spi_of_match,
821*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(synquacer_hsspi_acpi_ids),
822*4882a593Smuzhiyun 	},
823*4882a593Smuzhiyun 	.probe = synquacer_spi_probe,
824*4882a593Smuzhiyun 	.remove = synquacer_spi_remove,
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun module_platform_driver(synquacer_spi_driver);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun MODULE_DESCRIPTION("Socionext Synquacer HS-SPI controller driver");
829*4882a593Smuzhiyun MODULE_AUTHOR("Masahisa Kojima <masahisa.kojima@linaro.org>");
830*4882a593Smuzhiyun MODULE_AUTHOR("Jassi Brar <jaswinder.singh@linaro.org>");
831*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
832