1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
4*4882a593Smuzhiyun * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/dmaengine.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun #include <linux/sizes.h>
23*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define QSPI_CR 0x00
26*4882a593Smuzhiyun #define CR_EN BIT(0)
27*4882a593Smuzhiyun #define CR_ABORT BIT(1)
28*4882a593Smuzhiyun #define CR_DMAEN BIT(2)
29*4882a593Smuzhiyun #define CR_TCEN BIT(3)
30*4882a593Smuzhiyun #define CR_SSHIFT BIT(4)
31*4882a593Smuzhiyun #define CR_DFM BIT(6)
32*4882a593Smuzhiyun #define CR_FSEL BIT(7)
33*4882a593Smuzhiyun #define CR_FTHRES_SHIFT 8
34*4882a593Smuzhiyun #define CR_TEIE BIT(16)
35*4882a593Smuzhiyun #define CR_TCIE BIT(17)
36*4882a593Smuzhiyun #define CR_FTIE BIT(18)
37*4882a593Smuzhiyun #define CR_SMIE BIT(19)
38*4882a593Smuzhiyun #define CR_TOIE BIT(20)
39*4882a593Smuzhiyun #define CR_PRESC_MASK GENMASK(31, 24)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define QSPI_DCR 0x04
42*4882a593Smuzhiyun #define DCR_FSIZE_MASK GENMASK(20, 16)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define QSPI_SR 0x08
45*4882a593Smuzhiyun #define SR_TEF BIT(0)
46*4882a593Smuzhiyun #define SR_TCF BIT(1)
47*4882a593Smuzhiyun #define SR_FTF BIT(2)
48*4882a593Smuzhiyun #define SR_SMF BIT(3)
49*4882a593Smuzhiyun #define SR_TOF BIT(4)
50*4882a593Smuzhiyun #define SR_BUSY BIT(5)
51*4882a593Smuzhiyun #define SR_FLEVEL_MASK GENMASK(13, 8)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define QSPI_FCR 0x0c
54*4882a593Smuzhiyun #define FCR_CTEF BIT(0)
55*4882a593Smuzhiyun #define FCR_CTCF BIT(1)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define QSPI_DLR 0x10
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define QSPI_CCR 0x14
60*4882a593Smuzhiyun #define CCR_INST_MASK GENMASK(7, 0)
61*4882a593Smuzhiyun #define CCR_IMODE_MASK GENMASK(9, 8)
62*4882a593Smuzhiyun #define CCR_ADMODE_MASK GENMASK(11, 10)
63*4882a593Smuzhiyun #define CCR_ADSIZE_MASK GENMASK(13, 12)
64*4882a593Smuzhiyun #define CCR_DCYC_MASK GENMASK(22, 18)
65*4882a593Smuzhiyun #define CCR_DMODE_MASK GENMASK(25, 24)
66*4882a593Smuzhiyun #define CCR_FMODE_MASK GENMASK(27, 26)
67*4882a593Smuzhiyun #define CCR_FMODE_INDW (0U << 26)
68*4882a593Smuzhiyun #define CCR_FMODE_INDR (1U << 26)
69*4882a593Smuzhiyun #define CCR_FMODE_APM (2U << 26)
70*4882a593Smuzhiyun #define CCR_FMODE_MM (3U << 26)
71*4882a593Smuzhiyun #define CCR_BUSWIDTH_0 0x0
72*4882a593Smuzhiyun #define CCR_BUSWIDTH_1 0x1
73*4882a593Smuzhiyun #define CCR_BUSWIDTH_2 0x2
74*4882a593Smuzhiyun #define CCR_BUSWIDTH_4 0x3
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define QSPI_AR 0x18
77*4882a593Smuzhiyun #define QSPI_ABR 0x1c
78*4882a593Smuzhiyun #define QSPI_DR 0x20
79*4882a593Smuzhiyun #define QSPI_PSMKR 0x24
80*4882a593Smuzhiyun #define QSPI_PSMAR 0x28
81*4882a593Smuzhiyun #define QSPI_PIR 0x2c
82*4882a593Smuzhiyun #define QSPI_LPTR 0x30
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define STM32_QSPI_MAX_MMAP_SZ SZ_256M
85*4882a593Smuzhiyun #define STM32_QSPI_MAX_NORCHIP 2
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define STM32_FIFO_TIMEOUT_US 30000
88*4882a593Smuzhiyun #define STM32_BUSY_TIMEOUT_US 100000
89*4882a593Smuzhiyun #define STM32_ABT_TIMEOUT_US 100000
90*4882a593Smuzhiyun #define STM32_COMP_TIMEOUT_MS 1000
91*4882a593Smuzhiyun #define STM32_AUTOSUSPEND_DELAY -1
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct stm32_qspi_flash {
94*4882a593Smuzhiyun struct stm32_qspi *qspi;
95*4882a593Smuzhiyun u32 cs;
96*4882a593Smuzhiyun u32 presc;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct stm32_qspi {
100*4882a593Smuzhiyun struct device *dev;
101*4882a593Smuzhiyun struct spi_controller *ctrl;
102*4882a593Smuzhiyun phys_addr_t phys_base;
103*4882a593Smuzhiyun void __iomem *io_base;
104*4882a593Smuzhiyun void __iomem *mm_base;
105*4882a593Smuzhiyun resource_size_t mm_size;
106*4882a593Smuzhiyun struct clk *clk;
107*4882a593Smuzhiyun u32 clk_rate;
108*4882a593Smuzhiyun struct stm32_qspi_flash flash[STM32_QSPI_MAX_NORCHIP];
109*4882a593Smuzhiyun struct completion data_completion;
110*4882a593Smuzhiyun u32 fmode;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun struct dma_chan *dma_chtx;
113*4882a593Smuzhiyun struct dma_chan *dma_chrx;
114*4882a593Smuzhiyun struct completion dma_completion;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun u32 cr_reg;
117*4882a593Smuzhiyun u32 dcr_reg;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * to protect device configuration, could be different between
121*4882a593Smuzhiyun * 2 flash access (bk1, bk2)
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun struct mutex lock;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
stm32_qspi_irq(int irq,void * dev_id)126*4882a593Smuzhiyun static irqreturn_t stm32_qspi_irq(int irq, void *dev_id)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct stm32_qspi *qspi = (struct stm32_qspi *)dev_id;
129*4882a593Smuzhiyun u32 cr, sr;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun sr = readl_relaxed(qspi->io_base + QSPI_SR);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (sr & (SR_TEF | SR_TCF)) {
134*4882a593Smuzhiyun /* disable irq */
135*4882a593Smuzhiyun cr = readl_relaxed(qspi->io_base + QSPI_CR);
136*4882a593Smuzhiyun cr &= ~CR_TCIE & ~CR_TEIE;
137*4882a593Smuzhiyun writel_relaxed(cr, qspi->io_base + QSPI_CR);
138*4882a593Smuzhiyun complete(&qspi->data_completion);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return IRQ_HANDLED;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
stm32_qspi_read_fifo(u8 * val,void __iomem * addr)144*4882a593Smuzhiyun static void stm32_qspi_read_fifo(u8 *val, void __iomem *addr)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun *val = readb_relaxed(addr);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
stm32_qspi_write_fifo(u8 * val,void __iomem * addr)149*4882a593Smuzhiyun static void stm32_qspi_write_fifo(u8 *val, void __iomem *addr)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun writeb_relaxed(*val, addr);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
stm32_qspi_tx_poll(struct stm32_qspi * qspi,const struct spi_mem_op * op)154*4882a593Smuzhiyun static int stm32_qspi_tx_poll(struct stm32_qspi *qspi,
155*4882a593Smuzhiyun const struct spi_mem_op *op)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun void (*tx_fifo)(u8 *val, void __iomem *addr);
158*4882a593Smuzhiyun u32 len = op->data.nbytes, sr;
159*4882a593Smuzhiyun u8 *buf;
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (op->data.dir == SPI_MEM_DATA_IN) {
163*4882a593Smuzhiyun tx_fifo = stm32_qspi_read_fifo;
164*4882a593Smuzhiyun buf = op->data.buf.in;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun tx_fifo = stm32_qspi_write_fifo;
168*4882a593Smuzhiyun buf = (u8 *)op->data.buf.out;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun while (len--) {
172*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_SR,
173*4882a593Smuzhiyun sr, (sr & SR_FTF), 1,
174*4882a593Smuzhiyun STM32_FIFO_TIMEOUT_US);
175*4882a593Smuzhiyun if (ret) {
176*4882a593Smuzhiyun dev_err(qspi->dev, "fifo timeout (len:%d stat:%#x)\n",
177*4882a593Smuzhiyun len, sr);
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun tx_fifo(buf++, qspi->io_base + QSPI_DR);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
stm32_qspi_tx_mm(struct stm32_qspi * qspi,const struct spi_mem_op * op)186*4882a593Smuzhiyun static int stm32_qspi_tx_mm(struct stm32_qspi *qspi,
187*4882a593Smuzhiyun const struct spi_mem_op *op)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun memcpy_fromio(op->data.buf.in, qspi->mm_base + op->addr.val,
190*4882a593Smuzhiyun op->data.nbytes);
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
stm32_qspi_dma_callback(void * arg)194*4882a593Smuzhiyun static void stm32_qspi_dma_callback(void *arg)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct completion *dma_completion = arg;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun complete(dma_completion);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
stm32_qspi_tx_dma(struct stm32_qspi * qspi,const struct spi_mem_op * op)201*4882a593Smuzhiyun static int stm32_qspi_tx_dma(struct stm32_qspi *qspi,
202*4882a593Smuzhiyun const struct spi_mem_op *op)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
205*4882a593Smuzhiyun enum dma_transfer_direction dma_dir;
206*4882a593Smuzhiyun struct dma_chan *dma_ch;
207*4882a593Smuzhiyun struct sg_table sgt;
208*4882a593Smuzhiyun dma_cookie_t cookie;
209*4882a593Smuzhiyun u32 cr, t_out;
210*4882a593Smuzhiyun int err;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (op->data.dir == SPI_MEM_DATA_IN) {
213*4882a593Smuzhiyun dma_dir = DMA_DEV_TO_MEM;
214*4882a593Smuzhiyun dma_ch = qspi->dma_chrx;
215*4882a593Smuzhiyun } else {
216*4882a593Smuzhiyun dma_dir = DMA_MEM_TO_DEV;
217*4882a593Smuzhiyun dma_ch = qspi->dma_chtx;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun * spi_map_buf return -EINVAL if the buffer is not DMA-able
222*4882a593Smuzhiyun * (DMA-able: in vmalloc | kmap | virt_addr_valid)
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun err = spi_controller_dma_map_mem_op_data(qspi->ctrl, op, &sgt);
225*4882a593Smuzhiyun if (err)
226*4882a593Smuzhiyun return err;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(dma_ch, sgt.sgl, sgt.nents,
229*4882a593Smuzhiyun dma_dir, DMA_PREP_INTERRUPT);
230*4882a593Smuzhiyun if (!desc) {
231*4882a593Smuzhiyun err = -ENOMEM;
232*4882a593Smuzhiyun goto out_unmap;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun cr = readl_relaxed(qspi->io_base + QSPI_CR);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun reinit_completion(&qspi->dma_completion);
238*4882a593Smuzhiyun desc->callback = stm32_qspi_dma_callback;
239*4882a593Smuzhiyun desc->callback_param = &qspi->dma_completion;
240*4882a593Smuzhiyun cookie = dmaengine_submit(desc);
241*4882a593Smuzhiyun err = dma_submit_error(cookie);
242*4882a593Smuzhiyun if (err)
243*4882a593Smuzhiyun goto out;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun dma_async_issue_pending(dma_ch);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun writel_relaxed(cr | CR_DMAEN, qspi->io_base + QSPI_CR);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun t_out = sgt.nents * STM32_COMP_TIMEOUT_MS;
250*4882a593Smuzhiyun if (!wait_for_completion_timeout(&qspi->dma_completion,
251*4882a593Smuzhiyun msecs_to_jiffies(t_out)))
252*4882a593Smuzhiyun err = -ETIMEDOUT;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (err)
255*4882a593Smuzhiyun dmaengine_terminate_all(dma_ch);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun out:
258*4882a593Smuzhiyun writel_relaxed(cr & ~CR_DMAEN, qspi->io_base + QSPI_CR);
259*4882a593Smuzhiyun out_unmap:
260*4882a593Smuzhiyun spi_controller_dma_unmap_mem_op_data(qspi->ctrl, op, &sgt);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return err;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
stm32_qspi_tx(struct stm32_qspi * qspi,const struct spi_mem_op * op)265*4882a593Smuzhiyun static int stm32_qspi_tx(struct stm32_qspi *qspi, const struct spi_mem_op *op)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun if (!op->data.nbytes)
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (qspi->fmode == CCR_FMODE_MM)
271*4882a593Smuzhiyun return stm32_qspi_tx_mm(qspi, op);
272*4882a593Smuzhiyun else if ((op->data.dir == SPI_MEM_DATA_IN && qspi->dma_chrx) ||
273*4882a593Smuzhiyun (op->data.dir == SPI_MEM_DATA_OUT && qspi->dma_chtx))
274*4882a593Smuzhiyun if (!stm32_qspi_tx_dma(qspi, op))
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return stm32_qspi_tx_poll(qspi, op);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
stm32_qspi_wait_nobusy(struct stm32_qspi * qspi)280*4882a593Smuzhiyun static int stm32_qspi_wait_nobusy(struct stm32_qspi *qspi)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun u32 sr;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_SR, sr,
285*4882a593Smuzhiyun !(sr & SR_BUSY), 1,
286*4882a593Smuzhiyun STM32_BUSY_TIMEOUT_US);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
stm32_qspi_wait_cmd(struct stm32_qspi * qspi,const struct spi_mem_op * op)289*4882a593Smuzhiyun static int stm32_qspi_wait_cmd(struct stm32_qspi *qspi,
290*4882a593Smuzhiyun const struct spi_mem_op *op)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun u32 cr, sr;
293*4882a593Smuzhiyun int err = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (!op->data.nbytes)
296*4882a593Smuzhiyun goto wait_nobusy;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if ((readl_relaxed(qspi->io_base + QSPI_SR) & SR_TCF) ||
299*4882a593Smuzhiyun qspi->fmode == CCR_FMODE_APM)
300*4882a593Smuzhiyun goto out;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun reinit_completion(&qspi->data_completion);
303*4882a593Smuzhiyun cr = readl_relaxed(qspi->io_base + QSPI_CR);
304*4882a593Smuzhiyun writel_relaxed(cr | CR_TCIE | CR_TEIE, qspi->io_base + QSPI_CR);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (!wait_for_completion_timeout(&qspi->data_completion,
307*4882a593Smuzhiyun msecs_to_jiffies(STM32_COMP_TIMEOUT_MS))) {
308*4882a593Smuzhiyun err = -ETIMEDOUT;
309*4882a593Smuzhiyun } else {
310*4882a593Smuzhiyun sr = readl_relaxed(qspi->io_base + QSPI_SR);
311*4882a593Smuzhiyun if (sr & SR_TEF)
312*4882a593Smuzhiyun err = -EIO;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun out:
316*4882a593Smuzhiyun /* clear flags */
317*4882a593Smuzhiyun writel_relaxed(FCR_CTCF | FCR_CTEF, qspi->io_base + QSPI_FCR);
318*4882a593Smuzhiyun wait_nobusy:
319*4882a593Smuzhiyun if (!err)
320*4882a593Smuzhiyun err = stm32_qspi_wait_nobusy(qspi);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return err;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
stm32_qspi_get_mode(struct stm32_qspi * qspi,u8 buswidth)325*4882a593Smuzhiyun static int stm32_qspi_get_mode(struct stm32_qspi *qspi, u8 buswidth)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun if (buswidth == 4)
328*4882a593Smuzhiyun return CCR_BUSWIDTH_4;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return buswidth;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
stm32_qspi_send(struct spi_mem * mem,const struct spi_mem_op * op)333*4882a593Smuzhiyun static int stm32_qspi_send(struct spi_mem *mem, const struct spi_mem_op *op)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct stm32_qspi *qspi = spi_controller_get_devdata(mem->spi->master);
336*4882a593Smuzhiyun struct stm32_qspi_flash *flash = &qspi->flash[mem->spi->chip_select];
337*4882a593Smuzhiyun u32 ccr, cr, addr_max;
338*4882a593Smuzhiyun int timeout, err = 0;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun dev_dbg(qspi->dev, "cmd:%#x mode:%d.%d.%d.%d addr:%#llx len:%#x\n",
341*4882a593Smuzhiyun op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
342*4882a593Smuzhiyun op->dummy.buswidth, op->data.buswidth,
343*4882a593Smuzhiyun op->addr.val, op->data.nbytes);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun err = stm32_qspi_wait_nobusy(qspi);
346*4882a593Smuzhiyun if (err)
347*4882a593Smuzhiyun goto abort;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun addr_max = op->addr.val + op->data.nbytes + 1;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (op->data.dir == SPI_MEM_DATA_IN) {
352*4882a593Smuzhiyun if (addr_max < qspi->mm_size &&
353*4882a593Smuzhiyun op->addr.buswidth)
354*4882a593Smuzhiyun qspi->fmode = CCR_FMODE_MM;
355*4882a593Smuzhiyun else
356*4882a593Smuzhiyun qspi->fmode = CCR_FMODE_INDR;
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun qspi->fmode = CCR_FMODE_INDW;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun cr = readl_relaxed(qspi->io_base + QSPI_CR);
362*4882a593Smuzhiyun cr &= ~CR_PRESC_MASK & ~CR_FSEL;
363*4882a593Smuzhiyun cr |= FIELD_PREP(CR_PRESC_MASK, flash->presc);
364*4882a593Smuzhiyun cr |= FIELD_PREP(CR_FSEL, flash->cs);
365*4882a593Smuzhiyun writel_relaxed(cr, qspi->io_base + QSPI_CR);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (op->data.nbytes)
368*4882a593Smuzhiyun writel_relaxed(op->data.nbytes - 1,
369*4882a593Smuzhiyun qspi->io_base + QSPI_DLR);
370*4882a593Smuzhiyun else
371*4882a593Smuzhiyun qspi->fmode = CCR_FMODE_INDW;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ccr = qspi->fmode;
374*4882a593Smuzhiyun ccr |= FIELD_PREP(CCR_INST_MASK, op->cmd.opcode);
375*4882a593Smuzhiyun ccr |= FIELD_PREP(CCR_IMODE_MASK,
376*4882a593Smuzhiyun stm32_qspi_get_mode(qspi, op->cmd.buswidth));
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (op->addr.nbytes) {
379*4882a593Smuzhiyun ccr |= FIELD_PREP(CCR_ADMODE_MASK,
380*4882a593Smuzhiyun stm32_qspi_get_mode(qspi, op->addr.buswidth));
381*4882a593Smuzhiyun ccr |= FIELD_PREP(CCR_ADSIZE_MASK, op->addr.nbytes - 1);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (op->dummy.buswidth && op->dummy.nbytes)
385*4882a593Smuzhiyun ccr |= FIELD_PREP(CCR_DCYC_MASK,
386*4882a593Smuzhiyun op->dummy.nbytes * 8 / op->dummy.buswidth);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (op->data.nbytes) {
389*4882a593Smuzhiyun ccr |= FIELD_PREP(CCR_DMODE_MASK,
390*4882a593Smuzhiyun stm32_qspi_get_mode(qspi, op->data.buswidth));
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun writel_relaxed(ccr, qspi->io_base + QSPI_CCR);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (op->addr.nbytes && qspi->fmode != CCR_FMODE_MM)
396*4882a593Smuzhiyun writel_relaxed(op->addr.val, qspi->io_base + QSPI_AR);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun err = stm32_qspi_tx(qspi, op);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun * Abort in:
402*4882a593Smuzhiyun * -error case
403*4882a593Smuzhiyun * -read memory map: prefetching must be stopped if we read the last
404*4882a593Smuzhiyun * byte of device (device size - fifo size). like device size is not
405*4882a593Smuzhiyun * knows, the prefetching is always stop.
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun if (err || qspi->fmode == CCR_FMODE_MM)
408*4882a593Smuzhiyun goto abort;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* wait end of tx in indirect mode */
411*4882a593Smuzhiyun err = stm32_qspi_wait_cmd(qspi, op);
412*4882a593Smuzhiyun if (err)
413*4882a593Smuzhiyun goto abort;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun abort:
418*4882a593Smuzhiyun cr = readl_relaxed(qspi->io_base + QSPI_CR) | CR_ABORT;
419*4882a593Smuzhiyun writel_relaxed(cr, qspi->io_base + QSPI_CR);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* wait clear of abort bit by hw */
422*4882a593Smuzhiyun timeout = readl_relaxed_poll_timeout_atomic(qspi->io_base + QSPI_CR,
423*4882a593Smuzhiyun cr, !(cr & CR_ABORT), 1,
424*4882a593Smuzhiyun STM32_ABT_TIMEOUT_US);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun writel_relaxed(FCR_CTCF, qspi->io_base + QSPI_FCR);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (err || timeout)
429*4882a593Smuzhiyun dev_err(qspi->dev, "%s err:%d abort timeout:%d\n",
430*4882a593Smuzhiyun __func__, err, timeout);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return err;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
stm32_qspi_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)435*4882a593Smuzhiyun static int stm32_qspi_exec_op(struct spi_mem *mem, const struct spi_mem_op *op)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct stm32_qspi *qspi = spi_controller_get_devdata(mem->spi->master);
438*4882a593Smuzhiyun int ret;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ret = pm_runtime_get_sync(qspi->dev);
441*4882a593Smuzhiyun if (ret < 0) {
442*4882a593Smuzhiyun pm_runtime_put_noidle(qspi->dev);
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun mutex_lock(&qspi->lock);
447*4882a593Smuzhiyun ret = stm32_qspi_send(mem, op);
448*4882a593Smuzhiyun mutex_unlock(&qspi->lock);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun pm_runtime_mark_last_busy(qspi->dev);
451*4882a593Smuzhiyun pm_runtime_put_autosuspend(qspi->dev);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
stm32_qspi_setup(struct spi_device * spi)456*4882a593Smuzhiyun static int stm32_qspi_setup(struct spi_device *spi)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct spi_controller *ctrl = spi->master;
459*4882a593Smuzhiyun struct stm32_qspi *qspi = spi_controller_get_devdata(ctrl);
460*4882a593Smuzhiyun struct stm32_qspi_flash *flash;
461*4882a593Smuzhiyun u32 presc;
462*4882a593Smuzhiyun int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (ctrl->busy)
465*4882a593Smuzhiyun return -EBUSY;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (!spi->max_speed_hz)
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = pm_runtime_get_sync(qspi->dev);
471*4882a593Smuzhiyun if (ret < 0) {
472*4882a593Smuzhiyun pm_runtime_put_noidle(qspi->dev);
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun presc = DIV_ROUND_UP(qspi->clk_rate, spi->max_speed_hz) - 1;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun flash = &qspi->flash[spi->chip_select];
479*4882a593Smuzhiyun flash->qspi = qspi;
480*4882a593Smuzhiyun flash->cs = spi->chip_select;
481*4882a593Smuzhiyun flash->presc = presc;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun mutex_lock(&qspi->lock);
484*4882a593Smuzhiyun qspi->cr_reg = 3 << CR_FTHRES_SHIFT | CR_SSHIFT | CR_EN;
485*4882a593Smuzhiyun writel_relaxed(qspi->cr_reg, qspi->io_base + QSPI_CR);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* set dcr fsize to max address */
488*4882a593Smuzhiyun qspi->dcr_reg = DCR_FSIZE_MASK;
489*4882a593Smuzhiyun writel_relaxed(qspi->dcr_reg, qspi->io_base + QSPI_DCR);
490*4882a593Smuzhiyun mutex_unlock(&qspi->lock);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun pm_runtime_mark_last_busy(qspi->dev);
493*4882a593Smuzhiyun pm_runtime_put_autosuspend(qspi->dev);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
stm32_qspi_dma_setup(struct stm32_qspi * qspi)498*4882a593Smuzhiyun static int stm32_qspi_dma_setup(struct stm32_qspi *qspi)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct dma_slave_config dma_cfg;
501*4882a593Smuzhiyun struct device *dev = qspi->dev;
502*4882a593Smuzhiyun int ret = 0;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun memset(&dma_cfg, 0, sizeof(dma_cfg));
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
507*4882a593Smuzhiyun dma_cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
508*4882a593Smuzhiyun dma_cfg.src_addr = qspi->phys_base + QSPI_DR;
509*4882a593Smuzhiyun dma_cfg.dst_addr = qspi->phys_base + QSPI_DR;
510*4882a593Smuzhiyun dma_cfg.src_maxburst = 4;
511*4882a593Smuzhiyun dma_cfg.dst_maxburst = 4;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun qspi->dma_chrx = dma_request_chan(dev, "rx");
514*4882a593Smuzhiyun if (IS_ERR(qspi->dma_chrx)) {
515*4882a593Smuzhiyun ret = PTR_ERR(qspi->dma_chrx);
516*4882a593Smuzhiyun qspi->dma_chrx = NULL;
517*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
518*4882a593Smuzhiyun goto out;
519*4882a593Smuzhiyun } else {
520*4882a593Smuzhiyun if (dmaengine_slave_config(qspi->dma_chrx, &dma_cfg)) {
521*4882a593Smuzhiyun dev_err(dev, "dma rx config failed\n");
522*4882a593Smuzhiyun dma_release_channel(qspi->dma_chrx);
523*4882a593Smuzhiyun qspi->dma_chrx = NULL;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun qspi->dma_chtx = dma_request_chan(dev, "tx");
528*4882a593Smuzhiyun if (IS_ERR(qspi->dma_chtx)) {
529*4882a593Smuzhiyun ret = PTR_ERR(qspi->dma_chtx);
530*4882a593Smuzhiyun qspi->dma_chtx = NULL;
531*4882a593Smuzhiyun } else {
532*4882a593Smuzhiyun if (dmaengine_slave_config(qspi->dma_chtx, &dma_cfg)) {
533*4882a593Smuzhiyun dev_err(dev, "dma tx config failed\n");
534*4882a593Smuzhiyun dma_release_channel(qspi->dma_chtx);
535*4882a593Smuzhiyun qspi->dma_chtx = NULL;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun out:
540*4882a593Smuzhiyun init_completion(&qspi->dma_completion);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
543*4882a593Smuzhiyun ret = 0;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return ret;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
stm32_qspi_dma_free(struct stm32_qspi * qspi)548*4882a593Smuzhiyun static void stm32_qspi_dma_free(struct stm32_qspi *qspi)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun if (qspi->dma_chtx)
551*4882a593Smuzhiyun dma_release_channel(qspi->dma_chtx);
552*4882a593Smuzhiyun if (qspi->dma_chrx)
553*4882a593Smuzhiyun dma_release_channel(qspi->dma_chrx);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun * no special host constraint, so use default spi_mem_default_supports_op
558*4882a593Smuzhiyun * to check supported mode.
559*4882a593Smuzhiyun */
560*4882a593Smuzhiyun static const struct spi_controller_mem_ops stm32_qspi_mem_ops = {
561*4882a593Smuzhiyun .exec_op = stm32_qspi_exec_op,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
stm32_qspi_probe(struct platform_device * pdev)564*4882a593Smuzhiyun static int stm32_qspi_probe(struct platform_device *pdev)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct device *dev = &pdev->dev;
567*4882a593Smuzhiyun struct spi_controller *ctrl;
568*4882a593Smuzhiyun struct reset_control *rstc;
569*4882a593Smuzhiyun struct stm32_qspi *qspi;
570*4882a593Smuzhiyun struct resource *res;
571*4882a593Smuzhiyun int ret, irq;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ctrl = spi_alloc_master(dev, sizeof(*qspi));
574*4882a593Smuzhiyun if (!ctrl)
575*4882a593Smuzhiyun return -ENOMEM;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun qspi = spi_controller_get_devdata(ctrl);
578*4882a593Smuzhiyun qspi->ctrl = ctrl;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi");
581*4882a593Smuzhiyun qspi->io_base = devm_ioremap_resource(dev, res);
582*4882a593Smuzhiyun if (IS_ERR(qspi->io_base)) {
583*4882a593Smuzhiyun ret = PTR_ERR(qspi->io_base);
584*4882a593Smuzhiyun goto err_master_put;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun qspi->phys_base = res->start;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_mm");
590*4882a593Smuzhiyun qspi->mm_base = devm_ioremap_resource(dev, res);
591*4882a593Smuzhiyun if (IS_ERR(qspi->mm_base)) {
592*4882a593Smuzhiyun ret = PTR_ERR(qspi->mm_base);
593*4882a593Smuzhiyun goto err_master_put;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun qspi->mm_size = resource_size(res);
597*4882a593Smuzhiyun if (qspi->mm_size > STM32_QSPI_MAX_MMAP_SZ) {
598*4882a593Smuzhiyun ret = -EINVAL;
599*4882a593Smuzhiyun goto err_master_put;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
603*4882a593Smuzhiyun if (irq < 0) {
604*4882a593Smuzhiyun ret = irq;
605*4882a593Smuzhiyun goto err_master_put;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, stm32_qspi_irq, 0,
609*4882a593Smuzhiyun dev_name(dev), qspi);
610*4882a593Smuzhiyun if (ret) {
611*4882a593Smuzhiyun dev_err(dev, "failed to request irq\n");
612*4882a593Smuzhiyun goto err_master_put;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun init_completion(&qspi->data_completion);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun qspi->clk = devm_clk_get(dev, NULL);
618*4882a593Smuzhiyun if (IS_ERR(qspi->clk)) {
619*4882a593Smuzhiyun ret = PTR_ERR(qspi->clk);
620*4882a593Smuzhiyun goto err_master_put;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun qspi->clk_rate = clk_get_rate(qspi->clk);
624*4882a593Smuzhiyun if (!qspi->clk_rate) {
625*4882a593Smuzhiyun ret = -EINVAL;
626*4882a593Smuzhiyun goto err_master_put;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ret = clk_prepare_enable(qspi->clk);
630*4882a593Smuzhiyun if (ret) {
631*4882a593Smuzhiyun dev_err(dev, "can not enable the clock\n");
632*4882a593Smuzhiyun goto err_master_put;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun rstc = devm_reset_control_get_exclusive(dev, NULL);
636*4882a593Smuzhiyun if (IS_ERR(rstc)) {
637*4882a593Smuzhiyun ret = PTR_ERR(rstc);
638*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
639*4882a593Smuzhiyun goto err_clk_disable;
640*4882a593Smuzhiyun } else {
641*4882a593Smuzhiyun reset_control_assert(rstc);
642*4882a593Smuzhiyun udelay(2);
643*4882a593Smuzhiyun reset_control_deassert(rstc);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun qspi->dev = dev;
647*4882a593Smuzhiyun platform_set_drvdata(pdev, qspi);
648*4882a593Smuzhiyun ret = stm32_qspi_dma_setup(qspi);
649*4882a593Smuzhiyun if (ret)
650*4882a593Smuzhiyun goto err_dma_free;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun mutex_init(&qspi->lock);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun ctrl->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD
655*4882a593Smuzhiyun | SPI_TX_DUAL | SPI_TX_QUAD;
656*4882a593Smuzhiyun ctrl->setup = stm32_qspi_setup;
657*4882a593Smuzhiyun ctrl->bus_num = -1;
658*4882a593Smuzhiyun ctrl->mem_ops = &stm32_qspi_mem_ops;
659*4882a593Smuzhiyun ctrl->num_chipselect = STM32_QSPI_MAX_NORCHIP;
660*4882a593Smuzhiyun ctrl->dev.of_node = dev->of_node;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, STM32_AUTOSUSPEND_DELAY);
663*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
664*4882a593Smuzhiyun pm_runtime_set_active(dev);
665*4882a593Smuzhiyun pm_runtime_enable(dev);
666*4882a593Smuzhiyun pm_runtime_get_noresume(dev);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun ret = devm_spi_register_master(dev, ctrl);
669*4882a593Smuzhiyun if (ret)
670*4882a593Smuzhiyun goto err_pm_runtime_free;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
673*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return 0;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun err_pm_runtime_free:
678*4882a593Smuzhiyun pm_runtime_get_sync(qspi->dev);
679*4882a593Smuzhiyun /* disable qspi */
680*4882a593Smuzhiyun writel_relaxed(0, qspi->io_base + QSPI_CR);
681*4882a593Smuzhiyun mutex_destroy(&qspi->lock);
682*4882a593Smuzhiyun pm_runtime_put_noidle(qspi->dev);
683*4882a593Smuzhiyun pm_runtime_disable(qspi->dev);
684*4882a593Smuzhiyun pm_runtime_set_suspended(qspi->dev);
685*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(qspi->dev);
686*4882a593Smuzhiyun err_dma_free:
687*4882a593Smuzhiyun stm32_qspi_dma_free(qspi);
688*4882a593Smuzhiyun err_clk_disable:
689*4882a593Smuzhiyun clk_disable_unprepare(qspi->clk);
690*4882a593Smuzhiyun err_master_put:
691*4882a593Smuzhiyun spi_master_put(qspi->ctrl);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return ret;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
stm32_qspi_remove(struct platform_device * pdev)696*4882a593Smuzhiyun static int stm32_qspi_remove(struct platform_device *pdev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct stm32_qspi *qspi = platform_get_drvdata(pdev);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun pm_runtime_get_sync(qspi->dev);
701*4882a593Smuzhiyun /* disable qspi */
702*4882a593Smuzhiyun writel_relaxed(0, qspi->io_base + QSPI_CR);
703*4882a593Smuzhiyun stm32_qspi_dma_free(qspi);
704*4882a593Smuzhiyun mutex_destroy(&qspi->lock);
705*4882a593Smuzhiyun pm_runtime_put_noidle(qspi->dev);
706*4882a593Smuzhiyun pm_runtime_disable(qspi->dev);
707*4882a593Smuzhiyun pm_runtime_set_suspended(qspi->dev);
708*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(qspi->dev);
709*4882a593Smuzhiyun clk_disable_unprepare(qspi->clk);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun return 0;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
stm32_qspi_runtime_suspend(struct device * dev)714*4882a593Smuzhiyun static int __maybe_unused stm32_qspi_runtime_suspend(struct device *dev)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun struct stm32_qspi *qspi = dev_get_drvdata(dev);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun clk_disable_unprepare(qspi->clk);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
stm32_qspi_runtime_resume(struct device * dev)723*4882a593Smuzhiyun static int __maybe_unused stm32_qspi_runtime_resume(struct device *dev)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct stm32_qspi *qspi = dev_get_drvdata(dev);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return clk_prepare_enable(qspi->clk);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
stm32_qspi_suspend(struct device * dev)730*4882a593Smuzhiyun static int __maybe_unused stm32_qspi_suspend(struct device *dev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(dev);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun return pm_runtime_force_suspend(dev);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
stm32_qspi_resume(struct device * dev)737*4882a593Smuzhiyun static int __maybe_unused stm32_qspi_resume(struct device *dev)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun struct stm32_qspi *qspi = dev_get_drvdata(dev);
740*4882a593Smuzhiyun int ret;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun ret = pm_runtime_force_resume(dev);
743*4882a593Smuzhiyun if (ret < 0)
744*4882a593Smuzhiyun return ret;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun pinctrl_pm_select_default_state(dev);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
749*4882a593Smuzhiyun if (ret < 0) {
750*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
751*4882a593Smuzhiyun return ret;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun writel_relaxed(qspi->cr_reg, qspi->io_base + QSPI_CR);
755*4882a593Smuzhiyun writel_relaxed(qspi->dcr_reg, qspi->io_base + QSPI_DCR);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
758*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun static const struct dev_pm_ops stm32_qspi_pm_ops = {
764*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(stm32_qspi_runtime_suspend,
765*4882a593Smuzhiyun stm32_qspi_runtime_resume, NULL)
766*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(stm32_qspi_suspend, stm32_qspi_resume)
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun static const struct of_device_id stm32_qspi_match[] = {
770*4882a593Smuzhiyun {.compatible = "st,stm32f469-qspi"},
771*4882a593Smuzhiyun {}
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_qspi_match);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun static struct platform_driver stm32_qspi_driver = {
776*4882a593Smuzhiyun .probe = stm32_qspi_probe,
777*4882a593Smuzhiyun .remove = stm32_qspi_remove,
778*4882a593Smuzhiyun .driver = {
779*4882a593Smuzhiyun .name = "stm32-qspi",
780*4882a593Smuzhiyun .of_match_table = stm32_qspi_match,
781*4882a593Smuzhiyun .pm = &stm32_qspi_pm_ops,
782*4882a593Smuzhiyun },
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun module_platform_driver(stm32_qspi_driver);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun MODULE_AUTHOR("Ludovic Barre <ludovic.barre@st.com>");
787*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 quad spi driver");
788*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
789