xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-st-ssc4.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (c) 2008-2014 STMicroelectronics Limited
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Author: Angus Clark <Angus.Clark@st.com>
6*4882a593Smuzhiyun  *          Patrice Chotard <patrice.chotard@st.com>
7*4882a593Smuzhiyun  *          Lee Jones <lee.jones@linaro.org>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *  SPI master mode controller driver, used in STMicroelectronics devices.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/of_irq.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/spi/spi.h>
24*4882a593Smuzhiyun #include <linux/spi/spi_bitbang.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* SSC registers */
27*4882a593Smuzhiyun #define SSC_BRG				0x000
28*4882a593Smuzhiyun #define SSC_TBUF			0x004
29*4882a593Smuzhiyun #define SSC_RBUF			0x008
30*4882a593Smuzhiyun #define SSC_CTL				0x00C
31*4882a593Smuzhiyun #define SSC_IEN				0x010
32*4882a593Smuzhiyun #define SSC_I2C				0x018
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* SSC Control */
35*4882a593Smuzhiyun #define SSC_CTL_DATA_WIDTH_9		0x8
36*4882a593Smuzhiyun #define SSC_CTL_DATA_WIDTH_MSK		0xf
37*4882a593Smuzhiyun #define SSC_CTL_BM			0xf
38*4882a593Smuzhiyun #define SSC_CTL_HB			BIT(4)
39*4882a593Smuzhiyun #define SSC_CTL_PH			BIT(5)
40*4882a593Smuzhiyun #define SSC_CTL_PO			BIT(6)
41*4882a593Smuzhiyun #define SSC_CTL_SR			BIT(7)
42*4882a593Smuzhiyun #define SSC_CTL_MS			BIT(8)
43*4882a593Smuzhiyun #define SSC_CTL_EN			BIT(9)
44*4882a593Smuzhiyun #define SSC_CTL_LPB			BIT(10)
45*4882a593Smuzhiyun #define SSC_CTL_EN_TX_FIFO		BIT(11)
46*4882a593Smuzhiyun #define SSC_CTL_EN_RX_FIFO		BIT(12)
47*4882a593Smuzhiyun #define SSC_CTL_EN_CLST_RX		BIT(13)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* SSC Interrupt Enable */
50*4882a593Smuzhiyun #define SSC_IEN_TEEN			BIT(2)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define FIFO_SIZE			8
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct spi_st {
55*4882a593Smuzhiyun 	/* SSC SPI Controller */
56*4882a593Smuzhiyun 	void __iomem		*base;
57*4882a593Smuzhiyun 	struct clk		*clk;
58*4882a593Smuzhiyun 	struct device		*dev;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* SSC SPI current transaction */
61*4882a593Smuzhiyun 	const u8		*tx_ptr;
62*4882a593Smuzhiyun 	u8			*rx_ptr;
63*4882a593Smuzhiyun 	u16			bytes_per_word;
64*4882a593Smuzhiyun 	unsigned int		words_remaining;
65*4882a593Smuzhiyun 	unsigned int		baud;
66*4882a593Smuzhiyun 	struct completion	done;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Load the TX FIFO */
ssc_write_tx_fifo(struct spi_st * spi_st)70*4882a593Smuzhiyun static void ssc_write_tx_fifo(struct spi_st *spi_st)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	unsigned int count, i;
73*4882a593Smuzhiyun 	uint32_t word = 0;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (spi_st->words_remaining > FIFO_SIZE)
76*4882a593Smuzhiyun 		count = FIFO_SIZE;
77*4882a593Smuzhiyun 	else
78*4882a593Smuzhiyun 		count = spi_st->words_remaining;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
81*4882a593Smuzhiyun 		if (spi_st->tx_ptr) {
82*4882a593Smuzhiyun 			if (spi_st->bytes_per_word == 1) {
83*4882a593Smuzhiyun 				word = *spi_st->tx_ptr++;
84*4882a593Smuzhiyun 			} else {
85*4882a593Smuzhiyun 				word = *spi_st->tx_ptr++;
86*4882a593Smuzhiyun 				word = *spi_st->tx_ptr++ | (word << 8);
87*4882a593Smuzhiyun 			}
88*4882a593Smuzhiyun 		}
89*4882a593Smuzhiyun 		writel_relaxed(word, spi_st->base + SSC_TBUF);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Read the RX FIFO */
ssc_read_rx_fifo(struct spi_st * spi_st)94*4882a593Smuzhiyun static void ssc_read_rx_fifo(struct spi_st *spi_st)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	unsigned int count, i;
97*4882a593Smuzhiyun 	uint32_t word = 0;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (spi_st->words_remaining > FIFO_SIZE)
100*4882a593Smuzhiyun 		count = FIFO_SIZE;
101*4882a593Smuzhiyun 	else
102*4882a593Smuzhiyun 		count = spi_st->words_remaining;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
105*4882a593Smuzhiyun 		word = readl_relaxed(spi_st->base + SSC_RBUF);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 		if (spi_st->rx_ptr) {
108*4882a593Smuzhiyun 			if (spi_st->bytes_per_word == 1) {
109*4882a593Smuzhiyun 				*spi_st->rx_ptr++ = (uint8_t)word;
110*4882a593Smuzhiyun 			} else {
111*4882a593Smuzhiyun 				*spi_st->rx_ptr++ = (word >> 8);
112*4882a593Smuzhiyun 				*spi_st->rx_ptr++ = word & 0xff;
113*4882a593Smuzhiyun 			}
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 	spi_st->words_remaining -= count;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
spi_st_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * t)119*4882a593Smuzhiyun static int spi_st_transfer_one(struct spi_master *master,
120*4882a593Smuzhiyun 			       struct spi_device *spi, struct spi_transfer *t)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct spi_st *spi_st = spi_master_get_devdata(master);
123*4882a593Smuzhiyun 	uint32_t ctl = 0;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Setup transfer */
126*4882a593Smuzhiyun 	spi_st->tx_ptr = t->tx_buf;
127*4882a593Smuzhiyun 	spi_st->rx_ptr = t->rx_buf;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (spi->bits_per_word > 8) {
130*4882a593Smuzhiyun 		/*
131*4882a593Smuzhiyun 		 * Anything greater than 8 bits-per-word requires 2
132*4882a593Smuzhiyun 		 * bytes-per-word in the RX/TX buffers
133*4882a593Smuzhiyun 		 */
134*4882a593Smuzhiyun 		spi_st->bytes_per_word = 2;
135*4882a593Smuzhiyun 		spi_st->words_remaining = t->len / 2;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	} else if (spi->bits_per_word == 8 && !(t->len & 0x1)) {
138*4882a593Smuzhiyun 		/*
139*4882a593Smuzhiyun 		 * If transfer is even-length, and 8 bits-per-word, then
140*4882a593Smuzhiyun 		 * implement as half-length 16 bits-per-word transfer
141*4882a593Smuzhiyun 		 */
142*4882a593Smuzhiyun 		spi_st->bytes_per_word = 2;
143*4882a593Smuzhiyun 		spi_st->words_remaining = t->len / 2;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		/* Set SSC_CTL to 16 bits-per-word */
146*4882a593Smuzhiyun 		ctl = readl_relaxed(spi_st->base + SSC_CTL);
147*4882a593Smuzhiyun 		writel_relaxed((ctl | 0xf), spi_st->base + SSC_CTL);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		readl_relaxed(spi_st->base + SSC_RBUF);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	} else {
152*4882a593Smuzhiyun 		spi_st->bytes_per_word = 1;
153*4882a593Smuzhiyun 		spi_st->words_remaining = t->len;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	reinit_completion(&spi_st->done);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Start transfer by writing to the TX FIFO */
159*4882a593Smuzhiyun 	ssc_write_tx_fifo(spi_st);
160*4882a593Smuzhiyun 	writel_relaxed(SSC_IEN_TEEN, spi_st->base + SSC_IEN);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Wait for transfer to complete */
163*4882a593Smuzhiyun 	wait_for_completion(&spi_st->done);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Restore SSC_CTL if necessary */
166*4882a593Smuzhiyun 	if (ctl)
167*4882a593Smuzhiyun 		writel_relaxed(ctl, spi_st->base + SSC_CTL);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	spi_finalize_current_transfer(spi->master);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return t->len;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
spi_st_cleanup(struct spi_device * spi)174*4882a593Smuzhiyun static void spi_st_cleanup(struct spi_device *spi)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	gpio_free(spi->cs_gpio);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* the spi->mode bits understood by this driver: */
180*4882a593Smuzhiyun #define MODEBITS  (SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP | SPI_CS_HIGH)
spi_st_setup(struct spi_device * spi)181*4882a593Smuzhiyun static int spi_st_setup(struct spi_device *spi)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct spi_st *spi_st = spi_master_get_devdata(spi->master);
184*4882a593Smuzhiyun 	u32 spi_st_clk, sscbrg, var;
185*4882a593Smuzhiyun 	u32 hz = spi->max_speed_hz;
186*4882a593Smuzhiyun 	int cs = spi->cs_gpio;
187*4882a593Smuzhiyun 	int ret;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (!hz)  {
190*4882a593Smuzhiyun 		dev_err(&spi->dev, "max_speed_hz unspecified\n");
191*4882a593Smuzhiyun 		return -EINVAL;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (!gpio_is_valid(cs)) {
195*4882a593Smuzhiyun 		dev_err(&spi->dev, "%d is not a valid gpio\n", cs);
196*4882a593Smuzhiyun 		return -EINVAL;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ret = gpio_request(cs, dev_name(&spi->dev));
200*4882a593Smuzhiyun 	if (ret) {
201*4882a593Smuzhiyun 		dev_err(&spi->dev, "could not request gpio:%d\n", cs);
202*4882a593Smuzhiyun 		return ret;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	ret = gpio_direction_output(cs, spi->mode & SPI_CS_HIGH);
206*4882a593Smuzhiyun 	if (ret)
207*4882a593Smuzhiyun 		goto out_free_gpio;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	spi_st_clk = clk_get_rate(spi_st->clk);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Set SSC_BRF */
212*4882a593Smuzhiyun 	sscbrg = spi_st_clk / (2 * hz);
213*4882a593Smuzhiyun 	if (sscbrg < 0x07 || sscbrg > BIT(16)) {
214*4882a593Smuzhiyun 		dev_err(&spi->dev,
215*4882a593Smuzhiyun 			"baudrate %d outside valid range %d\n", sscbrg, hz);
216*4882a593Smuzhiyun 		ret = -EINVAL;
217*4882a593Smuzhiyun 		goto out_free_gpio;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	spi_st->baud = spi_st_clk / (2 * sscbrg);
221*4882a593Smuzhiyun 	if (sscbrg == BIT(16)) /* 16-bit counter wraps */
222*4882a593Smuzhiyun 		sscbrg = 0x0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	writel_relaxed(sscbrg, spi_st->base + SSC_BRG);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	dev_dbg(&spi->dev,
227*4882a593Smuzhiyun 		"setting baudrate:target= %u hz, actual= %u hz, sscbrg= %u\n",
228*4882a593Smuzhiyun 		hz, spi_st->baud, sscbrg);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Set SSC_CTL and enable SSC */
231*4882a593Smuzhiyun 	var = readl_relaxed(spi_st->base + SSC_CTL);
232*4882a593Smuzhiyun 	var |= SSC_CTL_MS;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (spi->mode & SPI_CPOL)
235*4882a593Smuzhiyun 		var |= SSC_CTL_PO;
236*4882a593Smuzhiyun 	else
237*4882a593Smuzhiyun 		var &= ~SSC_CTL_PO;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (spi->mode & SPI_CPHA)
240*4882a593Smuzhiyun 		var |= SSC_CTL_PH;
241*4882a593Smuzhiyun 	else
242*4882a593Smuzhiyun 		var &= ~SSC_CTL_PH;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if ((spi->mode & SPI_LSB_FIRST) == 0)
245*4882a593Smuzhiyun 		var |= SSC_CTL_HB;
246*4882a593Smuzhiyun 	else
247*4882a593Smuzhiyun 		var &= ~SSC_CTL_HB;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (spi->mode & SPI_LOOP)
250*4882a593Smuzhiyun 		var |= SSC_CTL_LPB;
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		var &= ~SSC_CTL_LPB;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	var &= ~SSC_CTL_DATA_WIDTH_MSK;
255*4882a593Smuzhiyun 	var |= (spi->bits_per_word - 1);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	var |= SSC_CTL_EN_TX_FIFO | SSC_CTL_EN_RX_FIFO;
258*4882a593Smuzhiyun 	var |= SSC_CTL_EN;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	writel_relaxed(var, spi_st->base + SSC_CTL);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Clear the status register */
263*4882a593Smuzhiyun 	readl_relaxed(spi_st->base + SSC_RBUF);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun out_free_gpio:
268*4882a593Smuzhiyun 	gpio_free(cs);
269*4882a593Smuzhiyun 	return ret;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Interrupt fired when TX shift register becomes empty */
spi_st_irq(int irq,void * dev_id)273*4882a593Smuzhiyun static irqreturn_t spi_st_irq(int irq, void *dev_id)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct spi_st *spi_st = (struct spi_st *)dev_id;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Read RX FIFO */
278*4882a593Smuzhiyun 	ssc_read_rx_fifo(spi_st);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Fill TX FIFO */
281*4882a593Smuzhiyun 	if (spi_st->words_remaining) {
282*4882a593Smuzhiyun 		ssc_write_tx_fifo(spi_st);
283*4882a593Smuzhiyun 	} else {
284*4882a593Smuzhiyun 		/* TX/RX complete */
285*4882a593Smuzhiyun 		writel_relaxed(0x0, spi_st->base + SSC_IEN);
286*4882a593Smuzhiyun 		/*
287*4882a593Smuzhiyun 		 * read SSC_IEN to ensure that this bit is set
288*4882a593Smuzhiyun 		 * before re-enabling interrupt
289*4882a593Smuzhiyun 		 */
290*4882a593Smuzhiyun 		readl(spi_st->base + SSC_IEN);
291*4882a593Smuzhiyun 		complete(&spi_st->done);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return IRQ_HANDLED;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
spi_st_probe(struct platform_device * pdev)297*4882a593Smuzhiyun static int spi_st_probe(struct platform_device *pdev)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
300*4882a593Smuzhiyun 	struct spi_master *master;
301*4882a593Smuzhiyun 	struct spi_st *spi_st;
302*4882a593Smuzhiyun 	int irq, ret = 0;
303*4882a593Smuzhiyun 	u32 var;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof(*spi_st));
306*4882a593Smuzhiyun 	if (!master)
307*4882a593Smuzhiyun 		return -ENOMEM;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	master->dev.of_node		= np;
310*4882a593Smuzhiyun 	master->mode_bits		= MODEBITS;
311*4882a593Smuzhiyun 	master->setup			= spi_st_setup;
312*4882a593Smuzhiyun 	master->cleanup			= spi_st_cleanup;
313*4882a593Smuzhiyun 	master->transfer_one		= spi_st_transfer_one;
314*4882a593Smuzhiyun 	master->bits_per_word_mask	= SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
315*4882a593Smuzhiyun 	master->auto_runtime_pm		= true;
316*4882a593Smuzhiyun 	master->bus_num			= pdev->id;
317*4882a593Smuzhiyun 	spi_st				= spi_master_get_devdata(master);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	spi_st->clk = devm_clk_get(&pdev->dev, "ssc");
320*4882a593Smuzhiyun 	if (IS_ERR(spi_st->clk)) {
321*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to request clock\n");
322*4882a593Smuzhiyun 		ret = PTR_ERR(spi_st->clk);
323*4882a593Smuzhiyun 		goto put_master;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ret = clk_prepare_enable(spi_st->clk);
327*4882a593Smuzhiyun 	if (ret)
328*4882a593Smuzhiyun 		goto put_master;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	init_completion(&spi_st->done);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Get resources */
333*4882a593Smuzhiyun 	spi_st->base = devm_platform_ioremap_resource(pdev, 0);
334*4882a593Smuzhiyun 	if (IS_ERR(spi_st->base)) {
335*4882a593Smuzhiyun 		ret = PTR_ERR(spi_st->base);
336*4882a593Smuzhiyun 		goto clk_disable;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Disable I2C and Reset SSC */
340*4882a593Smuzhiyun 	writel_relaxed(0x0, spi_st->base + SSC_I2C);
341*4882a593Smuzhiyun 	var = readw_relaxed(spi_st->base + SSC_CTL);
342*4882a593Smuzhiyun 	var |= SSC_CTL_SR;
343*4882a593Smuzhiyun 	writel_relaxed(var, spi_st->base + SSC_CTL);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	udelay(1);
346*4882a593Smuzhiyun 	var = readl_relaxed(spi_st->base + SSC_CTL);
347*4882a593Smuzhiyun 	var &= ~SSC_CTL_SR;
348*4882a593Smuzhiyun 	writel_relaxed(var, spi_st->base + SSC_CTL);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Set SSC into slave mode before reconfiguring PIO pins */
351*4882a593Smuzhiyun 	var = readl_relaxed(spi_st->base + SSC_CTL);
352*4882a593Smuzhiyun 	var &= ~SSC_CTL_MS;
353*4882a593Smuzhiyun 	writel_relaxed(var, spi_st->base + SSC_CTL);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	irq = irq_of_parse_and_map(np, 0);
356*4882a593Smuzhiyun 	if (!irq) {
357*4882a593Smuzhiyun 		dev_err(&pdev->dev, "IRQ missing or invalid\n");
358*4882a593Smuzhiyun 		ret = -EINVAL;
359*4882a593Smuzhiyun 		goto clk_disable;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, spi_st_irq, 0,
363*4882a593Smuzhiyun 			       pdev->name, spi_st);
364*4882a593Smuzhiyun 	if (ret) {
365*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to request irq %d\n", irq);
366*4882a593Smuzhiyun 		goto clk_disable;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* by default the device is on */
370*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
371*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	platform_set_drvdata(pdev, master);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	ret = devm_spi_register_master(&pdev->dev, master);
376*4882a593Smuzhiyun 	if (ret) {
377*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register master\n");
378*4882a593Smuzhiyun 		goto rpm_disable;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun rpm_disable:
384*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
385*4882a593Smuzhiyun clk_disable:
386*4882a593Smuzhiyun 	clk_disable_unprepare(spi_st->clk);
387*4882a593Smuzhiyun put_master:
388*4882a593Smuzhiyun 	spi_master_put(master);
389*4882a593Smuzhiyun 	return ret;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
spi_st_remove(struct platform_device * pdev)392*4882a593Smuzhiyun static int spi_st_remove(struct platform_device *pdev)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	struct spi_master *master = platform_get_drvdata(pdev);
395*4882a593Smuzhiyun 	struct spi_st *spi_st = spi_master_get_devdata(master);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	clk_disable_unprepare(spi_st->clk);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(&pdev->dev);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #ifdef CONFIG_PM
spi_st_runtime_suspend(struct device * dev)407*4882a593Smuzhiyun static int spi_st_runtime_suspend(struct device *dev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
410*4882a593Smuzhiyun 	struct spi_st *spi_st = spi_master_get_devdata(master);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	writel_relaxed(0, spi_st->base + SSC_IEN);
413*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	clk_disable_unprepare(spi_st->clk);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
spi_st_runtime_resume(struct device * dev)420*4882a593Smuzhiyun static int spi_st_runtime_resume(struct device *dev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
423*4882a593Smuzhiyun 	struct spi_st *spi_st = spi_master_get_devdata(master);
424*4882a593Smuzhiyun 	int ret;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	ret = clk_prepare_enable(spi_st->clk);
427*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return ret;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun #endif
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
spi_st_suspend(struct device * dev)434*4882a593Smuzhiyun static int spi_st_suspend(struct device *dev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
437*4882a593Smuzhiyun 	int ret;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	ret = spi_master_suspend(master);
440*4882a593Smuzhiyun 	if (ret)
441*4882a593Smuzhiyun 		return ret;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return pm_runtime_force_suspend(dev);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
spi_st_resume(struct device * dev)446*4882a593Smuzhiyun static int spi_st_resume(struct device *dev)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
449*4882a593Smuzhiyun 	int ret;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	ret = spi_master_resume(master);
452*4882a593Smuzhiyun 	if (ret)
453*4882a593Smuzhiyun 		return ret;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return pm_runtime_force_resume(dev);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun #endif
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static const struct dev_pm_ops spi_st_pm = {
460*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(spi_st_suspend, spi_st_resume)
461*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(spi_st_runtime_suspend, spi_st_runtime_resume, NULL)
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const struct of_device_id stm_spi_match[] = {
465*4882a593Smuzhiyun 	{ .compatible = "st,comms-ssc4-spi", },
466*4882a593Smuzhiyun 	{},
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm_spi_match);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static struct platform_driver spi_st_driver = {
471*4882a593Smuzhiyun 	.driver = {
472*4882a593Smuzhiyun 		.name = "spi-st",
473*4882a593Smuzhiyun 		.pm = &spi_st_pm,
474*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(stm_spi_match),
475*4882a593Smuzhiyun 	},
476*4882a593Smuzhiyun 	.probe = spi_st_probe,
477*4882a593Smuzhiyun 	.remove = spi_st_remove,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun module_platform_driver(spi_st_driver);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun MODULE_AUTHOR("Patrice Chotard <patrice.chotard@st.com>");
482*4882a593Smuzhiyun MODULE_DESCRIPTION("STM SSC SPI driver");
483*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
484