1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/clk.h>
5*4882a593Smuzhiyun #include <linux/device.h>
6*4882a593Smuzhiyun #include <linux/dma-mapping.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <linux/spi/spi.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define SPIS_IRQ_EN_REG 0x0
15*4882a593Smuzhiyun #define SPIS_IRQ_CLR_REG 0x4
16*4882a593Smuzhiyun #define SPIS_IRQ_ST_REG 0x8
17*4882a593Smuzhiyun #define SPIS_IRQ_MASK_REG 0xc
18*4882a593Smuzhiyun #define SPIS_CFG_REG 0x10
19*4882a593Smuzhiyun #define SPIS_RX_DATA_REG 0x14
20*4882a593Smuzhiyun #define SPIS_TX_DATA_REG 0x18
21*4882a593Smuzhiyun #define SPIS_RX_DST_REG 0x1c
22*4882a593Smuzhiyun #define SPIS_TX_SRC_REG 0x20
23*4882a593Smuzhiyun #define SPIS_DMA_CFG_REG 0x30
24*4882a593Smuzhiyun #define SPIS_SOFT_RST_REG 0x40
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* SPIS_IRQ_EN_REG */
27*4882a593Smuzhiyun #define DMA_DONE_EN BIT(7)
28*4882a593Smuzhiyun #define DATA_DONE_EN BIT(2)
29*4882a593Smuzhiyun #define RSTA_DONE_EN BIT(1)
30*4882a593Smuzhiyun #define CMD_INVALID_EN BIT(0)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* SPIS_IRQ_ST_REG */
33*4882a593Smuzhiyun #define DMA_DONE_ST BIT(7)
34*4882a593Smuzhiyun #define DATA_DONE_ST BIT(2)
35*4882a593Smuzhiyun #define RSTA_DONE_ST BIT(1)
36*4882a593Smuzhiyun #define CMD_INVALID_ST BIT(0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* SPIS_IRQ_MASK_REG */
39*4882a593Smuzhiyun #define DMA_DONE_MASK BIT(7)
40*4882a593Smuzhiyun #define DATA_DONE_MASK BIT(2)
41*4882a593Smuzhiyun #define RSTA_DONE_MASK BIT(1)
42*4882a593Smuzhiyun #define CMD_INVALID_MASK BIT(0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* SPIS_CFG_REG */
45*4882a593Smuzhiyun #define SPIS_TX_ENDIAN BIT(7)
46*4882a593Smuzhiyun #define SPIS_RX_ENDIAN BIT(6)
47*4882a593Smuzhiyun #define SPIS_TXMSBF BIT(5)
48*4882a593Smuzhiyun #define SPIS_RXMSBF BIT(4)
49*4882a593Smuzhiyun #define SPIS_CPHA BIT(3)
50*4882a593Smuzhiyun #define SPIS_CPOL BIT(2)
51*4882a593Smuzhiyun #define SPIS_TX_EN BIT(1)
52*4882a593Smuzhiyun #define SPIS_RX_EN BIT(0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* SPIS_DMA_CFG_REG */
55*4882a593Smuzhiyun #define TX_DMA_TRIG_EN BIT(31)
56*4882a593Smuzhiyun #define TX_DMA_EN BIT(30)
57*4882a593Smuzhiyun #define RX_DMA_EN BIT(29)
58*4882a593Smuzhiyun #define TX_DMA_LEN 0xfffff
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* SPIS_SOFT_RST_REG */
61*4882a593Smuzhiyun #define SPIS_DMA_ADDR_EN BIT(1)
62*4882a593Smuzhiyun #define SPIS_SOFT_RST BIT(0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define MTK_SPI_SLAVE_MAX_FIFO_SIZE 512U
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct mtk_spi_slave {
67*4882a593Smuzhiyun struct device *dev;
68*4882a593Smuzhiyun void __iomem *base;
69*4882a593Smuzhiyun struct clk *spi_clk;
70*4882a593Smuzhiyun struct completion xfer_done;
71*4882a593Smuzhiyun struct spi_transfer *cur_transfer;
72*4882a593Smuzhiyun bool slave_aborted;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const struct of_device_id mtk_spi_slave_of_match[] = {
76*4882a593Smuzhiyun { .compatible = "mediatek,mt2712-spi-slave", },
77*4882a593Smuzhiyun {}
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_spi_slave_of_match);
80*4882a593Smuzhiyun
mtk_spi_slave_disable_dma(struct mtk_spi_slave * mdata)81*4882a593Smuzhiyun static void mtk_spi_slave_disable_dma(struct mtk_spi_slave *mdata)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun u32 reg_val;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_DMA_CFG_REG);
86*4882a593Smuzhiyun reg_val &= ~RX_DMA_EN;
87*4882a593Smuzhiyun reg_val &= ~TX_DMA_EN;
88*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_DMA_CFG_REG);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
mtk_spi_slave_disable_xfer(struct mtk_spi_slave * mdata)91*4882a593Smuzhiyun static void mtk_spi_slave_disable_xfer(struct mtk_spi_slave *mdata)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun u32 reg_val;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_CFG_REG);
96*4882a593Smuzhiyun reg_val &= ~SPIS_TX_EN;
97*4882a593Smuzhiyun reg_val &= ~SPIS_RX_EN;
98*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_CFG_REG);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
mtk_spi_slave_wait_for_completion(struct mtk_spi_slave * mdata)101*4882a593Smuzhiyun static int mtk_spi_slave_wait_for_completion(struct mtk_spi_slave *mdata)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun if (wait_for_completion_interruptible(&mdata->xfer_done) ||
104*4882a593Smuzhiyun mdata->slave_aborted) {
105*4882a593Smuzhiyun dev_err(mdata->dev, "interrupted\n");
106*4882a593Smuzhiyun return -EINTR;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
mtk_spi_slave_prepare_message(struct spi_controller * ctlr,struct spi_message * msg)112*4882a593Smuzhiyun static int mtk_spi_slave_prepare_message(struct spi_controller *ctlr,
113*4882a593Smuzhiyun struct spi_message *msg)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
116*4882a593Smuzhiyun struct spi_device *spi = msg->spi;
117*4882a593Smuzhiyun bool cpha, cpol;
118*4882a593Smuzhiyun u32 reg_val;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun cpha = spi->mode & SPI_CPHA ? 1 : 0;
121*4882a593Smuzhiyun cpol = spi->mode & SPI_CPOL ? 1 : 0;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_CFG_REG);
124*4882a593Smuzhiyun if (cpha)
125*4882a593Smuzhiyun reg_val |= SPIS_CPHA;
126*4882a593Smuzhiyun else
127*4882a593Smuzhiyun reg_val &= ~SPIS_CPHA;
128*4882a593Smuzhiyun if (cpol)
129*4882a593Smuzhiyun reg_val |= SPIS_CPOL;
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun reg_val &= ~SPIS_CPOL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (spi->mode & SPI_LSB_FIRST)
134*4882a593Smuzhiyun reg_val &= ~(SPIS_TXMSBF | SPIS_RXMSBF);
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun reg_val |= SPIS_TXMSBF | SPIS_RXMSBF;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun reg_val &= ~SPIS_TX_ENDIAN;
139*4882a593Smuzhiyun reg_val &= ~SPIS_RX_ENDIAN;
140*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_CFG_REG);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
mtk_spi_slave_fifo_transfer(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)145*4882a593Smuzhiyun static int mtk_spi_slave_fifo_transfer(struct spi_controller *ctlr,
146*4882a593Smuzhiyun struct spi_device *spi,
147*4882a593Smuzhiyun struct spi_transfer *xfer)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
150*4882a593Smuzhiyun int reg_val, cnt, remainder, ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_CFG_REG);
155*4882a593Smuzhiyun if (xfer->rx_buf)
156*4882a593Smuzhiyun reg_val |= SPIS_RX_EN;
157*4882a593Smuzhiyun if (xfer->tx_buf)
158*4882a593Smuzhiyun reg_val |= SPIS_TX_EN;
159*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_CFG_REG);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun cnt = xfer->len / 4;
162*4882a593Smuzhiyun if (xfer->tx_buf)
163*4882a593Smuzhiyun iowrite32_rep(mdata->base + SPIS_TX_DATA_REG,
164*4882a593Smuzhiyun xfer->tx_buf, cnt);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun remainder = xfer->len % 4;
167*4882a593Smuzhiyun if (xfer->tx_buf && remainder > 0) {
168*4882a593Smuzhiyun reg_val = 0;
169*4882a593Smuzhiyun memcpy(®_val, xfer->tx_buf + cnt * 4, remainder);
170*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_TX_DATA_REG);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = mtk_spi_slave_wait_for_completion(mdata);
174*4882a593Smuzhiyun if (ret) {
175*4882a593Smuzhiyun mtk_spi_slave_disable_xfer(mdata);
176*4882a593Smuzhiyun writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
mtk_spi_slave_dma_transfer(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)182*4882a593Smuzhiyun static int mtk_spi_slave_dma_transfer(struct spi_controller *ctlr,
183*4882a593Smuzhiyun struct spi_device *spi,
184*4882a593Smuzhiyun struct spi_transfer *xfer)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
187*4882a593Smuzhiyun struct device *dev = mdata->dev;
188*4882a593Smuzhiyun int reg_val, ret;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (xfer->tx_buf) {
193*4882a593Smuzhiyun /* tx_buf is a const void* where we need a void * for
194*4882a593Smuzhiyun * the dma mapping
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun void *nonconst_tx = (void *)xfer->tx_buf;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun xfer->tx_dma = dma_map_single(dev, nonconst_tx,
199*4882a593Smuzhiyun xfer->len, DMA_TO_DEVICE);
200*4882a593Smuzhiyun if (dma_mapping_error(dev, xfer->tx_dma)) {
201*4882a593Smuzhiyun ret = -ENOMEM;
202*4882a593Smuzhiyun goto disable_transfer;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (xfer->rx_buf) {
207*4882a593Smuzhiyun xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
208*4882a593Smuzhiyun xfer->len, DMA_FROM_DEVICE);
209*4882a593Smuzhiyun if (dma_mapping_error(dev, xfer->rx_dma)) {
210*4882a593Smuzhiyun ret = -ENOMEM;
211*4882a593Smuzhiyun goto unmap_txdma;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun writel(xfer->tx_dma, mdata->base + SPIS_TX_SRC_REG);
216*4882a593Smuzhiyun writel(xfer->rx_dma, mdata->base + SPIS_RX_DST_REG);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun writel(SPIS_DMA_ADDR_EN, mdata->base + SPIS_SOFT_RST_REG);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* enable config reg tx rx_enable */
221*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_CFG_REG);
222*4882a593Smuzhiyun if (xfer->tx_buf)
223*4882a593Smuzhiyun reg_val |= SPIS_TX_EN;
224*4882a593Smuzhiyun if (xfer->rx_buf)
225*4882a593Smuzhiyun reg_val |= SPIS_RX_EN;
226*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_CFG_REG);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* config dma */
229*4882a593Smuzhiyun reg_val = 0;
230*4882a593Smuzhiyun reg_val |= (xfer->len - 1) & TX_DMA_LEN;
231*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_DMA_CFG_REG);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_DMA_CFG_REG);
234*4882a593Smuzhiyun if (xfer->tx_buf)
235*4882a593Smuzhiyun reg_val |= TX_DMA_EN;
236*4882a593Smuzhiyun if (xfer->rx_buf)
237*4882a593Smuzhiyun reg_val |= RX_DMA_EN;
238*4882a593Smuzhiyun reg_val |= TX_DMA_TRIG_EN;
239*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_DMA_CFG_REG);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = mtk_spi_slave_wait_for_completion(mdata);
242*4882a593Smuzhiyun if (ret)
243*4882a593Smuzhiyun goto unmap_rxdma;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun unmap_rxdma:
248*4882a593Smuzhiyun if (xfer->rx_buf)
249*4882a593Smuzhiyun dma_unmap_single(dev, xfer->rx_dma,
250*4882a593Smuzhiyun xfer->len, DMA_FROM_DEVICE);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun unmap_txdma:
253*4882a593Smuzhiyun if (xfer->tx_buf)
254*4882a593Smuzhiyun dma_unmap_single(dev, xfer->tx_dma,
255*4882a593Smuzhiyun xfer->len, DMA_TO_DEVICE);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun disable_transfer:
258*4882a593Smuzhiyun mtk_spi_slave_disable_dma(mdata);
259*4882a593Smuzhiyun mtk_spi_slave_disable_xfer(mdata);
260*4882a593Smuzhiyun writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
mtk_spi_slave_transfer_one(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)265*4882a593Smuzhiyun static int mtk_spi_slave_transfer_one(struct spi_controller *ctlr,
266*4882a593Smuzhiyun struct spi_device *spi,
267*4882a593Smuzhiyun struct spi_transfer *xfer)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun reinit_completion(&mdata->xfer_done);
272*4882a593Smuzhiyun mdata->slave_aborted = false;
273*4882a593Smuzhiyun mdata->cur_transfer = xfer;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (xfer->len > MTK_SPI_SLAVE_MAX_FIFO_SIZE)
276*4882a593Smuzhiyun return mtk_spi_slave_dma_transfer(ctlr, spi, xfer);
277*4882a593Smuzhiyun else
278*4882a593Smuzhiyun return mtk_spi_slave_fifo_transfer(ctlr, spi, xfer);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
mtk_spi_slave_setup(struct spi_device * spi)281*4882a593Smuzhiyun static int mtk_spi_slave_setup(struct spi_device *spi)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(spi->master);
284*4882a593Smuzhiyun u32 reg_val;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun reg_val = DMA_DONE_EN | DATA_DONE_EN |
287*4882a593Smuzhiyun RSTA_DONE_EN | CMD_INVALID_EN;
288*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_IRQ_EN_REG);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun reg_val = DMA_DONE_MASK | DATA_DONE_MASK |
291*4882a593Smuzhiyun RSTA_DONE_MASK | CMD_INVALID_MASK;
292*4882a593Smuzhiyun writel(reg_val, mdata->base + SPIS_IRQ_MASK_REG);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun mtk_spi_slave_disable_dma(mdata);
295*4882a593Smuzhiyun mtk_spi_slave_disable_xfer(mdata);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
mtk_slave_abort(struct spi_controller * ctlr)300*4882a593Smuzhiyun static int mtk_slave_abort(struct spi_controller *ctlr)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun mdata->slave_aborted = true;
305*4882a593Smuzhiyun complete(&mdata->xfer_done);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
mtk_spi_slave_interrupt(int irq,void * dev_id)310*4882a593Smuzhiyun static irqreturn_t mtk_spi_slave_interrupt(int irq, void *dev_id)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct spi_controller *ctlr = dev_id;
313*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
314*4882a593Smuzhiyun struct spi_transfer *trans = mdata->cur_transfer;
315*4882a593Smuzhiyun u32 int_status, reg_val, cnt, remainder;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun int_status = readl(mdata->base + SPIS_IRQ_ST_REG);
318*4882a593Smuzhiyun writel(int_status, mdata->base + SPIS_IRQ_CLR_REG);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (!trans)
321*4882a593Smuzhiyun return IRQ_NONE;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if ((int_status & DMA_DONE_ST) &&
324*4882a593Smuzhiyun ((int_status & DATA_DONE_ST) ||
325*4882a593Smuzhiyun (int_status & RSTA_DONE_ST))) {
326*4882a593Smuzhiyun writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (trans->tx_buf)
329*4882a593Smuzhiyun dma_unmap_single(mdata->dev, trans->tx_dma,
330*4882a593Smuzhiyun trans->len, DMA_TO_DEVICE);
331*4882a593Smuzhiyun if (trans->rx_buf)
332*4882a593Smuzhiyun dma_unmap_single(mdata->dev, trans->rx_dma,
333*4882a593Smuzhiyun trans->len, DMA_FROM_DEVICE);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun mtk_spi_slave_disable_dma(mdata);
336*4882a593Smuzhiyun mtk_spi_slave_disable_xfer(mdata);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if ((!(int_status & DMA_DONE_ST)) &&
340*4882a593Smuzhiyun ((int_status & DATA_DONE_ST) ||
341*4882a593Smuzhiyun (int_status & RSTA_DONE_ST))) {
342*4882a593Smuzhiyun cnt = trans->len / 4;
343*4882a593Smuzhiyun if (trans->rx_buf)
344*4882a593Smuzhiyun ioread32_rep(mdata->base + SPIS_RX_DATA_REG,
345*4882a593Smuzhiyun trans->rx_buf, cnt);
346*4882a593Smuzhiyun remainder = trans->len % 4;
347*4882a593Smuzhiyun if (trans->rx_buf && remainder > 0) {
348*4882a593Smuzhiyun reg_val = readl(mdata->base + SPIS_RX_DATA_REG);
349*4882a593Smuzhiyun memcpy(trans->rx_buf + (cnt * 4),
350*4882a593Smuzhiyun ®_val, remainder);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mtk_spi_slave_disable_xfer(mdata);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (int_status & CMD_INVALID_ST) {
357*4882a593Smuzhiyun dev_warn(&ctlr->dev, "cmd invalid\n");
358*4882a593Smuzhiyun return IRQ_NONE;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun mdata->cur_transfer = NULL;
362*4882a593Smuzhiyun complete(&mdata->xfer_done);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return IRQ_HANDLED;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
mtk_spi_slave_probe(struct platform_device * pdev)367*4882a593Smuzhiyun static int mtk_spi_slave_probe(struct platform_device *pdev)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct spi_controller *ctlr;
370*4882a593Smuzhiyun struct mtk_spi_slave *mdata;
371*4882a593Smuzhiyun int irq, ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ctlr = spi_alloc_slave(&pdev->dev, sizeof(*mdata));
374*4882a593Smuzhiyun if (!ctlr) {
375*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to alloc spi slave\n");
376*4882a593Smuzhiyun return -ENOMEM;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ctlr->auto_runtime_pm = true;
380*4882a593Smuzhiyun ctlr->dev.of_node = pdev->dev.of_node;
381*4882a593Smuzhiyun ctlr->mode_bits = SPI_CPOL | SPI_CPHA;
382*4882a593Smuzhiyun ctlr->mode_bits |= SPI_LSB_FIRST;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ctlr->prepare_message = mtk_spi_slave_prepare_message;
385*4882a593Smuzhiyun ctlr->transfer_one = mtk_spi_slave_transfer_one;
386*4882a593Smuzhiyun ctlr->setup = mtk_spi_slave_setup;
387*4882a593Smuzhiyun ctlr->slave_abort = mtk_slave_abort;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun mdata = spi_controller_get_devdata(ctlr);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun platform_set_drvdata(pdev, ctlr);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun init_completion(&mdata->xfer_done);
394*4882a593Smuzhiyun mdata->dev = &pdev->dev;
395*4882a593Smuzhiyun mdata->base = devm_platform_ioremap_resource(pdev, 0);
396*4882a593Smuzhiyun if (IS_ERR(mdata->base)) {
397*4882a593Smuzhiyun ret = PTR_ERR(mdata->base);
398*4882a593Smuzhiyun goto err_put_ctlr;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
402*4882a593Smuzhiyun if (irq < 0) {
403*4882a593Smuzhiyun ret = irq;
404*4882a593Smuzhiyun goto err_put_ctlr;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, mtk_spi_slave_interrupt,
408*4882a593Smuzhiyun IRQF_TRIGGER_NONE, dev_name(&pdev->dev), ctlr);
409*4882a593Smuzhiyun if (ret) {
410*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
411*4882a593Smuzhiyun goto err_put_ctlr;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun mdata->spi_clk = devm_clk_get(&pdev->dev, "spi");
415*4882a593Smuzhiyun if (IS_ERR(mdata->spi_clk)) {
416*4882a593Smuzhiyun ret = PTR_ERR(mdata->spi_clk);
417*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
418*4882a593Smuzhiyun goto err_put_ctlr;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun ret = clk_prepare_enable(mdata->spi_clk);
422*4882a593Smuzhiyun if (ret < 0) {
423*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
424*4882a593Smuzhiyun goto err_put_ctlr;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun ret = devm_spi_register_controller(&pdev->dev, ctlr);
430*4882a593Smuzhiyun if (ret) {
431*4882a593Smuzhiyun dev_err(&pdev->dev,
432*4882a593Smuzhiyun "failed to register slave controller(%d)\n", ret);
433*4882a593Smuzhiyun clk_disable_unprepare(mdata->spi_clk);
434*4882a593Smuzhiyun goto err_disable_runtime_pm;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun clk_disable_unprepare(mdata->spi_clk);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return 0;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun err_disable_runtime_pm:
442*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
443*4882a593Smuzhiyun err_put_ctlr:
444*4882a593Smuzhiyun spi_controller_put(ctlr);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
mtk_spi_slave_remove(struct platform_device * pdev)449*4882a593Smuzhiyun static int mtk_spi_slave_remove(struct platform_device *pdev)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mtk_spi_slave_suspend(struct device * dev)457*4882a593Smuzhiyun static int mtk_spi_slave_suspend(struct device *dev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct spi_controller *ctlr = dev_get_drvdata(dev);
460*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
461*4882a593Smuzhiyun int ret;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ret = spi_controller_suspend(ctlr);
464*4882a593Smuzhiyun if (ret)
465*4882a593Smuzhiyun return ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (!pm_runtime_suspended(dev))
468*4882a593Smuzhiyun clk_disable_unprepare(mdata->spi_clk);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
mtk_spi_slave_resume(struct device * dev)473*4882a593Smuzhiyun static int mtk_spi_slave_resume(struct device *dev)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct spi_controller *ctlr = dev_get_drvdata(dev);
476*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
477*4882a593Smuzhiyun int ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (!pm_runtime_suspended(dev)) {
480*4882a593Smuzhiyun ret = clk_prepare_enable(mdata->spi_clk);
481*4882a593Smuzhiyun if (ret < 0) {
482*4882a593Smuzhiyun dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
483*4882a593Smuzhiyun return ret;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = spi_controller_resume(ctlr);
488*4882a593Smuzhiyun if (ret < 0)
489*4882a593Smuzhiyun clk_disable_unprepare(mdata->spi_clk);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun #ifdef CONFIG_PM
mtk_spi_slave_runtime_suspend(struct device * dev)496*4882a593Smuzhiyun static int mtk_spi_slave_runtime_suspend(struct device *dev)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct spi_controller *ctlr = dev_get_drvdata(dev);
499*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun clk_disable_unprepare(mdata->spi_clk);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
mtk_spi_slave_runtime_resume(struct device * dev)506*4882a593Smuzhiyun static int mtk_spi_slave_runtime_resume(struct device *dev)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct spi_controller *ctlr = dev_get_drvdata(dev);
509*4882a593Smuzhiyun struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
510*4882a593Smuzhiyun int ret;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun ret = clk_prepare_enable(mdata->spi_clk);
513*4882a593Smuzhiyun if (ret < 0) {
514*4882a593Smuzhiyun dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
515*4882a593Smuzhiyun return ret;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun #endif /* CONFIG_PM */
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static const struct dev_pm_ops mtk_spi_slave_pm = {
523*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_slave_suspend, mtk_spi_slave_resume)
524*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(mtk_spi_slave_runtime_suspend,
525*4882a593Smuzhiyun mtk_spi_slave_runtime_resume, NULL)
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static struct platform_driver mtk_spi_slave_driver = {
529*4882a593Smuzhiyun .driver = {
530*4882a593Smuzhiyun .name = "mtk-spi-slave",
531*4882a593Smuzhiyun .pm = &mtk_spi_slave_pm,
532*4882a593Smuzhiyun .of_match_table = mtk_spi_slave_of_match,
533*4882a593Smuzhiyun },
534*4882a593Smuzhiyun .probe = mtk_spi_slave_probe,
535*4882a593Smuzhiyun .remove = mtk_spi_slave_remove,
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun module_platform_driver(mtk_spi_slave_driver);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun MODULE_DESCRIPTION("MTK SPI Slave Controller driver");
541*4882a593Smuzhiyun MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
542*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
543*4882a593Smuzhiyun MODULE_ALIAS("platform:mtk-spi-slave");
544