xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-sirf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SPI bus driver for CSR SiRFprimaII
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/completion.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun #include <linux/spi/spi_bitbang.h>
22*4882a593Smuzhiyun #include <linux/dmaengine.h>
23*4882a593Smuzhiyun #include <linux/dma-direction.h>
24*4882a593Smuzhiyun #include <linux/dma-mapping.h>
25*4882a593Smuzhiyun #include <linux/reset.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DRIVER_NAME "sirfsoc_spi"
28*4882a593Smuzhiyun /* SPI CTRL register defines */
29*4882a593Smuzhiyun #define SIRFSOC_SPI_SLV_MODE		BIT(16)
30*4882a593Smuzhiyun #define SIRFSOC_SPI_CMD_MODE		BIT(17)
31*4882a593Smuzhiyun #define SIRFSOC_SPI_CS_IO_OUT		BIT(18)
32*4882a593Smuzhiyun #define SIRFSOC_SPI_CS_IO_MODE		BIT(19)
33*4882a593Smuzhiyun #define SIRFSOC_SPI_CLK_IDLE_STAT	BIT(20)
34*4882a593Smuzhiyun #define SIRFSOC_SPI_CS_IDLE_STAT	BIT(21)
35*4882a593Smuzhiyun #define SIRFSOC_SPI_TRAN_MSB		BIT(22)
36*4882a593Smuzhiyun #define SIRFSOC_SPI_DRV_POS_EDGE	BIT(23)
37*4882a593Smuzhiyun #define SIRFSOC_SPI_CS_HOLD_TIME	BIT(24)
38*4882a593Smuzhiyun #define SIRFSOC_SPI_CLK_SAMPLE_MODE	BIT(25)
39*4882a593Smuzhiyun #define SIRFSOC_SPI_TRAN_DAT_FORMAT_8	(0 << 26)
40*4882a593Smuzhiyun #define SIRFSOC_SPI_TRAN_DAT_FORMAT_12	(1 << 26)
41*4882a593Smuzhiyun #define SIRFSOC_SPI_TRAN_DAT_FORMAT_16	(2 << 26)
42*4882a593Smuzhiyun #define SIRFSOC_SPI_TRAN_DAT_FORMAT_32	(3 << 26)
43*4882a593Smuzhiyun #define SIRFSOC_SPI_CMD_BYTE_NUM(x)	((x & 3) << 28)
44*4882a593Smuzhiyun #define SIRFSOC_SPI_ENA_AUTO_CLR	BIT(30)
45*4882a593Smuzhiyun #define SIRFSOC_SPI_MUL_DAT_MODE	BIT(31)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Interrupt Enable */
48*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_DONE_INT_EN	BIT(0)
49*4882a593Smuzhiyun #define SIRFSOC_SPI_TX_DONE_INT_EN	BIT(1)
50*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_OFLOW_INT_EN	BIT(2)
51*4882a593Smuzhiyun #define SIRFSOC_SPI_TX_UFLOW_INT_EN	BIT(3)
52*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_IO_DMA_INT_EN	BIT(4)
53*4882a593Smuzhiyun #define SIRFSOC_SPI_TX_IO_DMA_INT_EN	BIT(5)
54*4882a593Smuzhiyun #define SIRFSOC_SPI_RXFIFO_FULL_INT_EN	BIT(6)
55*4882a593Smuzhiyun #define SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN	BIT(7)
56*4882a593Smuzhiyun #define SIRFSOC_SPI_RXFIFO_THD_INT_EN	BIT(8)
57*4882a593Smuzhiyun #define SIRFSOC_SPI_TXFIFO_THD_INT_EN	BIT(9)
58*4882a593Smuzhiyun #define SIRFSOC_SPI_FRM_END_INT_EN	BIT(10)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Interrupt status */
61*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_DONE		BIT(0)
62*4882a593Smuzhiyun #define SIRFSOC_SPI_TX_DONE		BIT(1)
63*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_OFLOW		BIT(2)
64*4882a593Smuzhiyun #define SIRFSOC_SPI_TX_UFLOW		BIT(3)
65*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_IO_DMA		BIT(4)
66*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_FIFO_FULL	BIT(6)
67*4882a593Smuzhiyun #define SIRFSOC_SPI_TXFIFO_EMPTY	BIT(7)
68*4882a593Smuzhiyun #define SIRFSOC_SPI_RXFIFO_THD_REACH	BIT(8)
69*4882a593Smuzhiyun #define SIRFSOC_SPI_TXFIFO_THD_REACH	BIT(9)
70*4882a593Smuzhiyun #define SIRFSOC_SPI_FRM_END		BIT(10)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* TX RX enable */
73*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_EN		BIT(0)
74*4882a593Smuzhiyun #define SIRFSOC_SPI_TX_EN		BIT(1)
75*4882a593Smuzhiyun #define SIRFSOC_SPI_CMD_TX_EN		BIT(2)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define SIRFSOC_SPI_IO_MODE_SEL		BIT(0)
78*4882a593Smuzhiyun #define SIRFSOC_SPI_RX_DMA_FLUSH	BIT(2)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* FIFO OPs */
81*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_RESET		BIT(0)
82*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_START		BIT(1)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* FIFO CTRL */
85*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_WIDTH_BYTE	(0 << 0)
86*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_WIDTH_WORD	(1 << 0)
87*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_WIDTH_DWORD	(2 << 0)
88*4882a593Smuzhiyun /* USP related */
89*4882a593Smuzhiyun #define SIRFSOC_USP_SYNC_MODE		BIT(0)
90*4882a593Smuzhiyun #define SIRFSOC_USP_SLV_MODE		BIT(1)
91*4882a593Smuzhiyun #define SIRFSOC_USP_LSB			BIT(4)
92*4882a593Smuzhiyun #define SIRFSOC_USP_EN			BIT(5)
93*4882a593Smuzhiyun #define SIRFSOC_USP_RXD_FALLING_EDGE	BIT(6)
94*4882a593Smuzhiyun #define SIRFSOC_USP_TXD_FALLING_EDGE	BIT(7)
95*4882a593Smuzhiyun #define SIRFSOC_USP_CS_HIGH_VALID	BIT(9)
96*4882a593Smuzhiyun #define SIRFSOC_USP_SCLK_IDLE_STAT	BIT(11)
97*4882a593Smuzhiyun #define SIRFSOC_USP_TFS_IO_MODE		BIT(14)
98*4882a593Smuzhiyun #define SIRFSOC_USP_TFS_IO_INPUT	BIT(19)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define SIRFSOC_USP_RXD_DELAY_LEN_MASK	0xFF
101*4882a593Smuzhiyun #define SIRFSOC_USP_TXD_DELAY_LEN_MASK	0xFF
102*4882a593Smuzhiyun #define SIRFSOC_USP_RXD_DELAY_OFFSET	0
103*4882a593Smuzhiyun #define SIRFSOC_USP_TXD_DELAY_OFFSET	8
104*4882a593Smuzhiyun #define SIRFSOC_USP_RXD_DELAY_LEN	1
105*4882a593Smuzhiyun #define SIRFSOC_USP_TXD_DELAY_LEN	1
106*4882a593Smuzhiyun #define SIRFSOC_USP_CLK_DIVISOR_OFFSET	21
107*4882a593Smuzhiyun #define SIRFSOC_USP_CLK_DIVISOR_MASK	0x3FF
108*4882a593Smuzhiyun #define SIRFSOC_USP_CLK_10_11_MASK	0x3
109*4882a593Smuzhiyun #define SIRFSOC_USP_CLK_10_11_OFFSET	30
110*4882a593Smuzhiyun #define SIRFSOC_USP_CLK_12_15_MASK	0xF
111*4882a593Smuzhiyun #define SIRFSOC_USP_CLK_12_15_OFFSET	24
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define SIRFSOC_USP_TX_DATA_OFFSET	0
114*4882a593Smuzhiyun #define SIRFSOC_USP_TX_SYNC_OFFSET	8
115*4882a593Smuzhiyun #define SIRFSOC_USP_TX_FRAME_OFFSET	16
116*4882a593Smuzhiyun #define SIRFSOC_USP_TX_SHIFTER_OFFSET	24
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define SIRFSOC_USP_TX_DATA_MASK	0xFF
119*4882a593Smuzhiyun #define SIRFSOC_USP_TX_SYNC_MASK	0xFF
120*4882a593Smuzhiyun #define SIRFSOC_USP_TX_FRAME_MASK	0xFF
121*4882a593Smuzhiyun #define SIRFSOC_USP_TX_SHIFTER_MASK	0x1F
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define SIRFSOC_USP_RX_DATA_OFFSET	0
124*4882a593Smuzhiyun #define SIRFSOC_USP_RX_FRAME_OFFSET	8
125*4882a593Smuzhiyun #define SIRFSOC_USP_RX_SHIFTER_OFFSET	16
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define SIRFSOC_USP_RX_DATA_MASK	0xFF
128*4882a593Smuzhiyun #define SIRFSOC_USP_RX_FRAME_MASK	0xFF
129*4882a593Smuzhiyun #define SIRFSOC_USP_RX_SHIFTER_MASK	0x1F
130*4882a593Smuzhiyun #define SIRFSOC_USP_CS_HIGH_VALUE	BIT(1)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_SC_OFFSET	0
133*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_LC_OFFSET	10
134*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_HC_OFFSET	20
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_FULL_MASK(s)	(1 << ((s)->fifo_full_offset))
137*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_EMPTY_MASK(s)	(1 << ((s)->fifo_full_offset + 1))
138*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_THD_MASK(s)	((s)->fifo_size - 1)
139*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_THD_OFFSET	2
140*4882a593Smuzhiyun #define SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(s, val)	\
141*4882a593Smuzhiyun 	((val) & (s)->fifo_level_chk_mask)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun enum sirf_spi_type {
144*4882a593Smuzhiyun 	SIRF_REAL_SPI,
145*4882a593Smuzhiyun 	SIRF_USP_SPI_P2,
146*4882a593Smuzhiyun 	SIRF_USP_SPI_A7,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * only if the rx/tx buffer and transfer size are 4-bytes aligned, we use dma
151*4882a593Smuzhiyun  * due to the limitation of dma controller
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define ALIGNED(x) (!((u32)x & 0x3))
155*4882a593Smuzhiyun #define IS_DMA_VALID(x) (x && ALIGNED(x->tx_buf) && ALIGNED(x->rx_buf) && \
156*4882a593Smuzhiyun 	ALIGNED(x->len) && (x->len < 2 * PAGE_SIZE))
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define SIRFSOC_MAX_CMD_BYTES	4
159*4882a593Smuzhiyun #define SIRFSOC_SPI_DEFAULT_FRQ 1000000
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct sirf_spi_register {
162*4882a593Smuzhiyun 	/*SPI and USP-SPI common*/
163*4882a593Smuzhiyun 	u32 tx_rx_en;
164*4882a593Smuzhiyun 	u32 int_en;
165*4882a593Smuzhiyun 	u32 int_st;
166*4882a593Smuzhiyun 	u32 tx_dma_io_ctrl;
167*4882a593Smuzhiyun 	u32 tx_dma_io_len;
168*4882a593Smuzhiyun 	u32 txfifo_ctrl;
169*4882a593Smuzhiyun 	u32 txfifo_level_chk;
170*4882a593Smuzhiyun 	u32 txfifo_op;
171*4882a593Smuzhiyun 	u32 txfifo_st;
172*4882a593Smuzhiyun 	u32 txfifo_data;
173*4882a593Smuzhiyun 	u32 rx_dma_io_ctrl;
174*4882a593Smuzhiyun 	u32 rx_dma_io_len;
175*4882a593Smuzhiyun 	u32 rxfifo_ctrl;
176*4882a593Smuzhiyun 	u32 rxfifo_level_chk;
177*4882a593Smuzhiyun 	u32 rxfifo_op;
178*4882a593Smuzhiyun 	u32 rxfifo_st;
179*4882a593Smuzhiyun 	u32 rxfifo_data;
180*4882a593Smuzhiyun 	/*SPI self*/
181*4882a593Smuzhiyun 	u32 spi_ctrl;
182*4882a593Smuzhiyun 	u32 spi_cmd;
183*4882a593Smuzhiyun 	u32 spi_dummy_delay_ctrl;
184*4882a593Smuzhiyun 	/*USP-SPI self*/
185*4882a593Smuzhiyun 	u32 usp_mode1;
186*4882a593Smuzhiyun 	u32 usp_mode2;
187*4882a593Smuzhiyun 	u32 usp_tx_frame_ctrl;
188*4882a593Smuzhiyun 	u32 usp_rx_frame_ctrl;
189*4882a593Smuzhiyun 	u32 usp_pin_io_data;
190*4882a593Smuzhiyun 	u32 usp_risc_dsp_mode;
191*4882a593Smuzhiyun 	u32 usp_async_param_reg;
192*4882a593Smuzhiyun 	u32 usp_irda_x_mode_div;
193*4882a593Smuzhiyun 	u32 usp_sm_cfg;
194*4882a593Smuzhiyun 	u32 usp_int_en_clr;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct sirf_spi_register real_spi_register = {
198*4882a593Smuzhiyun 	.tx_rx_en		= 0x8,
199*4882a593Smuzhiyun 	.int_en		= 0xc,
200*4882a593Smuzhiyun 	.int_st		= 0x10,
201*4882a593Smuzhiyun 	.tx_dma_io_ctrl	= 0x100,
202*4882a593Smuzhiyun 	.tx_dma_io_len	= 0x104,
203*4882a593Smuzhiyun 	.txfifo_ctrl	= 0x108,
204*4882a593Smuzhiyun 	.txfifo_level_chk	= 0x10c,
205*4882a593Smuzhiyun 	.txfifo_op		= 0x110,
206*4882a593Smuzhiyun 	.txfifo_st		= 0x114,
207*4882a593Smuzhiyun 	.txfifo_data	= 0x118,
208*4882a593Smuzhiyun 	.rx_dma_io_ctrl	= 0x120,
209*4882a593Smuzhiyun 	.rx_dma_io_len	= 0x124,
210*4882a593Smuzhiyun 	.rxfifo_ctrl	= 0x128,
211*4882a593Smuzhiyun 	.rxfifo_level_chk	= 0x12c,
212*4882a593Smuzhiyun 	.rxfifo_op		= 0x130,
213*4882a593Smuzhiyun 	.rxfifo_st		= 0x134,
214*4882a593Smuzhiyun 	.rxfifo_data	= 0x138,
215*4882a593Smuzhiyun 	.spi_ctrl		= 0x0,
216*4882a593Smuzhiyun 	.spi_cmd		= 0x4,
217*4882a593Smuzhiyun 	.spi_dummy_delay_ctrl	= 0x144,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const struct sirf_spi_register usp_spi_register = {
221*4882a593Smuzhiyun 	.tx_rx_en		= 0x10,
222*4882a593Smuzhiyun 	.int_en		= 0x14,
223*4882a593Smuzhiyun 	.int_st		= 0x18,
224*4882a593Smuzhiyun 	.tx_dma_io_ctrl	= 0x100,
225*4882a593Smuzhiyun 	.tx_dma_io_len	= 0x104,
226*4882a593Smuzhiyun 	.txfifo_ctrl	= 0x108,
227*4882a593Smuzhiyun 	.txfifo_level_chk	= 0x10c,
228*4882a593Smuzhiyun 	.txfifo_op		= 0x110,
229*4882a593Smuzhiyun 	.txfifo_st		= 0x114,
230*4882a593Smuzhiyun 	.txfifo_data	= 0x118,
231*4882a593Smuzhiyun 	.rx_dma_io_ctrl	= 0x120,
232*4882a593Smuzhiyun 	.rx_dma_io_len	= 0x124,
233*4882a593Smuzhiyun 	.rxfifo_ctrl	= 0x128,
234*4882a593Smuzhiyun 	.rxfifo_level_chk	= 0x12c,
235*4882a593Smuzhiyun 	.rxfifo_op		= 0x130,
236*4882a593Smuzhiyun 	.rxfifo_st		= 0x134,
237*4882a593Smuzhiyun 	.rxfifo_data	= 0x138,
238*4882a593Smuzhiyun 	.usp_mode1		= 0x0,
239*4882a593Smuzhiyun 	.usp_mode2		= 0x4,
240*4882a593Smuzhiyun 	.usp_tx_frame_ctrl	= 0x8,
241*4882a593Smuzhiyun 	.usp_rx_frame_ctrl	= 0xc,
242*4882a593Smuzhiyun 	.usp_pin_io_data	= 0x1c,
243*4882a593Smuzhiyun 	.usp_risc_dsp_mode	= 0x20,
244*4882a593Smuzhiyun 	.usp_async_param_reg	= 0x24,
245*4882a593Smuzhiyun 	.usp_irda_x_mode_div	= 0x28,
246*4882a593Smuzhiyun 	.usp_sm_cfg		= 0x2c,
247*4882a593Smuzhiyun 	.usp_int_en_clr		= 0x140,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun struct sirfsoc_spi {
251*4882a593Smuzhiyun 	struct spi_bitbang bitbang;
252*4882a593Smuzhiyun 	struct completion rx_done;
253*4882a593Smuzhiyun 	struct completion tx_done;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	void __iomem *base;
256*4882a593Smuzhiyun 	u32 ctrl_freq;  /* SPI controller clock speed */
257*4882a593Smuzhiyun 	struct clk *clk;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* rx & tx bufs from the spi_transfer */
260*4882a593Smuzhiyun 	const void *tx;
261*4882a593Smuzhiyun 	void *rx;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* place received word into rx buffer */
264*4882a593Smuzhiyun 	void (*rx_word) (struct sirfsoc_spi *);
265*4882a593Smuzhiyun 	/* get word from tx buffer for sending */
266*4882a593Smuzhiyun 	void (*tx_word) (struct sirfsoc_spi *);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* number of words left to be tranmitted/received */
269*4882a593Smuzhiyun 	unsigned int left_tx_word;
270*4882a593Smuzhiyun 	unsigned int left_rx_word;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* rx & tx DMA channels */
273*4882a593Smuzhiyun 	struct dma_chan *rx_chan;
274*4882a593Smuzhiyun 	struct dma_chan *tx_chan;
275*4882a593Smuzhiyun 	dma_addr_t src_start;
276*4882a593Smuzhiyun 	dma_addr_t dst_start;
277*4882a593Smuzhiyun 	int word_width; /* in bytes */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/*
280*4882a593Smuzhiyun 	 * if tx size is not more than 4 and rx size is NULL, use
281*4882a593Smuzhiyun 	 * command model
282*4882a593Smuzhiyun 	 */
283*4882a593Smuzhiyun 	bool	tx_by_cmd;
284*4882a593Smuzhiyun 	bool	hw_cs;
285*4882a593Smuzhiyun 	enum sirf_spi_type type;
286*4882a593Smuzhiyun 	const struct sirf_spi_register *regs;
287*4882a593Smuzhiyun 	unsigned int fifo_size;
288*4882a593Smuzhiyun 	/* fifo empty offset is (fifo full offset + 1)*/
289*4882a593Smuzhiyun 	unsigned int fifo_full_offset;
290*4882a593Smuzhiyun 	/* fifo_level_chk_mask is (fifo_size/4 - 1) */
291*4882a593Smuzhiyun 	unsigned int fifo_level_chk_mask;
292*4882a593Smuzhiyun 	unsigned int dat_max_frm_len;
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun struct sirf_spi_comp_data {
296*4882a593Smuzhiyun 	const struct sirf_spi_register *regs;
297*4882a593Smuzhiyun 	enum sirf_spi_type type;
298*4882a593Smuzhiyun 	unsigned int dat_max_frm_len;
299*4882a593Smuzhiyun 	unsigned int fifo_size;
300*4882a593Smuzhiyun 	void (*hwinit)(struct sirfsoc_spi *sspi);
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
sirfsoc_usp_hwinit(struct sirfsoc_spi * sspi)303*4882a593Smuzhiyun static void sirfsoc_usp_hwinit(struct sirfsoc_spi *sspi)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	/* reset USP and let USP can operate */
306*4882a593Smuzhiyun 	writel(readl(sspi->base + sspi->regs->usp_mode1) &
307*4882a593Smuzhiyun 		~SIRFSOC_USP_EN, sspi->base + sspi->regs->usp_mode1);
308*4882a593Smuzhiyun 	writel(readl(sspi->base + sspi->regs->usp_mode1) |
309*4882a593Smuzhiyun 		SIRFSOC_USP_EN, sspi->base + sspi->regs->usp_mode1);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
spi_sirfsoc_rx_word_u8(struct sirfsoc_spi * sspi)312*4882a593Smuzhiyun static void spi_sirfsoc_rx_word_u8(struct sirfsoc_spi *sspi)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	u32 data;
315*4882a593Smuzhiyun 	u8 *rx = sspi->rx;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	data = readl(sspi->base + sspi->regs->rxfifo_data);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (rx) {
320*4882a593Smuzhiyun 		*rx++ = (u8) data;
321*4882a593Smuzhiyun 		sspi->rx = rx;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	sspi->left_rx_word--;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
spi_sirfsoc_tx_word_u8(struct sirfsoc_spi * sspi)327*4882a593Smuzhiyun static void spi_sirfsoc_tx_word_u8(struct sirfsoc_spi *sspi)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	u32 data = 0;
330*4882a593Smuzhiyun 	const u8 *tx = sspi->tx;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (tx) {
333*4882a593Smuzhiyun 		data = *tx++;
334*4882a593Smuzhiyun 		sspi->tx = tx;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 	writel(data, sspi->base + sspi->regs->txfifo_data);
337*4882a593Smuzhiyun 	sspi->left_tx_word--;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
spi_sirfsoc_rx_word_u16(struct sirfsoc_spi * sspi)340*4882a593Smuzhiyun static void spi_sirfsoc_rx_word_u16(struct sirfsoc_spi *sspi)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	u32 data;
343*4882a593Smuzhiyun 	u16 *rx = sspi->rx;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	data = readl(sspi->base + sspi->regs->rxfifo_data);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (rx) {
348*4882a593Smuzhiyun 		*rx++ = (u16) data;
349*4882a593Smuzhiyun 		sspi->rx = rx;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	sspi->left_rx_word--;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
spi_sirfsoc_tx_word_u16(struct sirfsoc_spi * sspi)355*4882a593Smuzhiyun static void spi_sirfsoc_tx_word_u16(struct sirfsoc_spi *sspi)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	u32 data = 0;
358*4882a593Smuzhiyun 	const u16 *tx = sspi->tx;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (tx) {
361*4882a593Smuzhiyun 		data = *tx++;
362*4882a593Smuzhiyun 		sspi->tx = tx;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	writel(data, sspi->base + sspi->regs->txfifo_data);
366*4882a593Smuzhiyun 	sspi->left_tx_word--;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
spi_sirfsoc_rx_word_u32(struct sirfsoc_spi * sspi)369*4882a593Smuzhiyun static void spi_sirfsoc_rx_word_u32(struct sirfsoc_spi *sspi)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	u32 data;
372*4882a593Smuzhiyun 	u32 *rx = sspi->rx;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	data = readl(sspi->base + sspi->regs->rxfifo_data);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (rx) {
377*4882a593Smuzhiyun 		*rx++ = (u32) data;
378*4882a593Smuzhiyun 		sspi->rx = rx;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	sspi->left_rx_word--;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
spi_sirfsoc_tx_word_u32(struct sirfsoc_spi * sspi)385*4882a593Smuzhiyun static void spi_sirfsoc_tx_word_u32(struct sirfsoc_spi *sspi)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	u32 data = 0;
388*4882a593Smuzhiyun 	const u32 *tx = sspi->tx;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (tx) {
391*4882a593Smuzhiyun 		data = *tx++;
392*4882a593Smuzhiyun 		sspi->tx = tx;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	writel(data, sspi->base + sspi->regs->txfifo_data);
396*4882a593Smuzhiyun 	sspi->left_tx_word--;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
spi_sirfsoc_irq(int irq,void * dev_id)399*4882a593Smuzhiyun static irqreturn_t spi_sirfsoc_irq(int irq, void *dev_id)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi = dev_id;
402*4882a593Smuzhiyun 	u32 spi_stat;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	spi_stat = readl(sspi->base + sspi->regs->int_st);
405*4882a593Smuzhiyun 	if (sspi->tx_by_cmd && sspi->type == SIRF_REAL_SPI
406*4882a593Smuzhiyun 		&& (spi_stat & SIRFSOC_SPI_FRM_END)) {
407*4882a593Smuzhiyun 		complete(&sspi->tx_done);
408*4882a593Smuzhiyun 		writel(0x0, sspi->base + sspi->regs->int_en);
409*4882a593Smuzhiyun 		writel(readl(sspi->base + sspi->regs->int_st),
410*4882a593Smuzhiyun 				sspi->base + sspi->regs->int_st);
411*4882a593Smuzhiyun 		return IRQ_HANDLED;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	/* Error Conditions */
414*4882a593Smuzhiyun 	if (spi_stat & SIRFSOC_SPI_RX_OFLOW ||
415*4882a593Smuzhiyun 			spi_stat & SIRFSOC_SPI_TX_UFLOW) {
416*4882a593Smuzhiyun 		complete(&sspi->tx_done);
417*4882a593Smuzhiyun 		complete(&sspi->rx_done);
418*4882a593Smuzhiyun 		switch (sspi->type) {
419*4882a593Smuzhiyun 		case SIRF_REAL_SPI:
420*4882a593Smuzhiyun 		case SIRF_USP_SPI_P2:
421*4882a593Smuzhiyun 			writel(0x0, sspi->base + sspi->regs->int_en);
422*4882a593Smuzhiyun 			break;
423*4882a593Smuzhiyun 		case SIRF_USP_SPI_A7:
424*4882a593Smuzhiyun 			writel(~0UL, sspi->base + sspi->regs->usp_int_en_clr);
425*4882a593Smuzhiyun 			break;
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 		writel(readl(sspi->base + sspi->regs->int_st),
428*4882a593Smuzhiyun 				sspi->base + sspi->regs->int_st);
429*4882a593Smuzhiyun 		return IRQ_HANDLED;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	if (spi_stat & SIRFSOC_SPI_TXFIFO_EMPTY)
432*4882a593Smuzhiyun 		complete(&sspi->tx_done);
433*4882a593Smuzhiyun 	while (!(readl(sspi->base + sspi->regs->int_st) &
434*4882a593Smuzhiyun 		SIRFSOC_SPI_RX_IO_DMA))
435*4882a593Smuzhiyun 		cpu_relax();
436*4882a593Smuzhiyun 	complete(&sspi->rx_done);
437*4882a593Smuzhiyun 	switch (sspi->type) {
438*4882a593Smuzhiyun 	case SIRF_REAL_SPI:
439*4882a593Smuzhiyun 	case SIRF_USP_SPI_P2:
440*4882a593Smuzhiyun 		writel(0x0, sspi->base + sspi->regs->int_en);
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 	case SIRF_USP_SPI_A7:
443*4882a593Smuzhiyun 		writel(~0UL, sspi->base + sspi->regs->usp_int_en_clr);
444*4882a593Smuzhiyun 		break;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 	writel(readl(sspi->base + sspi->regs->int_st),
447*4882a593Smuzhiyun 			sspi->base + sspi->regs->int_st);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return IRQ_HANDLED;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
spi_sirfsoc_dma_fini_callback(void * data)452*4882a593Smuzhiyun static void spi_sirfsoc_dma_fini_callback(void *data)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct completion *dma_complete = data;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	complete(dma_complete);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
spi_sirfsoc_cmd_transfer(struct spi_device * spi,struct spi_transfer * t)459*4882a593Smuzhiyun static void spi_sirfsoc_cmd_transfer(struct spi_device *spi,
460*4882a593Smuzhiyun 	struct spi_transfer *t)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
463*4882a593Smuzhiyun 	int timeout = t->len * 10;
464*4882a593Smuzhiyun 	u32 cmd;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
467*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + sspi->regs->txfifo_op);
468*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_START, sspi->base + sspi->regs->txfifo_op);
469*4882a593Smuzhiyun 	memcpy(&cmd, sspi->tx, t->len);
470*4882a593Smuzhiyun 	if (sspi->word_width == 1 && !(spi->mode & SPI_LSB_FIRST))
471*4882a593Smuzhiyun 		cmd = cpu_to_be32(cmd) >>
472*4882a593Smuzhiyun 			((SIRFSOC_MAX_CMD_BYTES - t->len) * 8);
473*4882a593Smuzhiyun 	if (sspi->word_width == 2 && t->len == 4 &&
474*4882a593Smuzhiyun 			(!(spi->mode & SPI_LSB_FIRST)))
475*4882a593Smuzhiyun 		cmd = ((cmd & 0xffff) << 16) | (cmd >> 16);
476*4882a593Smuzhiyun 	writel(cmd, sspi->base + sspi->regs->spi_cmd);
477*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FRM_END_INT_EN,
478*4882a593Smuzhiyun 		sspi->base + sspi->regs->int_en);
479*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_CMD_TX_EN,
480*4882a593Smuzhiyun 		sspi->base + sspi->regs->tx_rx_en);
481*4882a593Smuzhiyun 	if (wait_for_completion_timeout(&sspi->tx_done, timeout) == 0) {
482*4882a593Smuzhiyun 		dev_err(&spi->dev, "cmd transfer timeout\n");
483*4882a593Smuzhiyun 		return;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 	sspi->left_rx_word -= t->len;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
spi_sirfsoc_dma_transfer(struct spi_device * spi,struct spi_transfer * t)488*4882a593Smuzhiyun static void spi_sirfsoc_dma_transfer(struct spi_device *spi,
489*4882a593Smuzhiyun 	struct spi_transfer *t)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
492*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *rx_desc, *tx_desc;
493*4882a593Smuzhiyun 	int timeout = t->len * 10;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
496*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + sspi->regs->rxfifo_op);
497*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + sspi->regs->txfifo_op);
498*4882a593Smuzhiyun 	switch (sspi->type) {
499*4882a593Smuzhiyun 	case SIRF_REAL_SPI:
500*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_FIFO_START,
501*4882a593Smuzhiyun 			sspi->base + sspi->regs->rxfifo_op);
502*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_FIFO_START,
503*4882a593Smuzhiyun 			sspi->base + sspi->regs->txfifo_op);
504*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->int_en);
505*4882a593Smuzhiyun 		break;
506*4882a593Smuzhiyun 	case SIRF_USP_SPI_P2:
507*4882a593Smuzhiyun 		writel(0x0, sspi->base + sspi->regs->rxfifo_op);
508*4882a593Smuzhiyun 		writel(0x0, sspi->base + sspi->regs->txfifo_op);
509*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->int_en);
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	case SIRF_USP_SPI_A7:
512*4882a593Smuzhiyun 		writel(0x0, sspi->base + sspi->regs->rxfifo_op);
513*4882a593Smuzhiyun 		writel(0x0, sspi->base + sspi->regs->txfifo_op);
514*4882a593Smuzhiyun 		writel(~0UL, sspi->base + sspi->regs->usp_int_en_clr);
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 	writel(readl(sspi->base + sspi->regs->int_st),
518*4882a593Smuzhiyun 		sspi->base + sspi->regs->int_st);
519*4882a593Smuzhiyun 	if (sspi->left_tx_word < sspi->dat_max_frm_len) {
520*4882a593Smuzhiyun 		switch (sspi->type) {
521*4882a593Smuzhiyun 		case SIRF_REAL_SPI:
522*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->spi_ctrl) |
523*4882a593Smuzhiyun 				SIRFSOC_SPI_ENA_AUTO_CLR |
524*4882a593Smuzhiyun 				SIRFSOC_SPI_MUL_DAT_MODE,
525*4882a593Smuzhiyun 				sspi->base + sspi->regs->spi_ctrl);
526*4882a593Smuzhiyun 			writel(sspi->left_tx_word - 1,
527*4882a593Smuzhiyun 				sspi->base + sspi->regs->tx_dma_io_len);
528*4882a593Smuzhiyun 			writel(sspi->left_tx_word - 1,
529*4882a593Smuzhiyun 				sspi->base + sspi->regs->rx_dma_io_len);
530*4882a593Smuzhiyun 			break;
531*4882a593Smuzhiyun 		case SIRF_USP_SPI_P2:
532*4882a593Smuzhiyun 		case SIRF_USP_SPI_A7:
533*4882a593Smuzhiyun 			/*USP simulate SPI, tx/rx_dma_io_len indicates bytes*/
534*4882a593Smuzhiyun 			writel(sspi->left_tx_word * sspi->word_width,
535*4882a593Smuzhiyun 				sspi->base + sspi->regs->tx_dma_io_len);
536*4882a593Smuzhiyun 			writel(sspi->left_tx_word * sspi->word_width,
537*4882a593Smuzhiyun 				sspi->base + sspi->regs->rx_dma_io_len);
538*4882a593Smuzhiyun 			break;
539*4882a593Smuzhiyun 		}
540*4882a593Smuzhiyun 	} else {
541*4882a593Smuzhiyun 		if (sspi->type == SIRF_REAL_SPI)
542*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->spi_ctrl),
543*4882a593Smuzhiyun 				sspi->base + sspi->regs->spi_ctrl);
544*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->tx_dma_io_len);
545*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->rx_dma_io_len);
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	sspi->dst_start = dma_map_single(&spi->dev, sspi->rx, t->len,
548*4882a593Smuzhiyun 					(t->tx_buf != t->rx_buf) ?
549*4882a593Smuzhiyun 					DMA_FROM_DEVICE : DMA_BIDIRECTIONAL);
550*4882a593Smuzhiyun 	rx_desc = dmaengine_prep_slave_single(sspi->rx_chan,
551*4882a593Smuzhiyun 		sspi->dst_start, t->len, DMA_DEV_TO_MEM,
552*4882a593Smuzhiyun 		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
553*4882a593Smuzhiyun 	rx_desc->callback = spi_sirfsoc_dma_fini_callback;
554*4882a593Smuzhiyun 	rx_desc->callback_param = &sspi->rx_done;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	sspi->src_start = dma_map_single(&spi->dev, (void *)sspi->tx, t->len,
557*4882a593Smuzhiyun 					(t->tx_buf != t->rx_buf) ?
558*4882a593Smuzhiyun 					DMA_TO_DEVICE : DMA_BIDIRECTIONAL);
559*4882a593Smuzhiyun 	tx_desc = dmaengine_prep_slave_single(sspi->tx_chan,
560*4882a593Smuzhiyun 		sspi->src_start, t->len, DMA_MEM_TO_DEV,
561*4882a593Smuzhiyun 		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
562*4882a593Smuzhiyun 	tx_desc->callback = spi_sirfsoc_dma_fini_callback;
563*4882a593Smuzhiyun 	tx_desc->callback_param = &sspi->tx_done;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	dmaengine_submit(tx_desc);
566*4882a593Smuzhiyun 	dmaengine_submit(rx_desc);
567*4882a593Smuzhiyun 	dma_async_issue_pending(sspi->tx_chan);
568*4882a593Smuzhiyun 	dma_async_issue_pending(sspi->rx_chan);
569*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN,
570*4882a593Smuzhiyun 			sspi->base + sspi->regs->tx_rx_en);
571*4882a593Smuzhiyun 	if (sspi->type == SIRF_USP_SPI_P2 ||
572*4882a593Smuzhiyun 		sspi->type == SIRF_USP_SPI_A7) {
573*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_FIFO_START,
574*4882a593Smuzhiyun 			sspi->base + sspi->regs->rxfifo_op);
575*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_FIFO_START,
576*4882a593Smuzhiyun 			sspi->base + sspi->regs->txfifo_op);
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 	if (wait_for_completion_timeout(&sspi->rx_done, timeout) == 0) {
579*4882a593Smuzhiyun 		dev_err(&spi->dev, "transfer timeout\n");
580*4882a593Smuzhiyun 		dmaengine_terminate_all(sspi->rx_chan);
581*4882a593Smuzhiyun 	} else
582*4882a593Smuzhiyun 		sspi->left_rx_word = 0;
583*4882a593Smuzhiyun 	/*
584*4882a593Smuzhiyun 	 * we only wait tx-done event if transferring by DMA. for PIO,
585*4882a593Smuzhiyun 	 * we get rx data by writing tx data, so if rx is done, tx has
586*4882a593Smuzhiyun 	 * done earlier
587*4882a593Smuzhiyun 	 */
588*4882a593Smuzhiyun 	if (wait_for_completion_timeout(&sspi->tx_done, timeout) == 0) {
589*4882a593Smuzhiyun 		dev_err(&spi->dev, "transfer timeout\n");
590*4882a593Smuzhiyun 		if (sspi->type == SIRF_USP_SPI_P2 ||
591*4882a593Smuzhiyun 			sspi->type == SIRF_USP_SPI_A7)
592*4882a593Smuzhiyun 			writel(0, sspi->base + sspi->regs->tx_rx_en);
593*4882a593Smuzhiyun 		dmaengine_terminate_all(sspi->tx_chan);
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 	dma_unmap_single(&spi->dev, sspi->src_start, t->len, DMA_TO_DEVICE);
596*4882a593Smuzhiyun 	dma_unmap_single(&spi->dev, sspi->dst_start, t->len, DMA_FROM_DEVICE);
597*4882a593Smuzhiyun 	/* TX, RX FIFO stop */
598*4882a593Smuzhiyun 	writel(0, sspi->base + sspi->regs->rxfifo_op);
599*4882a593Smuzhiyun 	writel(0, sspi->base + sspi->regs->txfifo_op);
600*4882a593Smuzhiyun 	if (sspi->left_tx_word >= sspi->dat_max_frm_len)
601*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->tx_rx_en);
602*4882a593Smuzhiyun 	if (sspi->type == SIRF_USP_SPI_P2 ||
603*4882a593Smuzhiyun 		sspi->type == SIRF_USP_SPI_A7)
604*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->tx_rx_en);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
spi_sirfsoc_pio_transfer(struct spi_device * spi,struct spi_transfer * t)607*4882a593Smuzhiyun static void spi_sirfsoc_pio_transfer(struct spi_device *spi,
608*4882a593Smuzhiyun 		struct spi_transfer *t)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
611*4882a593Smuzhiyun 	int timeout = t->len * 10;
612*4882a593Smuzhiyun 	unsigned int data_units;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
615*4882a593Smuzhiyun 	do {
616*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_FIFO_RESET,
617*4882a593Smuzhiyun 			sspi->base + sspi->regs->rxfifo_op);
618*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_FIFO_RESET,
619*4882a593Smuzhiyun 			sspi->base + sspi->regs->txfifo_op);
620*4882a593Smuzhiyun 		switch (sspi->type) {
621*4882a593Smuzhiyun 		case SIRF_USP_SPI_P2:
622*4882a593Smuzhiyun 			writel(0x0, sspi->base + sspi->regs->rxfifo_op);
623*4882a593Smuzhiyun 			writel(0x0, sspi->base + sspi->regs->txfifo_op);
624*4882a593Smuzhiyun 			writel(0, sspi->base + sspi->regs->int_en);
625*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->int_st),
626*4882a593Smuzhiyun 				sspi->base + sspi->regs->int_st);
627*4882a593Smuzhiyun 			writel(min((sspi->left_tx_word * sspi->word_width),
628*4882a593Smuzhiyun 				sspi->fifo_size),
629*4882a593Smuzhiyun 				sspi->base + sspi->regs->tx_dma_io_len);
630*4882a593Smuzhiyun 			writel(min((sspi->left_rx_word * sspi->word_width),
631*4882a593Smuzhiyun 				sspi->fifo_size),
632*4882a593Smuzhiyun 				sspi->base + sspi->regs->rx_dma_io_len);
633*4882a593Smuzhiyun 			break;
634*4882a593Smuzhiyun 		case SIRF_USP_SPI_A7:
635*4882a593Smuzhiyun 			writel(0x0, sspi->base + sspi->regs->rxfifo_op);
636*4882a593Smuzhiyun 			writel(0x0, sspi->base + sspi->regs->txfifo_op);
637*4882a593Smuzhiyun 			writel(~0UL, sspi->base + sspi->regs->usp_int_en_clr);
638*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->int_st),
639*4882a593Smuzhiyun 				sspi->base + sspi->regs->int_st);
640*4882a593Smuzhiyun 			writel(min((sspi->left_tx_word * sspi->word_width),
641*4882a593Smuzhiyun 				sspi->fifo_size),
642*4882a593Smuzhiyun 				sspi->base + sspi->regs->tx_dma_io_len);
643*4882a593Smuzhiyun 			writel(min((sspi->left_rx_word * sspi->word_width),
644*4882a593Smuzhiyun 				sspi->fifo_size),
645*4882a593Smuzhiyun 				sspi->base + sspi->regs->rx_dma_io_len);
646*4882a593Smuzhiyun 			break;
647*4882a593Smuzhiyun 		case SIRF_REAL_SPI:
648*4882a593Smuzhiyun 			writel(SIRFSOC_SPI_FIFO_START,
649*4882a593Smuzhiyun 				sspi->base + sspi->regs->rxfifo_op);
650*4882a593Smuzhiyun 			writel(SIRFSOC_SPI_FIFO_START,
651*4882a593Smuzhiyun 				sspi->base + sspi->regs->txfifo_op);
652*4882a593Smuzhiyun 			writel(0, sspi->base + sspi->regs->int_en);
653*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->int_st),
654*4882a593Smuzhiyun 				sspi->base + sspi->regs->int_st);
655*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->spi_ctrl) |
656*4882a593Smuzhiyun 				SIRFSOC_SPI_MUL_DAT_MODE |
657*4882a593Smuzhiyun 				SIRFSOC_SPI_ENA_AUTO_CLR,
658*4882a593Smuzhiyun 				sspi->base + sspi->regs->spi_ctrl);
659*4882a593Smuzhiyun 			data_units = sspi->fifo_size / sspi->word_width;
660*4882a593Smuzhiyun 			writel(min(sspi->left_tx_word, data_units) - 1,
661*4882a593Smuzhiyun 				sspi->base + sspi->regs->tx_dma_io_len);
662*4882a593Smuzhiyun 			writel(min(sspi->left_rx_word, data_units) - 1,
663*4882a593Smuzhiyun 				sspi->base + sspi->regs->rx_dma_io_len);
664*4882a593Smuzhiyun 			break;
665*4882a593Smuzhiyun 		}
666*4882a593Smuzhiyun 		while (!((readl(sspi->base + sspi->regs->txfifo_st)
667*4882a593Smuzhiyun 			& SIRFSOC_SPI_FIFO_FULL_MASK(sspi))) &&
668*4882a593Smuzhiyun 			sspi->left_tx_word)
669*4882a593Smuzhiyun 			sspi->tx_word(sspi);
670*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN |
671*4882a593Smuzhiyun 			SIRFSOC_SPI_TX_UFLOW_INT_EN |
672*4882a593Smuzhiyun 			SIRFSOC_SPI_RX_OFLOW_INT_EN |
673*4882a593Smuzhiyun 			SIRFSOC_SPI_RX_IO_DMA_INT_EN,
674*4882a593Smuzhiyun 			sspi->base + sspi->regs->int_en);
675*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN,
676*4882a593Smuzhiyun 			sspi->base + sspi->regs->tx_rx_en);
677*4882a593Smuzhiyun 		if (sspi->type == SIRF_USP_SPI_P2 ||
678*4882a593Smuzhiyun 			sspi->type == SIRF_USP_SPI_A7) {
679*4882a593Smuzhiyun 			writel(SIRFSOC_SPI_FIFO_START,
680*4882a593Smuzhiyun 				sspi->base + sspi->regs->rxfifo_op);
681*4882a593Smuzhiyun 			writel(SIRFSOC_SPI_FIFO_START,
682*4882a593Smuzhiyun 				sspi->base + sspi->regs->txfifo_op);
683*4882a593Smuzhiyun 		}
684*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&sspi->tx_done, timeout) ||
685*4882a593Smuzhiyun 			!wait_for_completion_timeout(&sspi->rx_done, timeout)) {
686*4882a593Smuzhiyun 			dev_err(&spi->dev, "transfer timeout\n");
687*4882a593Smuzhiyun 			if (sspi->type == SIRF_USP_SPI_P2 ||
688*4882a593Smuzhiyun 				sspi->type == SIRF_USP_SPI_A7)
689*4882a593Smuzhiyun 				writel(0, sspi->base + sspi->regs->tx_rx_en);
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 		while (!((readl(sspi->base + sspi->regs->rxfifo_st)
693*4882a593Smuzhiyun 			& SIRFSOC_SPI_FIFO_EMPTY_MASK(sspi))) &&
694*4882a593Smuzhiyun 			sspi->left_rx_word)
695*4882a593Smuzhiyun 			sspi->rx_word(sspi);
696*4882a593Smuzhiyun 		if (sspi->type == SIRF_USP_SPI_P2 ||
697*4882a593Smuzhiyun 			sspi->type == SIRF_USP_SPI_A7)
698*4882a593Smuzhiyun 			writel(0, sspi->base + sspi->regs->tx_rx_en);
699*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->rxfifo_op);
700*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->txfifo_op);
701*4882a593Smuzhiyun 	} while (sspi->left_tx_word != 0 || sspi->left_rx_word != 0);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
spi_sirfsoc_transfer(struct spi_device * spi,struct spi_transfer * t)704*4882a593Smuzhiyun static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
709*4882a593Smuzhiyun 	sspi->tx = t->tx_buf;
710*4882a593Smuzhiyun 	sspi->rx = t->rx_buf;
711*4882a593Smuzhiyun 	sspi->left_tx_word = sspi->left_rx_word = t->len / sspi->word_width;
712*4882a593Smuzhiyun 	reinit_completion(&sspi->rx_done);
713*4882a593Smuzhiyun 	reinit_completion(&sspi->tx_done);
714*4882a593Smuzhiyun 	/*
715*4882a593Smuzhiyun 	 * in the transfer, if transfer data using command register with rx_buf
716*4882a593Smuzhiyun 	 * null, just fill command data into command register and wait for its
717*4882a593Smuzhiyun 	 * completion.
718*4882a593Smuzhiyun 	 */
719*4882a593Smuzhiyun 	if (sspi->type == SIRF_REAL_SPI && sspi->tx_by_cmd)
720*4882a593Smuzhiyun 		spi_sirfsoc_cmd_transfer(spi, t);
721*4882a593Smuzhiyun 	else if (IS_DMA_VALID(t))
722*4882a593Smuzhiyun 		spi_sirfsoc_dma_transfer(spi, t);
723*4882a593Smuzhiyun 	else
724*4882a593Smuzhiyun 		spi_sirfsoc_pio_transfer(spi, t);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return t->len - sspi->left_rx_word * sspi->word_width;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
spi_sirfsoc_chipselect(struct spi_device * spi,int value)729*4882a593Smuzhiyun static void spi_sirfsoc_chipselect(struct spi_device *spi, int value)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi = spi_master_get_devdata(spi->master);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (sspi->hw_cs) {
734*4882a593Smuzhiyun 		u32 regval;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		switch (sspi->type) {
737*4882a593Smuzhiyun 		case SIRF_REAL_SPI:
738*4882a593Smuzhiyun 			regval = readl(sspi->base + sspi->regs->spi_ctrl);
739*4882a593Smuzhiyun 			switch (value) {
740*4882a593Smuzhiyun 			case BITBANG_CS_ACTIVE:
741*4882a593Smuzhiyun 				if (spi->mode & SPI_CS_HIGH)
742*4882a593Smuzhiyun 					regval |= SIRFSOC_SPI_CS_IO_OUT;
743*4882a593Smuzhiyun 				else
744*4882a593Smuzhiyun 					regval &= ~SIRFSOC_SPI_CS_IO_OUT;
745*4882a593Smuzhiyun 				break;
746*4882a593Smuzhiyun 			case BITBANG_CS_INACTIVE:
747*4882a593Smuzhiyun 				if (spi->mode & SPI_CS_HIGH)
748*4882a593Smuzhiyun 					regval &= ~SIRFSOC_SPI_CS_IO_OUT;
749*4882a593Smuzhiyun 				else
750*4882a593Smuzhiyun 					regval |= SIRFSOC_SPI_CS_IO_OUT;
751*4882a593Smuzhiyun 				break;
752*4882a593Smuzhiyun 			}
753*4882a593Smuzhiyun 			writel(regval, sspi->base + sspi->regs->spi_ctrl);
754*4882a593Smuzhiyun 			break;
755*4882a593Smuzhiyun 		case SIRF_USP_SPI_P2:
756*4882a593Smuzhiyun 		case SIRF_USP_SPI_A7:
757*4882a593Smuzhiyun 			regval = readl(sspi->base +
758*4882a593Smuzhiyun 					sspi->regs->usp_pin_io_data);
759*4882a593Smuzhiyun 			switch (value) {
760*4882a593Smuzhiyun 			case BITBANG_CS_ACTIVE:
761*4882a593Smuzhiyun 				if (spi->mode & SPI_CS_HIGH)
762*4882a593Smuzhiyun 					regval |= SIRFSOC_USP_CS_HIGH_VALUE;
763*4882a593Smuzhiyun 				else
764*4882a593Smuzhiyun 					regval &= ~(SIRFSOC_USP_CS_HIGH_VALUE);
765*4882a593Smuzhiyun 				break;
766*4882a593Smuzhiyun 			case BITBANG_CS_INACTIVE:
767*4882a593Smuzhiyun 				if (spi->mode & SPI_CS_HIGH)
768*4882a593Smuzhiyun 					regval &= ~(SIRFSOC_USP_CS_HIGH_VALUE);
769*4882a593Smuzhiyun 				else
770*4882a593Smuzhiyun 					regval |= SIRFSOC_USP_CS_HIGH_VALUE;
771*4882a593Smuzhiyun 				break;
772*4882a593Smuzhiyun 			}
773*4882a593Smuzhiyun 			writel(regval,
774*4882a593Smuzhiyun 				sspi->base + sspi->regs->usp_pin_io_data);
775*4882a593Smuzhiyun 			break;
776*4882a593Smuzhiyun 		}
777*4882a593Smuzhiyun 	} else {
778*4882a593Smuzhiyun 		switch (value) {
779*4882a593Smuzhiyun 		case BITBANG_CS_ACTIVE:
780*4882a593Smuzhiyun 			gpio_direction_output(spi->cs_gpio,
781*4882a593Smuzhiyun 					spi->mode & SPI_CS_HIGH ? 1 : 0);
782*4882a593Smuzhiyun 			break;
783*4882a593Smuzhiyun 		case BITBANG_CS_INACTIVE:
784*4882a593Smuzhiyun 			gpio_direction_output(spi->cs_gpio,
785*4882a593Smuzhiyun 					spi->mode & SPI_CS_HIGH ? 0 : 1);
786*4882a593Smuzhiyun 			break;
787*4882a593Smuzhiyun 		}
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
spi_sirfsoc_config_mode(struct spi_device * spi)791*4882a593Smuzhiyun static int spi_sirfsoc_config_mode(struct spi_device *spi)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
794*4882a593Smuzhiyun 	u32 regval, usp_mode1;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
797*4882a593Smuzhiyun 	regval = readl(sspi->base + sspi->regs->spi_ctrl);
798*4882a593Smuzhiyun 	usp_mode1 = readl(sspi->base + sspi->regs->usp_mode1);
799*4882a593Smuzhiyun 	if (!(spi->mode & SPI_CS_HIGH)) {
800*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_CS_IDLE_STAT;
801*4882a593Smuzhiyun 		usp_mode1 &= ~SIRFSOC_USP_CS_HIGH_VALID;
802*4882a593Smuzhiyun 	} else {
803*4882a593Smuzhiyun 		regval &= ~SIRFSOC_SPI_CS_IDLE_STAT;
804*4882a593Smuzhiyun 		usp_mode1 |= SIRFSOC_USP_CS_HIGH_VALID;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 	if (!(spi->mode & SPI_LSB_FIRST)) {
807*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_TRAN_MSB;
808*4882a593Smuzhiyun 		usp_mode1 &= ~SIRFSOC_USP_LSB;
809*4882a593Smuzhiyun 	} else {
810*4882a593Smuzhiyun 		regval &= ~SIRFSOC_SPI_TRAN_MSB;
811*4882a593Smuzhiyun 		usp_mode1 |= SIRFSOC_USP_LSB;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 	if (spi->mode & SPI_CPOL) {
814*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_CLK_IDLE_STAT;
815*4882a593Smuzhiyun 		usp_mode1 |= SIRFSOC_USP_SCLK_IDLE_STAT;
816*4882a593Smuzhiyun 	} else {
817*4882a593Smuzhiyun 		regval &= ~SIRFSOC_SPI_CLK_IDLE_STAT;
818*4882a593Smuzhiyun 		usp_mode1 &= ~SIRFSOC_USP_SCLK_IDLE_STAT;
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 	/*
821*4882a593Smuzhiyun 	 * Data should be driven at least 1/2 cycle before the fetch edge
822*4882a593Smuzhiyun 	 * to make sure that data gets stable at the fetch edge.
823*4882a593Smuzhiyun 	 */
824*4882a593Smuzhiyun 	if (((spi->mode & SPI_CPOL) && (spi->mode & SPI_CPHA)) ||
825*4882a593Smuzhiyun 	    (!(spi->mode & SPI_CPOL) && !(spi->mode & SPI_CPHA))) {
826*4882a593Smuzhiyun 		regval &= ~SIRFSOC_SPI_DRV_POS_EDGE;
827*4882a593Smuzhiyun 		usp_mode1 |= (SIRFSOC_USP_TXD_FALLING_EDGE |
828*4882a593Smuzhiyun 				SIRFSOC_USP_RXD_FALLING_EDGE);
829*4882a593Smuzhiyun 	} else {
830*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_DRV_POS_EDGE;
831*4882a593Smuzhiyun 		usp_mode1 &= ~(SIRFSOC_USP_RXD_FALLING_EDGE |
832*4882a593Smuzhiyun 				SIRFSOC_USP_TXD_FALLING_EDGE);
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 	writel((SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(sspi, sspi->fifo_size - 2) <<
835*4882a593Smuzhiyun 		SIRFSOC_SPI_FIFO_SC_OFFSET) |
836*4882a593Smuzhiyun 		(SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(sspi, sspi->fifo_size / 2) <<
837*4882a593Smuzhiyun 		SIRFSOC_SPI_FIFO_LC_OFFSET) |
838*4882a593Smuzhiyun 		(SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(sspi, 2) <<
839*4882a593Smuzhiyun 		SIRFSOC_SPI_FIFO_HC_OFFSET),
840*4882a593Smuzhiyun 		sspi->base + sspi->regs->txfifo_level_chk);
841*4882a593Smuzhiyun 	writel((SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(sspi, 2) <<
842*4882a593Smuzhiyun 		SIRFSOC_SPI_FIFO_SC_OFFSET) |
843*4882a593Smuzhiyun 		(SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(sspi, sspi->fifo_size / 2) <<
844*4882a593Smuzhiyun 		SIRFSOC_SPI_FIFO_LC_OFFSET) |
845*4882a593Smuzhiyun 		(SIRFSOC_SPI_FIFO_LEVEL_CHK_MASK(sspi, sspi->fifo_size - 2) <<
846*4882a593Smuzhiyun 		SIRFSOC_SPI_FIFO_HC_OFFSET),
847*4882a593Smuzhiyun 		sspi->base + sspi->regs->rxfifo_level_chk);
848*4882a593Smuzhiyun 	/*
849*4882a593Smuzhiyun 	 * it should never set to hardware cs mode because in hardware cs mode,
850*4882a593Smuzhiyun 	 * cs signal can't controlled by driver.
851*4882a593Smuzhiyun 	 */
852*4882a593Smuzhiyun 	switch (sspi->type) {
853*4882a593Smuzhiyun 	case SIRF_REAL_SPI:
854*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_CS_IO_MODE;
855*4882a593Smuzhiyun 		writel(regval, sspi->base + sspi->regs->spi_ctrl);
856*4882a593Smuzhiyun 		break;
857*4882a593Smuzhiyun 	case SIRF_USP_SPI_P2:
858*4882a593Smuzhiyun 	case SIRF_USP_SPI_A7:
859*4882a593Smuzhiyun 		usp_mode1 |= SIRFSOC_USP_SYNC_MODE;
860*4882a593Smuzhiyun 		usp_mode1 |= SIRFSOC_USP_TFS_IO_MODE;
861*4882a593Smuzhiyun 		usp_mode1 &= ~SIRFSOC_USP_TFS_IO_INPUT;
862*4882a593Smuzhiyun 		writel(usp_mode1, sspi->base + sspi->regs->usp_mode1);
863*4882a593Smuzhiyun 		break;
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun static int
spi_sirfsoc_setup_transfer(struct spi_device * spi,struct spi_transfer * t)870*4882a593Smuzhiyun spi_sirfsoc_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
873*4882a593Smuzhiyun 	u8 bits_per_word = 0;
874*4882a593Smuzhiyun 	int hz = 0;
875*4882a593Smuzhiyun 	u32 regval, txfifo_ctrl, rxfifo_ctrl, tx_frm_ctl, rx_frm_ctl, usp_mode2;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
880*4882a593Smuzhiyun 	hz = t && t->speed_hz ? t->speed_hz : spi->max_speed_hz;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	usp_mode2 = regval = (sspi->ctrl_freq / (2 * hz)) - 1;
883*4882a593Smuzhiyun 	if (regval > 0xFFFF || regval < 0) {
884*4882a593Smuzhiyun 		dev_err(&spi->dev, "Speed %d not supported\n", hz);
885*4882a593Smuzhiyun 		return -EINVAL;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 	switch (bits_per_word) {
888*4882a593Smuzhiyun 	case 8:
889*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_8;
890*4882a593Smuzhiyun 		sspi->rx_word = spi_sirfsoc_rx_word_u8;
891*4882a593Smuzhiyun 		sspi->tx_word = spi_sirfsoc_tx_word_u8;
892*4882a593Smuzhiyun 		break;
893*4882a593Smuzhiyun 	case 12:
894*4882a593Smuzhiyun 	case 16:
895*4882a593Smuzhiyun 		regval |= (bits_per_word ==  12) ?
896*4882a593Smuzhiyun 			SIRFSOC_SPI_TRAN_DAT_FORMAT_12 :
897*4882a593Smuzhiyun 			SIRFSOC_SPI_TRAN_DAT_FORMAT_16;
898*4882a593Smuzhiyun 		sspi->rx_word = spi_sirfsoc_rx_word_u16;
899*4882a593Smuzhiyun 		sspi->tx_word = spi_sirfsoc_tx_word_u16;
900*4882a593Smuzhiyun 		break;
901*4882a593Smuzhiyun 	case 32:
902*4882a593Smuzhiyun 		regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_32;
903*4882a593Smuzhiyun 		sspi->rx_word = spi_sirfsoc_rx_word_u32;
904*4882a593Smuzhiyun 		sspi->tx_word = spi_sirfsoc_tx_word_u32;
905*4882a593Smuzhiyun 		break;
906*4882a593Smuzhiyun 	default:
907*4882a593Smuzhiyun 		dev_err(&spi->dev, "bpw %d not supported\n", bits_per_word);
908*4882a593Smuzhiyun 		return -EINVAL;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 	sspi->word_width = DIV_ROUND_UP(bits_per_word, 8);
911*4882a593Smuzhiyun 	txfifo_ctrl = (((sspi->fifo_size / 2) &
912*4882a593Smuzhiyun 			SIRFSOC_SPI_FIFO_THD_MASK(sspi))
913*4882a593Smuzhiyun 			<< SIRFSOC_SPI_FIFO_THD_OFFSET) |
914*4882a593Smuzhiyun 			(sspi->word_width >> 1);
915*4882a593Smuzhiyun 	rxfifo_ctrl = (((sspi->fifo_size / 2) &
916*4882a593Smuzhiyun 			SIRFSOC_SPI_FIFO_THD_MASK(sspi))
917*4882a593Smuzhiyun 			<< SIRFSOC_SPI_FIFO_THD_OFFSET) |
918*4882a593Smuzhiyun 			(sspi->word_width >> 1);
919*4882a593Smuzhiyun 	writel(txfifo_ctrl, sspi->base + sspi->regs->txfifo_ctrl);
920*4882a593Smuzhiyun 	writel(rxfifo_ctrl, sspi->base + sspi->regs->rxfifo_ctrl);
921*4882a593Smuzhiyun 	if (sspi->type == SIRF_USP_SPI_P2 ||
922*4882a593Smuzhiyun 		sspi->type == SIRF_USP_SPI_A7) {
923*4882a593Smuzhiyun 		tx_frm_ctl = 0;
924*4882a593Smuzhiyun 		tx_frm_ctl |= ((bits_per_word - 1) & SIRFSOC_USP_TX_DATA_MASK)
925*4882a593Smuzhiyun 				<< SIRFSOC_USP_TX_DATA_OFFSET;
926*4882a593Smuzhiyun 		tx_frm_ctl |= ((bits_per_word + 1 + SIRFSOC_USP_TXD_DELAY_LEN
927*4882a593Smuzhiyun 				- 1) & SIRFSOC_USP_TX_SYNC_MASK) <<
928*4882a593Smuzhiyun 				SIRFSOC_USP_TX_SYNC_OFFSET;
929*4882a593Smuzhiyun 		tx_frm_ctl |= ((bits_per_word + 1 + SIRFSOC_USP_TXD_DELAY_LEN
930*4882a593Smuzhiyun 				+ 2 - 1) & SIRFSOC_USP_TX_FRAME_MASK) <<
931*4882a593Smuzhiyun 				SIRFSOC_USP_TX_FRAME_OFFSET;
932*4882a593Smuzhiyun 		tx_frm_ctl |= ((bits_per_word - 1) &
933*4882a593Smuzhiyun 				SIRFSOC_USP_TX_SHIFTER_MASK) <<
934*4882a593Smuzhiyun 				SIRFSOC_USP_TX_SHIFTER_OFFSET;
935*4882a593Smuzhiyun 		rx_frm_ctl = 0;
936*4882a593Smuzhiyun 		rx_frm_ctl |= ((bits_per_word - 1) & SIRFSOC_USP_RX_DATA_MASK)
937*4882a593Smuzhiyun 				<< SIRFSOC_USP_RX_DATA_OFFSET;
938*4882a593Smuzhiyun 		rx_frm_ctl |= ((bits_per_word + 1 + SIRFSOC_USP_RXD_DELAY_LEN
939*4882a593Smuzhiyun 				+ 2 - 1) & SIRFSOC_USP_RX_FRAME_MASK) <<
940*4882a593Smuzhiyun 				SIRFSOC_USP_RX_FRAME_OFFSET;
941*4882a593Smuzhiyun 		rx_frm_ctl |= ((bits_per_word - 1)
942*4882a593Smuzhiyun 				& SIRFSOC_USP_RX_SHIFTER_MASK) <<
943*4882a593Smuzhiyun 				SIRFSOC_USP_RX_SHIFTER_OFFSET;
944*4882a593Smuzhiyun 		writel(tx_frm_ctl | (((usp_mode2 >> 10) &
945*4882a593Smuzhiyun 			SIRFSOC_USP_CLK_10_11_MASK) <<
946*4882a593Smuzhiyun 			SIRFSOC_USP_CLK_10_11_OFFSET),
947*4882a593Smuzhiyun 			sspi->base + sspi->regs->usp_tx_frame_ctrl);
948*4882a593Smuzhiyun 		writel(rx_frm_ctl | (((usp_mode2 >> 12) &
949*4882a593Smuzhiyun 			SIRFSOC_USP_CLK_12_15_MASK) <<
950*4882a593Smuzhiyun 			SIRFSOC_USP_CLK_12_15_OFFSET),
951*4882a593Smuzhiyun 			sspi->base + sspi->regs->usp_rx_frame_ctrl);
952*4882a593Smuzhiyun 		writel(readl(sspi->base + sspi->regs->usp_mode2) |
953*4882a593Smuzhiyun 			((usp_mode2 & SIRFSOC_USP_CLK_DIVISOR_MASK) <<
954*4882a593Smuzhiyun 			SIRFSOC_USP_CLK_DIVISOR_OFFSET) |
955*4882a593Smuzhiyun 			(SIRFSOC_USP_RXD_DELAY_LEN <<
956*4882a593Smuzhiyun 			 SIRFSOC_USP_RXD_DELAY_OFFSET) |
957*4882a593Smuzhiyun 			(SIRFSOC_USP_TXD_DELAY_LEN <<
958*4882a593Smuzhiyun 			 SIRFSOC_USP_TXD_DELAY_OFFSET),
959*4882a593Smuzhiyun 			sspi->base + sspi->regs->usp_mode2);
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 	if (sspi->type == SIRF_REAL_SPI)
962*4882a593Smuzhiyun 		writel(regval, sspi->base + sspi->regs->spi_ctrl);
963*4882a593Smuzhiyun 	spi_sirfsoc_config_mode(spi);
964*4882a593Smuzhiyun 	if (sspi->type == SIRF_REAL_SPI) {
965*4882a593Smuzhiyun 		if (t && t->tx_buf && !t->rx_buf &&
966*4882a593Smuzhiyun 			(t->len <= SIRFSOC_MAX_CMD_BYTES)) {
967*4882a593Smuzhiyun 			sspi->tx_by_cmd = true;
968*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->spi_ctrl) |
969*4882a593Smuzhiyun 				(SIRFSOC_SPI_CMD_BYTE_NUM((t->len - 1)) |
970*4882a593Smuzhiyun 				SIRFSOC_SPI_CMD_MODE),
971*4882a593Smuzhiyun 				sspi->base + sspi->regs->spi_ctrl);
972*4882a593Smuzhiyun 		} else {
973*4882a593Smuzhiyun 			sspi->tx_by_cmd = false;
974*4882a593Smuzhiyun 			writel(readl(sspi->base + sspi->regs->spi_ctrl) &
975*4882a593Smuzhiyun 				~SIRFSOC_SPI_CMD_MODE,
976*4882a593Smuzhiyun 				sspi->base + sspi->regs->spi_ctrl);
977*4882a593Smuzhiyun 		}
978*4882a593Smuzhiyun 	}
979*4882a593Smuzhiyun 	if (IS_DMA_VALID(t)) {
980*4882a593Smuzhiyun 		/* Enable DMA mode for RX, TX */
981*4882a593Smuzhiyun 		writel(0, sspi->base + sspi->regs->tx_dma_io_ctrl);
982*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_RX_DMA_FLUSH,
983*4882a593Smuzhiyun 			sspi->base + sspi->regs->rx_dma_io_ctrl);
984*4882a593Smuzhiyun 	} else {
985*4882a593Smuzhiyun 		/* Enable IO mode for RX, TX */
986*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_IO_MODE_SEL,
987*4882a593Smuzhiyun 			sspi->base + sspi->regs->tx_dma_io_ctrl);
988*4882a593Smuzhiyun 		writel(SIRFSOC_SPI_IO_MODE_SEL,
989*4882a593Smuzhiyun 			sspi->base + sspi->regs->rx_dma_io_ctrl);
990*4882a593Smuzhiyun 	}
991*4882a593Smuzhiyun 	return 0;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
spi_sirfsoc_setup(struct spi_device * spi)994*4882a593Smuzhiyun static int spi_sirfsoc_setup(struct spi_device *spi)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
997*4882a593Smuzhiyun 	int ret = 0;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(spi->master);
1000*4882a593Smuzhiyun 	if (spi->cs_gpio == -ENOENT)
1001*4882a593Smuzhiyun 		sspi->hw_cs = true;
1002*4882a593Smuzhiyun 	else {
1003*4882a593Smuzhiyun 		sspi->hw_cs = false;
1004*4882a593Smuzhiyun 		if (!spi_get_ctldata(spi)) {
1005*4882a593Smuzhiyun 			void *cs = kmalloc(sizeof(int), GFP_KERNEL);
1006*4882a593Smuzhiyun 			if (!cs) {
1007*4882a593Smuzhiyun 				ret = -ENOMEM;
1008*4882a593Smuzhiyun 				goto exit;
1009*4882a593Smuzhiyun 			}
1010*4882a593Smuzhiyun 			ret = gpio_is_valid(spi->cs_gpio);
1011*4882a593Smuzhiyun 			if (!ret) {
1012*4882a593Smuzhiyun 				dev_err(&spi->dev, "no valid gpio\n");
1013*4882a593Smuzhiyun 				ret = -ENOENT;
1014*4882a593Smuzhiyun 				goto exit;
1015*4882a593Smuzhiyun 			}
1016*4882a593Smuzhiyun 			ret = gpio_request(spi->cs_gpio, DRIVER_NAME);
1017*4882a593Smuzhiyun 			if (ret) {
1018*4882a593Smuzhiyun 				dev_err(&spi->dev, "failed to request gpio\n");
1019*4882a593Smuzhiyun 				goto exit;
1020*4882a593Smuzhiyun 			}
1021*4882a593Smuzhiyun 			spi_set_ctldata(spi, cs);
1022*4882a593Smuzhiyun 		}
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 	spi_sirfsoc_config_mode(spi);
1025*4882a593Smuzhiyun 	spi_sirfsoc_chipselect(spi, BITBANG_CS_INACTIVE);
1026*4882a593Smuzhiyun exit:
1027*4882a593Smuzhiyun 	return ret;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun 
spi_sirfsoc_cleanup(struct spi_device * spi)1030*4882a593Smuzhiyun static void spi_sirfsoc_cleanup(struct spi_device *spi)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	if (spi_get_ctldata(spi)) {
1033*4882a593Smuzhiyun 		gpio_free(spi->cs_gpio);
1034*4882a593Smuzhiyun 		kfree(spi_get_ctldata(spi));
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun static const struct sirf_spi_comp_data sirf_real_spi = {
1039*4882a593Smuzhiyun 	.regs = &real_spi_register,
1040*4882a593Smuzhiyun 	.type = SIRF_REAL_SPI,
1041*4882a593Smuzhiyun 	.dat_max_frm_len = 64 * 1024,
1042*4882a593Smuzhiyun 	.fifo_size = 256,
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun static const struct sirf_spi_comp_data sirf_usp_spi_p2 = {
1046*4882a593Smuzhiyun 	.regs = &usp_spi_register,
1047*4882a593Smuzhiyun 	.type = SIRF_USP_SPI_P2,
1048*4882a593Smuzhiyun 	.dat_max_frm_len = 1024 * 1024,
1049*4882a593Smuzhiyun 	.fifo_size = 128,
1050*4882a593Smuzhiyun 	.hwinit = sirfsoc_usp_hwinit,
1051*4882a593Smuzhiyun };
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static const struct sirf_spi_comp_data sirf_usp_spi_a7 = {
1054*4882a593Smuzhiyun 	.regs = &usp_spi_register,
1055*4882a593Smuzhiyun 	.type = SIRF_USP_SPI_A7,
1056*4882a593Smuzhiyun 	.dat_max_frm_len = 1024 * 1024,
1057*4882a593Smuzhiyun 	.fifo_size = 512,
1058*4882a593Smuzhiyun 	.hwinit = sirfsoc_usp_hwinit,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun static const struct of_device_id spi_sirfsoc_of_match[] = {
1062*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-spi", .data = &sirf_real_spi},
1063*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-usp-spi", .data = &sirf_usp_spi_p2},
1064*4882a593Smuzhiyun 	{ .compatible = "sirf,atlas7-usp-spi", .data = &sirf_usp_spi_a7},
1065*4882a593Smuzhiyun 	{}
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, spi_sirfsoc_of_match);
1068*4882a593Smuzhiyun 
spi_sirfsoc_probe(struct platform_device * pdev)1069*4882a593Smuzhiyun static int spi_sirfsoc_probe(struct platform_device *pdev)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
1072*4882a593Smuzhiyun 	struct spi_master *master;
1073*4882a593Smuzhiyun 	const struct sirf_spi_comp_data *spi_comp_data;
1074*4882a593Smuzhiyun 	int irq;
1075*4882a593Smuzhiyun 	int ret;
1076*4882a593Smuzhiyun 	const struct of_device_id *match;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	ret = device_reset(&pdev->dev);
1079*4882a593Smuzhiyun 	if (ret) {
1080*4882a593Smuzhiyun 		dev_err(&pdev->dev, "SPI reset failed!\n");
1081*4882a593Smuzhiyun 		return ret;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof(*sspi));
1085*4882a593Smuzhiyun 	if (!master) {
1086*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to allocate SPI master\n");
1087*4882a593Smuzhiyun 		return -ENOMEM;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 	match = of_match_node(spi_sirfsoc_of_match, pdev->dev.of_node);
1090*4882a593Smuzhiyun 	platform_set_drvdata(pdev, master);
1091*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(master);
1092*4882a593Smuzhiyun 	sspi->fifo_full_offset = ilog2(sspi->fifo_size);
1093*4882a593Smuzhiyun 	spi_comp_data = match->data;
1094*4882a593Smuzhiyun 	sspi->regs = spi_comp_data->regs;
1095*4882a593Smuzhiyun 	sspi->type = spi_comp_data->type;
1096*4882a593Smuzhiyun 	sspi->fifo_level_chk_mask = (sspi->fifo_size / 4) - 1;
1097*4882a593Smuzhiyun 	sspi->dat_max_frm_len = spi_comp_data->dat_max_frm_len;
1098*4882a593Smuzhiyun 	sspi->fifo_size = spi_comp_data->fifo_size;
1099*4882a593Smuzhiyun 	sspi->base = devm_platform_ioremap_resource(pdev, 0);
1100*4882a593Smuzhiyun 	if (IS_ERR(sspi->base)) {
1101*4882a593Smuzhiyun 		ret = PTR_ERR(sspi->base);
1102*4882a593Smuzhiyun 		goto free_master;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1105*4882a593Smuzhiyun 	if (irq < 0) {
1106*4882a593Smuzhiyun 		ret = -ENXIO;
1107*4882a593Smuzhiyun 		goto free_master;
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, spi_sirfsoc_irq, 0,
1110*4882a593Smuzhiyun 				DRIVER_NAME, sspi);
1111*4882a593Smuzhiyun 	if (ret)
1112*4882a593Smuzhiyun 		goto free_master;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	sspi->bitbang.master = master;
1115*4882a593Smuzhiyun 	sspi->bitbang.chipselect = spi_sirfsoc_chipselect;
1116*4882a593Smuzhiyun 	sspi->bitbang.setup_transfer = spi_sirfsoc_setup_transfer;
1117*4882a593Smuzhiyun 	sspi->bitbang.txrx_bufs = spi_sirfsoc_transfer;
1118*4882a593Smuzhiyun 	sspi->bitbang.master->setup = spi_sirfsoc_setup;
1119*4882a593Smuzhiyun 	sspi->bitbang.master->cleanup = spi_sirfsoc_cleanup;
1120*4882a593Smuzhiyun 	master->bus_num = pdev->id;
1121*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_CS_HIGH;
1122*4882a593Smuzhiyun 	master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(12) |
1123*4882a593Smuzhiyun 					SPI_BPW_MASK(16) | SPI_BPW_MASK(32);
1124*4882a593Smuzhiyun 	master->max_speed_hz = SIRFSOC_SPI_DEFAULT_FRQ;
1125*4882a593Smuzhiyun 	master->flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX;
1126*4882a593Smuzhiyun 	sspi->bitbang.master->dev.of_node = pdev->dev.of_node;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* request DMA channels */
1129*4882a593Smuzhiyun 	sspi->rx_chan = dma_request_chan(&pdev->dev, "rx");
1130*4882a593Smuzhiyun 	if (IS_ERR(sspi->rx_chan)) {
1131*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can not allocate rx dma channel\n");
1132*4882a593Smuzhiyun 		ret = PTR_ERR(sspi->rx_chan);
1133*4882a593Smuzhiyun 		goto free_master;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 	sspi->tx_chan = dma_request_chan(&pdev->dev, "tx");
1136*4882a593Smuzhiyun 	if (IS_ERR(sspi->tx_chan)) {
1137*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can not allocate tx dma channel\n");
1138*4882a593Smuzhiyun 		ret = PTR_ERR(sspi->tx_chan);
1139*4882a593Smuzhiyun 		goto free_rx_dma;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	sspi->clk = clk_get(&pdev->dev, NULL);
1143*4882a593Smuzhiyun 	if (IS_ERR(sspi->clk)) {
1144*4882a593Smuzhiyun 		ret = PTR_ERR(sspi->clk);
1145*4882a593Smuzhiyun 		goto free_tx_dma;
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 	clk_prepare_enable(sspi->clk);
1148*4882a593Smuzhiyun 	if (spi_comp_data->hwinit)
1149*4882a593Smuzhiyun 		spi_comp_data->hwinit(sspi);
1150*4882a593Smuzhiyun 	sspi->ctrl_freq = clk_get_rate(sspi->clk);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	init_completion(&sspi->rx_done);
1153*4882a593Smuzhiyun 	init_completion(&sspi->tx_done);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	ret = spi_bitbang_start(&sspi->bitbang);
1156*4882a593Smuzhiyun 	if (ret)
1157*4882a593Smuzhiyun 		goto free_clk;
1158*4882a593Smuzhiyun 	dev_info(&pdev->dev, "registered, bus number = %d\n", master->bus_num);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	return 0;
1161*4882a593Smuzhiyun free_clk:
1162*4882a593Smuzhiyun 	clk_disable_unprepare(sspi->clk);
1163*4882a593Smuzhiyun 	clk_put(sspi->clk);
1164*4882a593Smuzhiyun free_tx_dma:
1165*4882a593Smuzhiyun 	dma_release_channel(sspi->tx_chan);
1166*4882a593Smuzhiyun free_rx_dma:
1167*4882a593Smuzhiyun 	dma_release_channel(sspi->rx_chan);
1168*4882a593Smuzhiyun free_master:
1169*4882a593Smuzhiyun 	spi_master_put(master);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	return ret;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
spi_sirfsoc_remove(struct platform_device * pdev)1174*4882a593Smuzhiyun static int  spi_sirfsoc_remove(struct platform_device *pdev)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct spi_master *master;
1177*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	master = platform_get_drvdata(pdev);
1180*4882a593Smuzhiyun 	sspi = spi_master_get_devdata(master);
1181*4882a593Smuzhiyun 	spi_bitbang_stop(&sspi->bitbang);
1182*4882a593Smuzhiyun 	clk_disable_unprepare(sspi->clk);
1183*4882a593Smuzhiyun 	clk_put(sspi->clk);
1184*4882a593Smuzhiyun 	dma_release_channel(sspi->rx_chan);
1185*4882a593Smuzhiyun 	dma_release_channel(sspi->tx_chan);
1186*4882a593Smuzhiyun 	spi_master_put(master);
1187*4882a593Smuzhiyun 	return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
spi_sirfsoc_suspend(struct device * dev)1191*4882a593Smuzhiyun static int spi_sirfsoc_suspend(struct device *dev)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
1194*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
1195*4882a593Smuzhiyun 	int ret;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	ret = spi_master_suspend(master);
1198*4882a593Smuzhiyun 	if (ret)
1199*4882a593Smuzhiyun 		return ret;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	clk_disable(sspi->clk);
1202*4882a593Smuzhiyun 	return 0;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
spi_sirfsoc_resume(struct device * dev)1205*4882a593Smuzhiyun static int spi_sirfsoc_resume(struct device *dev)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
1208*4882a593Smuzhiyun 	struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	clk_enable(sspi->clk);
1211*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + sspi->regs->txfifo_op);
1212*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + sspi->regs->rxfifo_op);
1213*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_START, sspi->base + sspi->regs->txfifo_op);
1214*4882a593Smuzhiyun 	writel(SIRFSOC_SPI_FIFO_START, sspi->base + sspi->regs->rxfifo_op);
1215*4882a593Smuzhiyun 	return 0;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun #endif
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(spi_sirfsoc_pm_ops, spi_sirfsoc_suspend,
1220*4882a593Smuzhiyun 			 spi_sirfsoc_resume);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun static struct platform_driver spi_sirfsoc_driver = {
1223*4882a593Smuzhiyun 	.driver = {
1224*4882a593Smuzhiyun 		.name = DRIVER_NAME,
1225*4882a593Smuzhiyun 		.pm     = &spi_sirfsoc_pm_ops,
1226*4882a593Smuzhiyun 		.of_match_table = spi_sirfsoc_of_match,
1227*4882a593Smuzhiyun 	},
1228*4882a593Smuzhiyun 	.probe = spi_sirfsoc_probe,
1229*4882a593Smuzhiyun 	.remove = spi_sirfsoc_remove,
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun module_platform_driver(spi_sirfsoc_driver);
1232*4882a593Smuzhiyun MODULE_DESCRIPTION("SiRF SoC SPI master driver");
1233*4882a593Smuzhiyun MODULE_AUTHOR("Zhiwu Song <Zhiwu.Song@csr.com>");
1234*4882a593Smuzhiyun MODULE_AUTHOR("Barry Song <Baohua.Song@csr.com>");
1235*4882a593Smuzhiyun MODULE_AUTHOR("Qipan Li <Qipan.Li@csr.com>");
1236*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1237