1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SH RSPI driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012, 2013 Renesas Solutions Corp.
6*4882a593Smuzhiyun * Copyright (C) 2014 Glider bvba
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on spi-sh.c:
9*4882a593Smuzhiyun * Copyright (C) 2011 Renesas Solutions Corp.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/sched.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/dmaengine.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/sh_dma.h>
25*4882a593Smuzhiyun #include <linux/spi/spi.h>
26*4882a593Smuzhiyun #include <linux/spi/rspi.h>
27*4882a593Smuzhiyun #include <linux/spinlock.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define RSPI_SPCR 0x00 /* Control Register */
30*4882a593Smuzhiyun #define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
31*4882a593Smuzhiyun #define RSPI_SPPCR 0x02 /* Pin Control Register */
32*4882a593Smuzhiyun #define RSPI_SPSR 0x03 /* Status Register */
33*4882a593Smuzhiyun #define RSPI_SPDR 0x04 /* Data Register */
34*4882a593Smuzhiyun #define RSPI_SPSCR 0x08 /* Sequence Control Register */
35*4882a593Smuzhiyun #define RSPI_SPSSR 0x09 /* Sequence Status Register */
36*4882a593Smuzhiyun #define RSPI_SPBR 0x0a /* Bit Rate Register */
37*4882a593Smuzhiyun #define RSPI_SPDCR 0x0b /* Data Control Register */
38*4882a593Smuzhiyun #define RSPI_SPCKD 0x0c /* Clock Delay Register */
39*4882a593Smuzhiyun #define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
40*4882a593Smuzhiyun #define RSPI_SPND 0x0e /* Next-Access Delay Register */
41*4882a593Smuzhiyun #define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
42*4882a593Smuzhiyun #define RSPI_SPCMD0 0x10 /* Command Register 0 */
43*4882a593Smuzhiyun #define RSPI_SPCMD1 0x12 /* Command Register 1 */
44*4882a593Smuzhiyun #define RSPI_SPCMD2 0x14 /* Command Register 2 */
45*4882a593Smuzhiyun #define RSPI_SPCMD3 0x16 /* Command Register 3 */
46*4882a593Smuzhiyun #define RSPI_SPCMD4 0x18 /* Command Register 4 */
47*4882a593Smuzhiyun #define RSPI_SPCMD5 0x1a /* Command Register 5 */
48*4882a593Smuzhiyun #define RSPI_SPCMD6 0x1c /* Command Register 6 */
49*4882a593Smuzhiyun #define RSPI_SPCMD7 0x1e /* Command Register 7 */
50*4882a593Smuzhiyun #define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
51*4882a593Smuzhiyun #define RSPI_NUM_SPCMD 8
52*4882a593Smuzhiyun #define RSPI_RZ_NUM_SPCMD 4
53*4882a593Smuzhiyun #define QSPI_NUM_SPCMD 4
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* RSPI on RZ only */
56*4882a593Smuzhiyun #define RSPI_SPBFCR 0x20 /* Buffer Control Register */
57*4882a593Smuzhiyun #define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* QSPI only */
60*4882a593Smuzhiyun #define QSPI_SPBFCR 0x18 /* Buffer Control Register */
61*4882a593Smuzhiyun #define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
62*4882a593Smuzhiyun #define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
63*4882a593Smuzhiyun #define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
64*4882a593Smuzhiyun #define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
65*4882a593Smuzhiyun #define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
66*4882a593Smuzhiyun #define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* SPCR - Control Register */
69*4882a593Smuzhiyun #define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
70*4882a593Smuzhiyun #define SPCR_SPE 0x40 /* Function Enable */
71*4882a593Smuzhiyun #define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
72*4882a593Smuzhiyun #define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
73*4882a593Smuzhiyun #define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
74*4882a593Smuzhiyun #define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
75*4882a593Smuzhiyun /* RSPI on SH only */
76*4882a593Smuzhiyun #define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
77*4882a593Smuzhiyun #define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
78*4882a593Smuzhiyun /* QSPI on R-Car Gen2 only */
79*4882a593Smuzhiyun #define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
80*4882a593Smuzhiyun #define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* SSLP - Slave Select Polarity Register */
83*4882a593Smuzhiyun #define SSLP_SSLP(i) BIT(i) /* SSLi Signal Polarity Setting */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* SPPCR - Pin Control Register */
86*4882a593Smuzhiyun #define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
87*4882a593Smuzhiyun #define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
88*4882a593Smuzhiyun #define SPPCR_SPOM 0x04
89*4882a593Smuzhiyun #define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
90*4882a593Smuzhiyun #define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
93*4882a593Smuzhiyun #define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* SPSR - Status Register */
96*4882a593Smuzhiyun #define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
97*4882a593Smuzhiyun #define SPSR_TEND 0x40 /* Transmit End */
98*4882a593Smuzhiyun #define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
99*4882a593Smuzhiyun #define SPSR_PERF 0x08 /* Parity Error Flag */
100*4882a593Smuzhiyun #define SPSR_MODF 0x04 /* Mode Fault Error Flag */
101*4882a593Smuzhiyun #define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
102*4882a593Smuzhiyun #define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* SPSCR - Sequence Control Register */
105*4882a593Smuzhiyun #define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* SPSSR - Sequence Status Register */
108*4882a593Smuzhiyun #define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
109*4882a593Smuzhiyun #define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* SPDCR - Data Control Register */
112*4882a593Smuzhiyun #define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
113*4882a593Smuzhiyun #define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
114*4882a593Smuzhiyun #define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
115*4882a593Smuzhiyun #define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
116*4882a593Smuzhiyun #define SPDCR_SPLWORD SPDCR_SPLW1
117*4882a593Smuzhiyun #define SPDCR_SPLBYTE SPDCR_SPLW0
118*4882a593Smuzhiyun #define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
119*4882a593Smuzhiyun #define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
120*4882a593Smuzhiyun #define SPDCR_SLSEL1 0x08
121*4882a593Smuzhiyun #define SPDCR_SLSEL0 0x04
122*4882a593Smuzhiyun #define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
123*4882a593Smuzhiyun #define SPDCR_SPFC1 0x02
124*4882a593Smuzhiyun #define SPDCR_SPFC0 0x01
125*4882a593Smuzhiyun #define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* SPCKD - Clock Delay Register */
128*4882a593Smuzhiyun #define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* SSLND - Slave Select Negation Delay Register */
131*4882a593Smuzhiyun #define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* SPND - Next-Access Delay Register */
134*4882a593Smuzhiyun #define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* SPCR2 - Control Register 2 */
137*4882a593Smuzhiyun #define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
138*4882a593Smuzhiyun #define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
139*4882a593Smuzhiyun #define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
140*4882a593Smuzhiyun #define SPCR2_SPPE 0x01 /* Parity Enable */
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* SPCMDn - Command Registers */
143*4882a593Smuzhiyun #define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
144*4882a593Smuzhiyun #define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
145*4882a593Smuzhiyun #define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
146*4882a593Smuzhiyun #define SPCMD_LSBF 0x1000 /* LSB First */
147*4882a593Smuzhiyun #define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
148*4882a593Smuzhiyun #define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
149*4882a593Smuzhiyun #define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
150*4882a593Smuzhiyun #define SPCMD_SPB_16BIT 0x0100
151*4882a593Smuzhiyun #define SPCMD_SPB_20BIT 0x0000
152*4882a593Smuzhiyun #define SPCMD_SPB_24BIT 0x0100
153*4882a593Smuzhiyun #define SPCMD_SPB_32BIT 0x0200
154*4882a593Smuzhiyun #define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
155*4882a593Smuzhiyun #define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
156*4882a593Smuzhiyun #define SPCMD_SPIMOD1 0x0040
157*4882a593Smuzhiyun #define SPCMD_SPIMOD0 0x0020
158*4882a593Smuzhiyun #define SPCMD_SPIMOD_SINGLE 0
159*4882a593Smuzhiyun #define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
160*4882a593Smuzhiyun #define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
161*4882a593Smuzhiyun #define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
162*4882a593Smuzhiyun #define SPCMD_SSLA(i) ((i) << 4) /* SSL Assert Signal Setting */
163*4882a593Smuzhiyun #define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
164*4882a593Smuzhiyun #define SPCMD_BRDV(brdv) ((brdv) << 2)
165*4882a593Smuzhiyun #define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
166*4882a593Smuzhiyun #define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* SPBFCR - Buffer Control Register */
169*4882a593Smuzhiyun #define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
170*4882a593Smuzhiyun #define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
171*4882a593Smuzhiyun #define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
172*4882a593Smuzhiyun #define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
173*4882a593Smuzhiyun /* QSPI on R-Car Gen2 */
174*4882a593Smuzhiyun #define SPBFCR_TXTRG_1B 0x00 /* 31 bytes (1 byte available) */
175*4882a593Smuzhiyun #define SPBFCR_TXTRG_32B 0x30 /* 0 byte (32 bytes available) */
176*4882a593Smuzhiyun #define SPBFCR_RXTRG_1B 0x00 /* 1 byte (31 bytes available) */
177*4882a593Smuzhiyun #define SPBFCR_RXTRG_32B 0x07 /* 32 bytes (0 byte available) */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define QSPI_BUFFER_SIZE 32u
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun struct rspi_data {
182*4882a593Smuzhiyun void __iomem *addr;
183*4882a593Smuzhiyun u32 speed_hz;
184*4882a593Smuzhiyun struct spi_controller *ctlr;
185*4882a593Smuzhiyun struct platform_device *pdev;
186*4882a593Smuzhiyun wait_queue_head_t wait;
187*4882a593Smuzhiyun spinlock_t lock; /* Protects RMW-access to RSPI_SSLP */
188*4882a593Smuzhiyun struct clk *clk;
189*4882a593Smuzhiyun u16 spcmd;
190*4882a593Smuzhiyun u8 spsr;
191*4882a593Smuzhiyun u8 sppcr;
192*4882a593Smuzhiyun int rx_irq, tx_irq;
193*4882a593Smuzhiyun const struct spi_ops *ops;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun unsigned dma_callbacked:1;
196*4882a593Smuzhiyun unsigned byte_access:1;
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
rspi_write8(const struct rspi_data * rspi,u8 data,u16 offset)199*4882a593Smuzhiyun static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun iowrite8(data, rspi->addr + offset);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
rspi_write16(const struct rspi_data * rspi,u16 data,u16 offset)204*4882a593Smuzhiyun static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun iowrite16(data, rspi->addr + offset);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
rspi_write32(const struct rspi_data * rspi,u32 data,u16 offset)209*4882a593Smuzhiyun static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun iowrite32(data, rspi->addr + offset);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
rspi_read8(const struct rspi_data * rspi,u16 offset)214*4882a593Smuzhiyun static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun return ioread8(rspi->addr + offset);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
rspi_read16(const struct rspi_data * rspi,u16 offset)219*4882a593Smuzhiyun static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun return ioread16(rspi->addr + offset);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
rspi_write_data(const struct rspi_data * rspi,u16 data)224*4882a593Smuzhiyun static void rspi_write_data(const struct rspi_data *rspi, u16 data)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun if (rspi->byte_access)
227*4882a593Smuzhiyun rspi_write8(rspi, data, RSPI_SPDR);
228*4882a593Smuzhiyun else /* 16 bit */
229*4882a593Smuzhiyun rspi_write16(rspi, data, RSPI_SPDR);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
rspi_read_data(const struct rspi_data * rspi)232*4882a593Smuzhiyun static u16 rspi_read_data(const struct rspi_data *rspi)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun if (rspi->byte_access)
235*4882a593Smuzhiyun return rspi_read8(rspi, RSPI_SPDR);
236*4882a593Smuzhiyun else /* 16 bit */
237*4882a593Smuzhiyun return rspi_read16(rspi, RSPI_SPDR);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* optional functions */
241*4882a593Smuzhiyun struct spi_ops {
242*4882a593Smuzhiyun int (*set_config_register)(struct rspi_data *rspi, int access_size);
243*4882a593Smuzhiyun int (*transfer_one)(struct spi_controller *ctlr,
244*4882a593Smuzhiyun struct spi_device *spi, struct spi_transfer *xfer);
245*4882a593Smuzhiyun u16 extra_mode_bits;
246*4882a593Smuzhiyun u16 min_div;
247*4882a593Smuzhiyun u16 max_div;
248*4882a593Smuzhiyun u16 flags;
249*4882a593Smuzhiyun u16 fifo_size;
250*4882a593Smuzhiyun u8 num_hw_ss;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
rspi_set_rate(struct rspi_data * rspi)253*4882a593Smuzhiyun static void rspi_set_rate(struct rspi_data *rspi)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun unsigned long clksrc;
256*4882a593Smuzhiyun int brdv = 0, spbr;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun clksrc = clk_get_rate(rspi->clk);
259*4882a593Smuzhiyun spbr = DIV_ROUND_UP(clksrc, 2 * rspi->speed_hz) - 1;
260*4882a593Smuzhiyun while (spbr > 255 && brdv < 3) {
261*4882a593Smuzhiyun brdv++;
262*4882a593Smuzhiyun spbr = DIV_ROUND_UP(spbr + 1, 2) - 1;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
266*4882a593Smuzhiyun rspi->spcmd |= SPCMD_BRDV(brdv);
267*4882a593Smuzhiyun rspi->speed_hz = DIV_ROUND_UP(clksrc, (2U << brdv) * (spbr + 1));
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * functions for RSPI on legacy SH
272*4882a593Smuzhiyun */
rspi_set_config_register(struct rspi_data * rspi,int access_size)273*4882a593Smuzhiyun static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun /* Sets output mode, MOSI signal, and (optionally) loopback */
276*4882a593Smuzhiyun rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Sets transfer bit rate */
279*4882a593Smuzhiyun rspi_set_rate(rspi);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Disable dummy transmission, set 16-bit word access, 1 frame */
282*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPDCR);
283*4882a593Smuzhiyun rspi->byte_access = 0;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Sets RSPCK, SSL, next-access delay value */
286*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPCKD);
287*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SSLND);
288*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPND);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Sets parity, interrupt mask */
291*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPCR2);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Resets sequencer */
294*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPSCR);
295*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
296*4882a593Smuzhiyun rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Sets RSPI mode */
299*4882a593Smuzhiyun rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * functions for RSPI on RZ
306*4882a593Smuzhiyun */
rspi_rz_set_config_register(struct rspi_data * rspi,int access_size)307*4882a593Smuzhiyun static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun /* Sets output mode, MOSI signal, and (optionally) loopback */
310*4882a593Smuzhiyun rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Sets transfer bit rate */
313*4882a593Smuzhiyun rspi_set_rate(rspi);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Disable dummy transmission, set byte access */
316*4882a593Smuzhiyun rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
317*4882a593Smuzhiyun rspi->byte_access = 1;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Sets RSPCK, SSL, next-access delay value */
320*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPCKD);
321*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SSLND);
322*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPND);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Resets sequencer */
325*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPSCR);
326*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
327*4882a593Smuzhiyun rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Sets RSPI mode */
330*4882a593Smuzhiyun rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun * functions for QSPI
337*4882a593Smuzhiyun */
qspi_set_config_register(struct rspi_data * rspi,int access_size)338*4882a593Smuzhiyun static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun unsigned long clksrc;
341*4882a593Smuzhiyun int brdv = 0, spbr;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Sets output mode, MOSI signal, and (optionally) loopback */
344*4882a593Smuzhiyun rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Sets transfer bit rate */
347*4882a593Smuzhiyun clksrc = clk_get_rate(rspi->clk);
348*4882a593Smuzhiyun if (rspi->speed_hz >= clksrc) {
349*4882a593Smuzhiyun spbr = 0;
350*4882a593Smuzhiyun rspi->speed_hz = clksrc;
351*4882a593Smuzhiyun } else {
352*4882a593Smuzhiyun spbr = DIV_ROUND_UP(clksrc, 2 * rspi->speed_hz);
353*4882a593Smuzhiyun while (spbr > 255 && brdv < 3) {
354*4882a593Smuzhiyun brdv++;
355*4882a593Smuzhiyun spbr = DIV_ROUND_UP(spbr, 2);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun spbr = clamp(spbr, 0, 255);
358*4882a593Smuzhiyun rspi->speed_hz = DIV_ROUND_UP(clksrc, (2U << brdv) * spbr);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun rspi_write8(rspi, spbr, RSPI_SPBR);
361*4882a593Smuzhiyun rspi->spcmd |= SPCMD_BRDV(brdv);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Disable dummy transmission, set byte access */
364*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPDCR);
365*4882a593Smuzhiyun rspi->byte_access = 1;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Sets RSPCK, SSL, next-access delay value */
368*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPCKD);
369*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SSLND);
370*4882a593Smuzhiyun rspi_write8(rspi, 0x00, RSPI_SPND);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Data Length Setting */
373*4882a593Smuzhiyun if (access_size == 8)
374*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SPB_8BIT;
375*4882a593Smuzhiyun else if (access_size == 16)
376*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SPB_16BIT;
377*4882a593Smuzhiyun else
378*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SPB_32BIT;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Resets transfer data length */
383*4882a593Smuzhiyun rspi_write32(rspi, 0, QSPI_SPBMUL0);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Resets transmit and receive buffer */
386*4882a593Smuzhiyun rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
387*4882a593Smuzhiyun /* Sets buffer to allow normal operation */
388*4882a593Smuzhiyun rspi_write8(rspi, 0x00, QSPI_SPBFCR);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Resets sequencer */
391*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPSCR);
392*4882a593Smuzhiyun rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Sets RSPI mode */
395*4882a593Smuzhiyun rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
qspi_update(const struct rspi_data * rspi,u8 mask,u8 val,u8 reg)400*4882a593Smuzhiyun static void qspi_update(const struct rspi_data *rspi, u8 mask, u8 val, u8 reg)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun u8 data;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun data = rspi_read8(rspi, reg);
405*4882a593Smuzhiyun data &= ~mask;
406*4882a593Smuzhiyun data |= (val & mask);
407*4882a593Smuzhiyun rspi_write8(rspi, data, reg);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
qspi_set_send_trigger(struct rspi_data * rspi,unsigned int len)410*4882a593Smuzhiyun static unsigned int qspi_set_send_trigger(struct rspi_data *rspi,
411*4882a593Smuzhiyun unsigned int len)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun unsigned int n;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun n = min(len, QSPI_BUFFER_SIZE);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (len >= QSPI_BUFFER_SIZE) {
418*4882a593Smuzhiyun /* sets triggering number to 32 bytes */
419*4882a593Smuzhiyun qspi_update(rspi, SPBFCR_TXTRG_MASK,
420*4882a593Smuzhiyun SPBFCR_TXTRG_32B, QSPI_SPBFCR);
421*4882a593Smuzhiyun } else {
422*4882a593Smuzhiyun /* sets triggering number to 1 byte */
423*4882a593Smuzhiyun qspi_update(rspi, SPBFCR_TXTRG_MASK,
424*4882a593Smuzhiyun SPBFCR_TXTRG_1B, QSPI_SPBFCR);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return n;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
qspi_set_receive_trigger(struct rspi_data * rspi,unsigned int len)430*4882a593Smuzhiyun static int qspi_set_receive_trigger(struct rspi_data *rspi, unsigned int len)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun unsigned int n;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun n = min(len, QSPI_BUFFER_SIZE);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (len >= QSPI_BUFFER_SIZE) {
437*4882a593Smuzhiyun /* sets triggering number to 32 bytes */
438*4882a593Smuzhiyun qspi_update(rspi, SPBFCR_RXTRG_MASK,
439*4882a593Smuzhiyun SPBFCR_RXTRG_32B, QSPI_SPBFCR);
440*4882a593Smuzhiyun } else {
441*4882a593Smuzhiyun /* sets triggering number to 1 byte */
442*4882a593Smuzhiyun qspi_update(rspi, SPBFCR_RXTRG_MASK,
443*4882a593Smuzhiyun SPBFCR_RXTRG_1B, QSPI_SPBFCR);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun return n;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
rspi_enable_irq(const struct rspi_data * rspi,u8 enable)448*4882a593Smuzhiyun static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
rspi_disable_irq(const struct rspi_data * rspi,u8 disable)453*4882a593Smuzhiyun static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
rspi_wait_for_interrupt(struct rspi_data * rspi,u8 wait_mask,u8 enable_bit)458*4882a593Smuzhiyun static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
459*4882a593Smuzhiyun u8 enable_bit)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun int ret;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
464*4882a593Smuzhiyun if (rspi->spsr & wait_mask)
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun rspi_enable_irq(rspi, enable_bit);
468*4882a593Smuzhiyun ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
469*4882a593Smuzhiyun if (ret == 0 && !(rspi->spsr & wait_mask))
470*4882a593Smuzhiyun return -ETIMEDOUT;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
rspi_wait_for_tx_empty(struct rspi_data * rspi)475*4882a593Smuzhiyun static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
rspi_wait_for_rx_full(struct rspi_data * rspi)480*4882a593Smuzhiyun static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
rspi_data_out(struct rspi_data * rspi,u8 data)485*4882a593Smuzhiyun static int rspi_data_out(struct rspi_data *rspi, u8 data)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun int error = rspi_wait_for_tx_empty(rspi);
488*4882a593Smuzhiyun if (error < 0) {
489*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "transmit timeout\n");
490*4882a593Smuzhiyun return error;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun rspi_write_data(rspi, data);
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
rspi_data_in(struct rspi_data * rspi)496*4882a593Smuzhiyun static int rspi_data_in(struct rspi_data *rspi)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun int error;
499*4882a593Smuzhiyun u8 data;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun error = rspi_wait_for_rx_full(rspi);
502*4882a593Smuzhiyun if (error < 0) {
503*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "receive timeout\n");
504*4882a593Smuzhiyun return error;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun data = rspi_read_data(rspi);
507*4882a593Smuzhiyun return data;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
rspi_pio_transfer(struct rspi_data * rspi,const u8 * tx,u8 * rx,unsigned int n)510*4882a593Smuzhiyun static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
511*4882a593Smuzhiyun unsigned int n)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun while (n-- > 0) {
514*4882a593Smuzhiyun if (tx) {
515*4882a593Smuzhiyun int ret = rspi_data_out(rspi, *tx++);
516*4882a593Smuzhiyun if (ret < 0)
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun if (rx) {
520*4882a593Smuzhiyun int ret = rspi_data_in(rspi);
521*4882a593Smuzhiyun if (ret < 0)
522*4882a593Smuzhiyun return ret;
523*4882a593Smuzhiyun *rx++ = ret;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
rspi_dma_complete(void * arg)530*4882a593Smuzhiyun static void rspi_dma_complete(void *arg)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct rspi_data *rspi = arg;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun rspi->dma_callbacked = 1;
535*4882a593Smuzhiyun wake_up_interruptible(&rspi->wait);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
rspi_dma_transfer(struct rspi_data * rspi,struct sg_table * tx,struct sg_table * rx)538*4882a593Smuzhiyun static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx,
539*4882a593Smuzhiyun struct sg_table *rx)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
542*4882a593Smuzhiyun u8 irq_mask = 0;
543*4882a593Smuzhiyun unsigned int other_irq = 0;
544*4882a593Smuzhiyun dma_cookie_t cookie;
545*4882a593Smuzhiyun int ret;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* First prepare and submit the DMA request(s), as this may fail */
548*4882a593Smuzhiyun if (rx) {
549*4882a593Smuzhiyun desc_rx = dmaengine_prep_slave_sg(rspi->ctlr->dma_rx, rx->sgl,
550*4882a593Smuzhiyun rx->nents, DMA_DEV_TO_MEM,
551*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
552*4882a593Smuzhiyun if (!desc_rx) {
553*4882a593Smuzhiyun ret = -EAGAIN;
554*4882a593Smuzhiyun goto no_dma_rx;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun desc_rx->callback = rspi_dma_complete;
558*4882a593Smuzhiyun desc_rx->callback_param = rspi;
559*4882a593Smuzhiyun cookie = dmaengine_submit(desc_rx);
560*4882a593Smuzhiyun if (dma_submit_error(cookie)) {
561*4882a593Smuzhiyun ret = cookie;
562*4882a593Smuzhiyun goto no_dma_rx;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun irq_mask |= SPCR_SPRIE;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (tx) {
569*4882a593Smuzhiyun desc_tx = dmaengine_prep_slave_sg(rspi->ctlr->dma_tx, tx->sgl,
570*4882a593Smuzhiyun tx->nents, DMA_MEM_TO_DEV,
571*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
572*4882a593Smuzhiyun if (!desc_tx) {
573*4882a593Smuzhiyun ret = -EAGAIN;
574*4882a593Smuzhiyun goto no_dma_tx;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (rx) {
578*4882a593Smuzhiyun /* No callback */
579*4882a593Smuzhiyun desc_tx->callback = NULL;
580*4882a593Smuzhiyun } else {
581*4882a593Smuzhiyun desc_tx->callback = rspi_dma_complete;
582*4882a593Smuzhiyun desc_tx->callback_param = rspi;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun cookie = dmaengine_submit(desc_tx);
585*4882a593Smuzhiyun if (dma_submit_error(cookie)) {
586*4882a593Smuzhiyun ret = cookie;
587*4882a593Smuzhiyun goto no_dma_tx;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun irq_mask |= SPCR_SPTIE;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be
595*4882a593Smuzhiyun * called. So, this driver disables the IRQ while DMA transfer.
596*4882a593Smuzhiyun */
597*4882a593Smuzhiyun if (tx)
598*4882a593Smuzhiyun disable_irq(other_irq = rspi->tx_irq);
599*4882a593Smuzhiyun if (rx && rspi->rx_irq != other_irq)
600*4882a593Smuzhiyun disable_irq(rspi->rx_irq);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun rspi_enable_irq(rspi, irq_mask);
603*4882a593Smuzhiyun rspi->dma_callbacked = 0;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Now start DMA */
606*4882a593Smuzhiyun if (rx)
607*4882a593Smuzhiyun dma_async_issue_pending(rspi->ctlr->dma_rx);
608*4882a593Smuzhiyun if (tx)
609*4882a593Smuzhiyun dma_async_issue_pending(rspi->ctlr->dma_tx);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun ret = wait_event_interruptible_timeout(rspi->wait,
612*4882a593Smuzhiyun rspi->dma_callbacked, HZ);
613*4882a593Smuzhiyun if (ret > 0 && rspi->dma_callbacked) {
614*4882a593Smuzhiyun ret = 0;
615*4882a593Smuzhiyun if (tx)
616*4882a593Smuzhiyun dmaengine_synchronize(rspi->ctlr->dma_tx);
617*4882a593Smuzhiyun if (rx)
618*4882a593Smuzhiyun dmaengine_synchronize(rspi->ctlr->dma_rx);
619*4882a593Smuzhiyun } else {
620*4882a593Smuzhiyun if (!ret) {
621*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "DMA timeout\n");
622*4882a593Smuzhiyun ret = -ETIMEDOUT;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun if (tx)
625*4882a593Smuzhiyun dmaengine_terminate_all(rspi->ctlr->dma_tx);
626*4882a593Smuzhiyun if (rx)
627*4882a593Smuzhiyun dmaengine_terminate_all(rspi->ctlr->dma_rx);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun rspi_disable_irq(rspi, irq_mask);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (tx)
633*4882a593Smuzhiyun enable_irq(rspi->tx_irq);
634*4882a593Smuzhiyun if (rx && rspi->rx_irq != other_irq)
635*4882a593Smuzhiyun enable_irq(rspi->rx_irq);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun return ret;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun no_dma_tx:
640*4882a593Smuzhiyun if (rx)
641*4882a593Smuzhiyun dmaengine_terminate_all(rspi->ctlr->dma_rx);
642*4882a593Smuzhiyun no_dma_rx:
643*4882a593Smuzhiyun if (ret == -EAGAIN) {
644*4882a593Smuzhiyun dev_warn_once(&rspi->ctlr->dev,
645*4882a593Smuzhiyun "DMA not available, falling back to PIO\n");
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun return ret;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
rspi_receive_init(const struct rspi_data * rspi)650*4882a593Smuzhiyun static void rspi_receive_init(const struct rspi_data *rspi)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun u8 spsr;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun spsr = rspi_read8(rspi, RSPI_SPSR);
655*4882a593Smuzhiyun if (spsr & SPSR_SPRF)
656*4882a593Smuzhiyun rspi_read_data(rspi); /* dummy read */
657*4882a593Smuzhiyun if (spsr & SPSR_OVRF)
658*4882a593Smuzhiyun rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
659*4882a593Smuzhiyun RSPI_SPSR);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
rspi_rz_receive_init(const struct rspi_data * rspi)662*4882a593Smuzhiyun static void rspi_rz_receive_init(const struct rspi_data *rspi)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun rspi_receive_init(rspi);
665*4882a593Smuzhiyun rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
666*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPBFCR);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
qspi_receive_init(const struct rspi_data * rspi)669*4882a593Smuzhiyun static void qspi_receive_init(const struct rspi_data *rspi)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun u8 spsr;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun spsr = rspi_read8(rspi, RSPI_SPSR);
674*4882a593Smuzhiyun if (spsr & SPSR_SPRF)
675*4882a593Smuzhiyun rspi_read_data(rspi); /* dummy read */
676*4882a593Smuzhiyun rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
677*4882a593Smuzhiyun rspi_write8(rspi, 0, QSPI_SPBFCR);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
__rspi_can_dma(const struct rspi_data * rspi,const struct spi_transfer * xfer)680*4882a593Smuzhiyun static bool __rspi_can_dma(const struct rspi_data *rspi,
681*4882a593Smuzhiyun const struct spi_transfer *xfer)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun return xfer->len > rspi->ops->fifo_size;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
rspi_can_dma(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)686*4882a593Smuzhiyun static bool rspi_can_dma(struct spi_controller *ctlr, struct spi_device *spi,
687*4882a593Smuzhiyun struct spi_transfer *xfer)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return __rspi_can_dma(rspi, xfer);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
rspi_dma_check_then_transfer(struct rspi_data * rspi,struct spi_transfer * xfer)694*4882a593Smuzhiyun static int rspi_dma_check_then_transfer(struct rspi_data *rspi,
695*4882a593Smuzhiyun struct spi_transfer *xfer)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun if (!rspi->ctlr->can_dma || !__rspi_can_dma(rspi, xfer))
698*4882a593Smuzhiyun return -EAGAIN;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* rx_buf can be NULL on RSPI on SH in TX-only Mode */
701*4882a593Smuzhiyun return rspi_dma_transfer(rspi, &xfer->tx_sg,
702*4882a593Smuzhiyun xfer->rx_buf ? &xfer->rx_sg : NULL);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
rspi_common_transfer(struct rspi_data * rspi,struct spi_transfer * xfer)705*4882a593Smuzhiyun static int rspi_common_transfer(struct rspi_data *rspi,
706*4882a593Smuzhiyun struct spi_transfer *xfer)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun int ret;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun xfer->effective_speed_hz = rspi->speed_hz;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun ret = rspi_dma_check_then_transfer(rspi, xfer);
713*4882a593Smuzhiyun if (ret != -EAGAIN)
714*4882a593Smuzhiyun return ret;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
717*4882a593Smuzhiyun if (ret < 0)
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* Wait for the last transmission */
721*4882a593Smuzhiyun rspi_wait_for_tx_empty(rspi);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
rspi_transfer_one(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)726*4882a593Smuzhiyun static int rspi_transfer_one(struct spi_controller *ctlr,
727*4882a593Smuzhiyun struct spi_device *spi, struct spi_transfer *xfer)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
730*4882a593Smuzhiyun u8 spcr;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun spcr = rspi_read8(rspi, RSPI_SPCR);
733*4882a593Smuzhiyun if (xfer->rx_buf) {
734*4882a593Smuzhiyun rspi_receive_init(rspi);
735*4882a593Smuzhiyun spcr &= ~SPCR_TXMD;
736*4882a593Smuzhiyun } else {
737*4882a593Smuzhiyun spcr |= SPCR_TXMD;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun rspi_write8(rspi, spcr, RSPI_SPCR);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return rspi_common_transfer(rspi, xfer);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
rspi_rz_transfer_one(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)744*4882a593Smuzhiyun static int rspi_rz_transfer_one(struct spi_controller *ctlr,
745*4882a593Smuzhiyun struct spi_device *spi,
746*4882a593Smuzhiyun struct spi_transfer *xfer)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun rspi_rz_receive_init(rspi);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return rspi_common_transfer(rspi, xfer);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
qspi_trigger_transfer_out_in(struct rspi_data * rspi,const u8 * tx,u8 * rx,unsigned int len)755*4882a593Smuzhiyun static int qspi_trigger_transfer_out_in(struct rspi_data *rspi, const u8 *tx,
756*4882a593Smuzhiyun u8 *rx, unsigned int len)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun unsigned int i, n;
759*4882a593Smuzhiyun int ret;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun while (len > 0) {
762*4882a593Smuzhiyun n = qspi_set_send_trigger(rspi, len);
763*4882a593Smuzhiyun qspi_set_receive_trigger(rspi, len);
764*4882a593Smuzhiyun ret = rspi_wait_for_tx_empty(rspi);
765*4882a593Smuzhiyun if (ret < 0) {
766*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "transmit timeout\n");
767*4882a593Smuzhiyun return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun for (i = 0; i < n; i++)
770*4882a593Smuzhiyun rspi_write_data(rspi, *tx++);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun ret = rspi_wait_for_rx_full(rspi);
773*4882a593Smuzhiyun if (ret < 0) {
774*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "receive timeout\n");
775*4882a593Smuzhiyun return ret;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun for (i = 0; i < n; i++)
778*4882a593Smuzhiyun *rx++ = rspi_read_data(rspi);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun len -= n;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
qspi_transfer_out_in(struct rspi_data * rspi,struct spi_transfer * xfer)786*4882a593Smuzhiyun static int qspi_transfer_out_in(struct rspi_data *rspi,
787*4882a593Smuzhiyun struct spi_transfer *xfer)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun int ret;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun qspi_receive_init(rspi);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun ret = rspi_dma_check_then_transfer(rspi, xfer);
794*4882a593Smuzhiyun if (ret != -EAGAIN)
795*4882a593Smuzhiyun return ret;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return qspi_trigger_transfer_out_in(rspi, xfer->tx_buf,
798*4882a593Smuzhiyun xfer->rx_buf, xfer->len);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
qspi_transfer_out(struct rspi_data * rspi,struct spi_transfer * xfer)801*4882a593Smuzhiyun static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun const u8 *tx = xfer->tx_buf;
804*4882a593Smuzhiyun unsigned int n = xfer->len;
805*4882a593Smuzhiyun unsigned int i, len;
806*4882a593Smuzhiyun int ret;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (rspi->ctlr->can_dma && __rspi_can_dma(rspi, xfer)) {
809*4882a593Smuzhiyun ret = rspi_dma_transfer(rspi, &xfer->tx_sg, NULL);
810*4882a593Smuzhiyun if (ret != -EAGAIN)
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun while (n > 0) {
815*4882a593Smuzhiyun len = qspi_set_send_trigger(rspi, n);
816*4882a593Smuzhiyun ret = rspi_wait_for_tx_empty(rspi);
817*4882a593Smuzhiyun if (ret < 0) {
818*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "transmit timeout\n");
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun for (i = 0; i < len; i++)
822*4882a593Smuzhiyun rspi_write_data(rspi, *tx++);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun n -= len;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Wait for the last transmission */
828*4882a593Smuzhiyun rspi_wait_for_tx_empty(rspi);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
qspi_transfer_in(struct rspi_data * rspi,struct spi_transfer * xfer)833*4882a593Smuzhiyun static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun u8 *rx = xfer->rx_buf;
836*4882a593Smuzhiyun unsigned int n = xfer->len;
837*4882a593Smuzhiyun unsigned int i, len;
838*4882a593Smuzhiyun int ret;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (rspi->ctlr->can_dma && __rspi_can_dma(rspi, xfer)) {
841*4882a593Smuzhiyun int ret = rspi_dma_transfer(rspi, NULL, &xfer->rx_sg);
842*4882a593Smuzhiyun if (ret != -EAGAIN)
843*4882a593Smuzhiyun return ret;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun while (n > 0) {
847*4882a593Smuzhiyun len = qspi_set_receive_trigger(rspi, n);
848*4882a593Smuzhiyun ret = rspi_wait_for_rx_full(rspi);
849*4882a593Smuzhiyun if (ret < 0) {
850*4882a593Smuzhiyun dev_err(&rspi->ctlr->dev, "receive timeout\n");
851*4882a593Smuzhiyun return ret;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun for (i = 0; i < len; i++)
854*4882a593Smuzhiyun *rx++ = rspi_read_data(rspi);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun n -= len;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
qspi_transfer_one(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)862*4882a593Smuzhiyun static int qspi_transfer_one(struct spi_controller *ctlr,
863*4882a593Smuzhiyun struct spi_device *spi, struct spi_transfer *xfer)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun xfer->effective_speed_hz = rspi->speed_hz;
868*4882a593Smuzhiyun if (spi->mode & SPI_LOOP) {
869*4882a593Smuzhiyun return qspi_transfer_out_in(rspi, xfer);
870*4882a593Smuzhiyun } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
871*4882a593Smuzhiyun /* Quad or Dual SPI Write */
872*4882a593Smuzhiyun return qspi_transfer_out(rspi, xfer);
873*4882a593Smuzhiyun } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
874*4882a593Smuzhiyun /* Quad or Dual SPI Read */
875*4882a593Smuzhiyun return qspi_transfer_in(rspi, xfer);
876*4882a593Smuzhiyun } else {
877*4882a593Smuzhiyun /* Single SPI Transfer */
878*4882a593Smuzhiyun return qspi_transfer_out_in(rspi, xfer);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
qspi_transfer_mode(const struct spi_transfer * xfer)882*4882a593Smuzhiyun static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun if (xfer->tx_buf)
885*4882a593Smuzhiyun switch (xfer->tx_nbits) {
886*4882a593Smuzhiyun case SPI_NBITS_QUAD:
887*4882a593Smuzhiyun return SPCMD_SPIMOD_QUAD;
888*4882a593Smuzhiyun case SPI_NBITS_DUAL:
889*4882a593Smuzhiyun return SPCMD_SPIMOD_DUAL;
890*4882a593Smuzhiyun default:
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun if (xfer->rx_buf)
894*4882a593Smuzhiyun switch (xfer->rx_nbits) {
895*4882a593Smuzhiyun case SPI_NBITS_QUAD:
896*4882a593Smuzhiyun return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
897*4882a593Smuzhiyun case SPI_NBITS_DUAL:
898*4882a593Smuzhiyun return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
899*4882a593Smuzhiyun default:
900*4882a593Smuzhiyun return 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
qspi_setup_sequencer(struct rspi_data * rspi,const struct spi_message * msg)906*4882a593Smuzhiyun static int qspi_setup_sequencer(struct rspi_data *rspi,
907*4882a593Smuzhiyun const struct spi_message *msg)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun const struct spi_transfer *xfer;
910*4882a593Smuzhiyun unsigned int i = 0, len = 0;
911*4882a593Smuzhiyun u16 current_mode = 0xffff, mode;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun list_for_each_entry(xfer, &msg->transfers, transfer_list) {
914*4882a593Smuzhiyun mode = qspi_transfer_mode(xfer);
915*4882a593Smuzhiyun if (mode == current_mode) {
916*4882a593Smuzhiyun len += xfer->len;
917*4882a593Smuzhiyun continue;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* Transfer mode change */
921*4882a593Smuzhiyun if (i) {
922*4882a593Smuzhiyun /* Set transfer data length of previous transfer */
923*4882a593Smuzhiyun rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun if (i >= QSPI_NUM_SPCMD) {
927*4882a593Smuzhiyun dev_err(&msg->spi->dev,
928*4882a593Smuzhiyun "Too many different transfer modes");
929*4882a593Smuzhiyun return -EINVAL;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* Program transfer mode for this transfer */
933*4882a593Smuzhiyun rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
934*4882a593Smuzhiyun current_mode = mode;
935*4882a593Smuzhiyun len = xfer->len;
936*4882a593Smuzhiyun i++;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun if (i) {
939*4882a593Smuzhiyun /* Set final transfer data length and sequence length */
940*4882a593Smuzhiyun rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
941*4882a593Smuzhiyun rspi_write8(rspi, i - 1, RSPI_SPSCR);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
rspi_setup(struct spi_device * spi)947*4882a593Smuzhiyun static int rspi_setup(struct spi_device *spi)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(spi->controller);
950*4882a593Smuzhiyun u8 sslp;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun if (spi->cs_gpiod)
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun pm_runtime_get_sync(&rspi->pdev->dev);
956*4882a593Smuzhiyun spin_lock_irq(&rspi->lock);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun sslp = rspi_read8(rspi, RSPI_SSLP);
959*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
960*4882a593Smuzhiyun sslp |= SSLP_SSLP(spi->chip_select);
961*4882a593Smuzhiyun else
962*4882a593Smuzhiyun sslp &= ~SSLP_SSLP(spi->chip_select);
963*4882a593Smuzhiyun rspi_write8(rspi, sslp, RSPI_SSLP);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun spin_unlock_irq(&rspi->lock);
966*4882a593Smuzhiyun pm_runtime_put(&rspi->pdev->dev);
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
rspi_prepare_message(struct spi_controller * ctlr,struct spi_message * msg)970*4882a593Smuzhiyun static int rspi_prepare_message(struct spi_controller *ctlr,
971*4882a593Smuzhiyun struct spi_message *msg)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
974*4882a593Smuzhiyun struct spi_device *spi = msg->spi;
975*4882a593Smuzhiyun const struct spi_transfer *xfer;
976*4882a593Smuzhiyun int ret;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * As the Bit Rate Register must not be changed while the device is
980*4882a593Smuzhiyun * active, all transfers in a message must use the same bit rate.
981*4882a593Smuzhiyun * In theory, the sequencer could be enabled, and each Command Register
982*4882a593Smuzhiyun * could divide the base bit rate by a different value.
983*4882a593Smuzhiyun * However, most RSPI variants do not have Transfer Data Length
984*4882a593Smuzhiyun * Multiplier Setting Registers, so each sequence step would be limited
985*4882a593Smuzhiyun * to a single word, making this feature unsuitable for large
986*4882a593Smuzhiyun * transfers, which would gain most from it.
987*4882a593Smuzhiyun */
988*4882a593Smuzhiyun rspi->speed_hz = spi->max_speed_hz;
989*4882a593Smuzhiyun list_for_each_entry(xfer, &msg->transfers, transfer_list) {
990*4882a593Smuzhiyun if (xfer->speed_hz < rspi->speed_hz)
991*4882a593Smuzhiyun rspi->speed_hz = xfer->speed_hz;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun rspi->spcmd = SPCMD_SSLKP;
995*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
996*4882a593Smuzhiyun rspi->spcmd |= SPCMD_CPOL;
997*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
998*4882a593Smuzhiyun rspi->spcmd |= SPCMD_CPHA;
999*4882a593Smuzhiyun if (spi->mode & SPI_LSB_FIRST)
1000*4882a593Smuzhiyun rspi->spcmd |= SPCMD_LSBF;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /* Configure slave signal to assert */
1003*4882a593Smuzhiyun rspi->spcmd |= SPCMD_SSLA(spi->cs_gpiod ? rspi->ctlr->unused_native_cs
1004*4882a593Smuzhiyun : spi->chip_select);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* CMOS output mode and MOSI signal from previous transfer */
1007*4882a593Smuzhiyun rspi->sppcr = 0;
1008*4882a593Smuzhiyun if (spi->mode & SPI_LOOP)
1009*4882a593Smuzhiyun rspi->sppcr |= SPPCR_SPLP;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun rspi->ops->set_config_register(rspi, 8);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (msg->spi->mode &
1014*4882a593Smuzhiyun (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
1015*4882a593Smuzhiyun /* Setup sequencer for messages with multiple transfer modes */
1016*4882a593Smuzhiyun ret = qspi_setup_sequencer(rspi, msg);
1017*4882a593Smuzhiyun if (ret < 0)
1018*4882a593Smuzhiyun return ret;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Enable SPI function in master mode */
1022*4882a593Smuzhiyun rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
1023*4882a593Smuzhiyun return 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
rspi_unprepare_message(struct spi_controller * ctlr,struct spi_message * msg)1026*4882a593Smuzhiyun static int rspi_unprepare_message(struct spi_controller *ctlr,
1027*4882a593Smuzhiyun struct spi_message *msg)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* Disable SPI function */
1032*4882a593Smuzhiyun rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* Reset sequencer for Single SPI Transfers */
1035*4882a593Smuzhiyun rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
1036*4882a593Smuzhiyun rspi_write8(rspi, 0, RSPI_SPSCR);
1037*4882a593Smuzhiyun return 0;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
rspi_irq_mux(int irq,void * _sr)1040*4882a593Smuzhiyun static irqreturn_t rspi_irq_mux(int irq, void *_sr)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun struct rspi_data *rspi = _sr;
1043*4882a593Smuzhiyun u8 spsr;
1044*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1045*4882a593Smuzhiyun u8 disable_irq = 0;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1048*4882a593Smuzhiyun if (spsr & SPSR_SPRF)
1049*4882a593Smuzhiyun disable_irq |= SPCR_SPRIE;
1050*4882a593Smuzhiyun if (spsr & SPSR_SPTEF)
1051*4882a593Smuzhiyun disable_irq |= SPCR_SPTIE;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (disable_irq) {
1054*4882a593Smuzhiyun ret = IRQ_HANDLED;
1055*4882a593Smuzhiyun rspi_disable_irq(rspi, disable_irq);
1056*4882a593Smuzhiyun wake_up(&rspi->wait);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun return ret;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
rspi_irq_rx(int irq,void * _sr)1062*4882a593Smuzhiyun static irqreturn_t rspi_irq_rx(int irq, void *_sr)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct rspi_data *rspi = _sr;
1065*4882a593Smuzhiyun u8 spsr;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1068*4882a593Smuzhiyun if (spsr & SPSR_SPRF) {
1069*4882a593Smuzhiyun rspi_disable_irq(rspi, SPCR_SPRIE);
1070*4882a593Smuzhiyun wake_up(&rspi->wait);
1071*4882a593Smuzhiyun return IRQ_HANDLED;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun return 0;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
rspi_irq_tx(int irq,void * _sr)1077*4882a593Smuzhiyun static irqreturn_t rspi_irq_tx(int irq, void *_sr)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun struct rspi_data *rspi = _sr;
1080*4882a593Smuzhiyun u8 spsr;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1083*4882a593Smuzhiyun if (spsr & SPSR_SPTEF) {
1084*4882a593Smuzhiyun rspi_disable_irq(rspi, SPCR_SPTIE);
1085*4882a593Smuzhiyun wake_up(&rspi->wait);
1086*4882a593Smuzhiyun return IRQ_HANDLED;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
rspi_request_dma_chan(struct device * dev,enum dma_transfer_direction dir,unsigned int id,dma_addr_t port_addr)1092*4882a593Smuzhiyun static struct dma_chan *rspi_request_dma_chan(struct device *dev,
1093*4882a593Smuzhiyun enum dma_transfer_direction dir,
1094*4882a593Smuzhiyun unsigned int id,
1095*4882a593Smuzhiyun dma_addr_t port_addr)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun dma_cap_mask_t mask;
1098*4882a593Smuzhiyun struct dma_chan *chan;
1099*4882a593Smuzhiyun struct dma_slave_config cfg;
1100*4882a593Smuzhiyun int ret;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun dma_cap_zero(mask);
1103*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mask);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1106*4882a593Smuzhiyun (void *)(unsigned long)id, dev,
1107*4882a593Smuzhiyun dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1108*4882a593Smuzhiyun if (!chan) {
1109*4882a593Smuzhiyun dev_warn(dev, "dma_request_slave_channel_compat failed\n");
1110*4882a593Smuzhiyun return NULL;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun memset(&cfg, 0, sizeof(cfg));
1114*4882a593Smuzhiyun cfg.dst_addr = port_addr + RSPI_SPDR;
1115*4882a593Smuzhiyun cfg.src_addr = port_addr + RSPI_SPDR;
1116*4882a593Smuzhiyun cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1117*4882a593Smuzhiyun cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1118*4882a593Smuzhiyun cfg.direction = dir;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun ret = dmaengine_slave_config(chan, &cfg);
1121*4882a593Smuzhiyun if (ret) {
1122*4882a593Smuzhiyun dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
1123*4882a593Smuzhiyun dma_release_channel(chan);
1124*4882a593Smuzhiyun return NULL;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun return chan;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
rspi_request_dma(struct device * dev,struct spi_controller * ctlr,const struct resource * res)1130*4882a593Smuzhiyun static int rspi_request_dma(struct device *dev, struct spi_controller *ctlr,
1131*4882a593Smuzhiyun const struct resource *res)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev);
1134*4882a593Smuzhiyun unsigned int dma_tx_id, dma_rx_id;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (dev->of_node) {
1137*4882a593Smuzhiyun /* In the OF case we will get the slave IDs from the DT */
1138*4882a593Smuzhiyun dma_tx_id = 0;
1139*4882a593Smuzhiyun dma_rx_id = 0;
1140*4882a593Smuzhiyun } else if (rspi_pd && rspi_pd->dma_tx_id && rspi_pd->dma_rx_id) {
1141*4882a593Smuzhiyun dma_tx_id = rspi_pd->dma_tx_id;
1142*4882a593Smuzhiyun dma_rx_id = rspi_pd->dma_rx_id;
1143*4882a593Smuzhiyun } else {
1144*4882a593Smuzhiyun /* The driver assumes no error. */
1145*4882a593Smuzhiyun return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun ctlr->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV, dma_tx_id,
1149*4882a593Smuzhiyun res->start);
1150*4882a593Smuzhiyun if (!ctlr->dma_tx)
1151*4882a593Smuzhiyun return -ENODEV;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun ctlr->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM, dma_rx_id,
1154*4882a593Smuzhiyun res->start);
1155*4882a593Smuzhiyun if (!ctlr->dma_rx) {
1156*4882a593Smuzhiyun dma_release_channel(ctlr->dma_tx);
1157*4882a593Smuzhiyun ctlr->dma_tx = NULL;
1158*4882a593Smuzhiyun return -ENODEV;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun ctlr->can_dma = rspi_can_dma;
1162*4882a593Smuzhiyun dev_info(dev, "DMA available");
1163*4882a593Smuzhiyun return 0;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
rspi_release_dma(struct spi_controller * ctlr)1166*4882a593Smuzhiyun static void rspi_release_dma(struct spi_controller *ctlr)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun if (ctlr->dma_tx)
1169*4882a593Smuzhiyun dma_release_channel(ctlr->dma_tx);
1170*4882a593Smuzhiyun if (ctlr->dma_rx)
1171*4882a593Smuzhiyun dma_release_channel(ctlr->dma_rx);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
rspi_remove(struct platform_device * pdev)1174*4882a593Smuzhiyun static int rspi_remove(struct platform_device *pdev)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct rspi_data *rspi = platform_get_drvdata(pdev);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun rspi_release_dma(rspi->ctlr);
1179*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun static const struct spi_ops rspi_ops = {
1185*4882a593Smuzhiyun .set_config_register = rspi_set_config_register,
1186*4882a593Smuzhiyun .transfer_one = rspi_transfer_one,
1187*4882a593Smuzhiyun .min_div = 2,
1188*4882a593Smuzhiyun .max_div = 4096,
1189*4882a593Smuzhiyun .flags = SPI_CONTROLLER_MUST_TX,
1190*4882a593Smuzhiyun .fifo_size = 8,
1191*4882a593Smuzhiyun .num_hw_ss = 2,
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun static const struct spi_ops rspi_rz_ops = {
1195*4882a593Smuzhiyun .set_config_register = rspi_rz_set_config_register,
1196*4882a593Smuzhiyun .transfer_one = rspi_rz_transfer_one,
1197*4882a593Smuzhiyun .min_div = 2,
1198*4882a593Smuzhiyun .max_div = 4096,
1199*4882a593Smuzhiyun .flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX,
1200*4882a593Smuzhiyun .fifo_size = 8, /* 8 for TX, 32 for RX */
1201*4882a593Smuzhiyun .num_hw_ss = 1,
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static const struct spi_ops qspi_ops = {
1205*4882a593Smuzhiyun .set_config_register = qspi_set_config_register,
1206*4882a593Smuzhiyun .transfer_one = qspi_transfer_one,
1207*4882a593Smuzhiyun .extra_mode_bits = SPI_TX_DUAL | SPI_TX_QUAD |
1208*4882a593Smuzhiyun SPI_RX_DUAL | SPI_RX_QUAD,
1209*4882a593Smuzhiyun .min_div = 1,
1210*4882a593Smuzhiyun .max_div = 4080,
1211*4882a593Smuzhiyun .flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX,
1212*4882a593Smuzhiyun .fifo_size = 32,
1213*4882a593Smuzhiyun .num_hw_ss = 1,
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun #ifdef CONFIG_OF
1217*4882a593Smuzhiyun static const struct of_device_id rspi_of_match[] = {
1218*4882a593Smuzhiyun /* RSPI on legacy SH */
1219*4882a593Smuzhiyun { .compatible = "renesas,rspi", .data = &rspi_ops },
1220*4882a593Smuzhiyun /* RSPI on RZ/A1H */
1221*4882a593Smuzhiyun { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1222*4882a593Smuzhiyun /* QSPI on R-Car Gen2 */
1223*4882a593Smuzhiyun { .compatible = "renesas,qspi", .data = &qspi_ops },
1224*4882a593Smuzhiyun { /* sentinel */ }
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rspi_of_match);
1228*4882a593Smuzhiyun
rspi_parse_dt(struct device * dev,struct spi_controller * ctlr)1229*4882a593Smuzhiyun static int rspi_parse_dt(struct device *dev, struct spi_controller *ctlr)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun u32 num_cs;
1232*4882a593Smuzhiyun int error;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* Parse DT properties */
1235*4882a593Smuzhiyun error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1236*4882a593Smuzhiyun if (error) {
1237*4882a593Smuzhiyun dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1238*4882a593Smuzhiyun return error;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun ctlr->num_chipselect = num_cs;
1242*4882a593Smuzhiyun return 0;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun #else
1245*4882a593Smuzhiyun #define rspi_of_match NULL
rspi_parse_dt(struct device * dev,struct spi_controller * ctlr)1246*4882a593Smuzhiyun static inline int rspi_parse_dt(struct device *dev, struct spi_controller *ctlr)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun return -EINVAL;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun #endif /* CONFIG_OF */
1251*4882a593Smuzhiyun
rspi_request_irq(struct device * dev,unsigned int irq,irq_handler_t handler,const char * suffix,void * dev_id)1252*4882a593Smuzhiyun static int rspi_request_irq(struct device *dev, unsigned int irq,
1253*4882a593Smuzhiyun irq_handler_t handler, const char *suffix,
1254*4882a593Smuzhiyun void *dev_id)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun const char *name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s",
1257*4882a593Smuzhiyun dev_name(dev), suffix);
1258*4882a593Smuzhiyun if (!name)
1259*4882a593Smuzhiyun return -ENOMEM;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
rspi_probe(struct platform_device * pdev)1264*4882a593Smuzhiyun static int rspi_probe(struct platform_device *pdev)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct resource *res;
1267*4882a593Smuzhiyun struct spi_controller *ctlr;
1268*4882a593Smuzhiyun struct rspi_data *rspi;
1269*4882a593Smuzhiyun int ret;
1270*4882a593Smuzhiyun const struct rspi_plat_data *rspi_pd;
1271*4882a593Smuzhiyun const struct spi_ops *ops;
1272*4882a593Smuzhiyun unsigned long clksrc;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun ctlr = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1275*4882a593Smuzhiyun if (ctlr == NULL)
1276*4882a593Smuzhiyun return -ENOMEM;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun ops = of_device_get_match_data(&pdev->dev);
1279*4882a593Smuzhiyun if (ops) {
1280*4882a593Smuzhiyun ret = rspi_parse_dt(&pdev->dev, ctlr);
1281*4882a593Smuzhiyun if (ret)
1282*4882a593Smuzhiyun goto error1;
1283*4882a593Smuzhiyun } else {
1284*4882a593Smuzhiyun ops = (struct spi_ops *)pdev->id_entry->driver_data;
1285*4882a593Smuzhiyun rspi_pd = dev_get_platdata(&pdev->dev);
1286*4882a593Smuzhiyun if (rspi_pd && rspi_pd->num_chipselect)
1287*4882a593Smuzhiyun ctlr->num_chipselect = rspi_pd->num_chipselect;
1288*4882a593Smuzhiyun else
1289*4882a593Smuzhiyun ctlr->num_chipselect = 2; /* default */
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun rspi = spi_controller_get_devdata(ctlr);
1293*4882a593Smuzhiyun platform_set_drvdata(pdev, rspi);
1294*4882a593Smuzhiyun rspi->ops = ops;
1295*4882a593Smuzhiyun rspi->ctlr = ctlr;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1298*4882a593Smuzhiyun rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1299*4882a593Smuzhiyun if (IS_ERR(rspi->addr)) {
1300*4882a593Smuzhiyun ret = PTR_ERR(rspi->addr);
1301*4882a593Smuzhiyun goto error1;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun rspi->clk = devm_clk_get(&pdev->dev, NULL);
1305*4882a593Smuzhiyun if (IS_ERR(rspi->clk)) {
1306*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get clock\n");
1307*4882a593Smuzhiyun ret = PTR_ERR(rspi->clk);
1308*4882a593Smuzhiyun goto error1;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun rspi->pdev = pdev;
1312*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun init_waitqueue_head(&rspi->wait);
1315*4882a593Smuzhiyun spin_lock_init(&rspi->lock);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun ctlr->bus_num = pdev->id;
1318*4882a593Smuzhiyun ctlr->setup = rspi_setup;
1319*4882a593Smuzhiyun ctlr->auto_runtime_pm = true;
1320*4882a593Smuzhiyun ctlr->transfer_one = ops->transfer_one;
1321*4882a593Smuzhiyun ctlr->prepare_message = rspi_prepare_message;
1322*4882a593Smuzhiyun ctlr->unprepare_message = rspi_unprepare_message;
1323*4882a593Smuzhiyun ctlr->mode_bits = SPI_CPHA | SPI_CPOL | SPI_CS_HIGH | SPI_LSB_FIRST |
1324*4882a593Smuzhiyun SPI_LOOP | ops->extra_mode_bits;
1325*4882a593Smuzhiyun clksrc = clk_get_rate(rspi->clk);
1326*4882a593Smuzhiyun ctlr->min_speed_hz = DIV_ROUND_UP(clksrc, ops->max_div);
1327*4882a593Smuzhiyun ctlr->max_speed_hz = DIV_ROUND_UP(clksrc, ops->min_div);
1328*4882a593Smuzhiyun ctlr->flags = ops->flags;
1329*4882a593Smuzhiyun ctlr->dev.of_node = pdev->dev.of_node;
1330*4882a593Smuzhiyun ctlr->use_gpio_descriptors = true;
1331*4882a593Smuzhiyun ctlr->max_native_cs = rspi->ops->num_hw_ss;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun ret = platform_get_irq_byname_optional(pdev, "rx");
1334*4882a593Smuzhiyun if (ret < 0) {
1335*4882a593Smuzhiyun ret = platform_get_irq_byname_optional(pdev, "mux");
1336*4882a593Smuzhiyun if (ret < 0)
1337*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
1338*4882a593Smuzhiyun if (ret >= 0)
1339*4882a593Smuzhiyun rspi->rx_irq = rspi->tx_irq = ret;
1340*4882a593Smuzhiyun } else {
1341*4882a593Smuzhiyun rspi->rx_irq = ret;
1342*4882a593Smuzhiyun ret = platform_get_irq_byname(pdev, "tx");
1343*4882a593Smuzhiyun if (ret >= 0)
1344*4882a593Smuzhiyun rspi->tx_irq = ret;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (rspi->rx_irq == rspi->tx_irq) {
1348*4882a593Smuzhiyun /* Single multiplexed interrupt */
1349*4882a593Smuzhiyun ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1350*4882a593Smuzhiyun "mux", rspi);
1351*4882a593Smuzhiyun } else {
1352*4882a593Smuzhiyun /* Multi-interrupt mode, only SPRI and SPTI are used */
1353*4882a593Smuzhiyun ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1354*4882a593Smuzhiyun "rx", rspi);
1355*4882a593Smuzhiyun if (!ret)
1356*4882a593Smuzhiyun ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1357*4882a593Smuzhiyun rspi_irq_tx, "tx", rspi);
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun if (ret < 0) {
1360*4882a593Smuzhiyun dev_err(&pdev->dev, "request_irq error\n");
1361*4882a593Smuzhiyun goto error2;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun ret = rspi_request_dma(&pdev->dev, ctlr, res);
1365*4882a593Smuzhiyun if (ret < 0)
1366*4882a593Smuzhiyun dev_warn(&pdev->dev, "DMA not available, using PIO\n");
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun ret = devm_spi_register_controller(&pdev->dev, ctlr);
1369*4882a593Smuzhiyun if (ret < 0) {
1370*4882a593Smuzhiyun dev_err(&pdev->dev, "devm_spi_register_controller error.\n");
1371*4882a593Smuzhiyun goto error3;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun dev_info(&pdev->dev, "probed\n");
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun return 0;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun error3:
1379*4882a593Smuzhiyun rspi_release_dma(ctlr);
1380*4882a593Smuzhiyun error2:
1381*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1382*4882a593Smuzhiyun error1:
1383*4882a593Smuzhiyun spi_controller_put(ctlr);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun return ret;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun static const struct platform_device_id spi_driver_ids[] = {
1389*4882a593Smuzhiyun { "rspi", (kernel_ulong_t)&rspi_ops },
1390*4882a593Smuzhiyun {},
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
rspi_suspend(struct device * dev)1396*4882a593Smuzhiyun static int rspi_suspend(struct device *dev)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun struct rspi_data *rspi = dev_get_drvdata(dev);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun return spi_controller_suspend(rspi->ctlr);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
rspi_resume(struct device * dev)1403*4882a593Smuzhiyun static int rspi_resume(struct device *dev)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun struct rspi_data *rspi = dev_get_drvdata(dev);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun return spi_controller_resume(rspi->ctlr);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rspi_pm_ops, rspi_suspend, rspi_resume);
1411*4882a593Smuzhiyun #define DEV_PM_OPS &rspi_pm_ops
1412*4882a593Smuzhiyun #else
1413*4882a593Smuzhiyun #define DEV_PM_OPS NULL
1414*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun static struct platform_driver rspi_driver = {
1417*4882a593Smuzhiyun .probe = rspi_probe,
1418*4882a593Smuzhiyun .remove = rspi_remove,
1419*4882a593Smuzhiyun .id_table = spi_driver_ids,
1420*4882a593Smuzhiyun .driver = {
1421*4882a593Smuzhiyun .name = "renesas_spi",
1422*4882a593Smuzhiyun .pm = DEV_PM_OPS,
1423*4882a593Smuzhiyun .of_match_table = of_match_ptr(rspi_of_match),
1424*4882a593Smuzhiyun },
1425*4882a593Smuzhiyun };
1426*4882a593Smuzhiyun module_platform_driver(rspi_driver);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RSPI bus driver");
1429*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1430*4882a593Smuzhiyun MODULE_AUTHOR("Yoshihiro Shimoda");
1431*4882a593Smuzhiyun MODULE_ALIAS("platform:rspi");
1432