1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // RPC-IF SPI/QSPI/Octa driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2018 ~ 2019 Renesas Solutions Corp.
6*4882a593Smuzhiyun // Copyright (C) 2019 Macronix International Co., Ltd.
7*4882a593Smuzhiyun // Copyright (C) 2019 - 2020 Cogent Embedded, Inc.
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/spi/spi.h>
13*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <memory/renesas-rpc-if.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/unaligned.h>
18*4882a593Smuzhiyun
rpcif_spi_mem_prepare(struct spi_device * spi_dev,const struct spi_mem_op * spi_op,u64 * offs,size_t * len)19*4882a593Smuzhiyun static void rpcif_spi_mem_prepare(struct spi_device *spi_dev,
20*4882a593Smuzhiyun const struct spi_mem_op *spi_op,
21*4882a593Smuzhiyun u64 *offs, size_t *len)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun struct rpcif *rpc = spi_controller_get_devdata(spi_dev->controller);
24*4882a593Smuzhiyun struct rpcif_op rpc_op = { };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun rpc_op.cmd.opcode = spi_op->cmd.opcode;
27*4882a593Smuzhiyun rpc_op.cmd.buswidth = spi_op->cmd.buswidth;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun if (spi_op->addr.nbytes) {
30*4882a593Smuzhiyun rpc_op.addr.buswidth = spi_op->addr.buswidth;
31*4882a593Smuzhiyun rpc_op.addr.nbytes = spi_op->addr.nbytes;
32*4882a593Smuzhiyun rpc_op.addr.val = spi_op->addr.val;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun if (spi_op->dummy.nbytes) {
36*4882a593Smuzhiyun rpc_op.dummy.buswidth = spi_op->dummy.buswidth;
37*4882a593Smuzhiyun rpc_op.dummy.ncycles = spi_op->dummy.nbytes * 8 /
38*4882a593Smuzhiyun spi_op->dummy.buswidth;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (spi_op->data.nbytes || (offs && len)) {
42*4882a593Smuzhiyun rpc_op.data.buswidth = spi_op->data.buswidth;
43*4882a593Smuzhiyun rpc_op.data.nbytes = spi_op->data.nbytes;
44*4882a593Smuzhiyun switch (spi_op->data.dir) {
45*4882a593Smuzhiyun case SPI_MEM_DATA_IN:
46*4882a593Smuzhiyun rpc_op.data.dir = RPCIF_DATA_IN;
47*4882a593Smuzhiyun rpc_op.data.buf.in = spi_op->data.buf.in;
48*4882a593Smuzhiyun break;
49*4882a593Smuzhiyun case SPI_MEM_DATA_OUT:
50*4882a593Smuzhiyun rpc_op.data.dir = RPCIF_DATA_OUT;
51*4882a593Smuzhiyun rpc_op.data.buf.out = spi_op->data.buf.out;
52*4882a593Smuzhiyun break;
53*4882a593Smuzhiyun case SPI_MEM_NO_DATA:
54*4882a593Smuzhiyun rpc_op.data.dir = RPCIF_NO_DATA;
55*4882a593Smuzhiyun break;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun } else {
58*4882a593Smuzhiyun rpc_op.data.dir = RPCIF_NO_DATA;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun rpcif_prepare(rpc, &rpc_op, offs, len);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
rpcif_spi_mem_supports_op(struct spi_mem * mem,const struct spi_mem_op * op)64*4882a593Smuzhiyun static bool rpcif_spi_mem_supports_op(struct spi_mem *mem,
65*4882a593Smuzhiyun const struct spi_mem_op *op)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun if (!spi_mem_default_supports_op(mem, op))
68*4882a593Smuzhiyun return false;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (op->data.buswidth > 4 || op->addr.buswidth > 4 ||
71*4882a593Smuzhiyun op->dummy.buswidth > 4 || op->cmd.buswidth > 4 ||
72*4882a593Smuzhiyun op->addr.nbytes > 4)
73*4882a593Smuzhiyun return false;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return true;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
rpcif_spi_mem_dirmap_read(struct spi_mem_dirmap_desc * desc,u64 offs,size_t len,void * buf)78*4882a593Smuzhiyun static ssize_t rpcif_spi_mem_dirmap_read(struct spi_mem_dirmap_desc *desc,
79*4882a593Smuzhiyun u64 offs, size_t len, void *buf)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct rpcif *rpc =
82*4882a593Smuzhiyun spi_controller_get_devdata(desc->mem->spi->controller);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (offs + desc->info.offset + len > U32_MAX)
85*4882a593Smuzhiyun return -EINVAL;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun rpcif_spi_mem_prepare(desc->mem->spi, &desc->info.op_tmpl, &offs, &len);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return rpcif_dirmap_read(rpc, offs, len, buf);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
rpcif_spi_mem_dirmap_create(struct spi_mem_dirmap_desc * desc)92*4882a593Smuzhiyun static int rpcif_spi_mem_dirmap_create(struct spi_mem_dirmap_desc *desc)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct rpcif *rpc =
95*4882a593Smuzhiyun spi_controller_get_devdata(desc->mem->spi->controller);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (desc->info.offset + desc->info.length > U32_MAX)
98*4882a593Smuzhiyun return -ENOTSUPP;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (!rpcif_spi_mem_supports_op(desc->mem, &desc->info.op_tmpl))
101*4882a593Smuzhiyun return -ENOTSUPP;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (!rpc->dirmap && desc->info.op_tmpl.data.dir == SPI_MEM_DATA_IN)
104*4882a593Smuzhiyun return -ENOTSUPP;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (desc->info.op_tmpl.data.dir == SPI_MEM_DATA_OUT)
107*4882a593Smuzhiyun return -ENOTSUPP;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
rpcif_spi_mem_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)112*4882a593Smuzhiyun static int rpcif_spi_mem_exec_op(struct spi_mem *mem,
113*4882a593Smuzhiyun const struct spi_mem_op *op)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct rpcif *rpc =
116*4882a593Smuzhiyun spi_controller_get_devdata(mem->spi->controller);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun rpcif_spi_mem_prepare(mem->spi, op, NULL, NULL);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return rpcif_manual_xfer(rpc);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const struct spi_controller_mem_ops rpcif_spi_mem_ops = {
124*4882a593Smuzhiyun .supports_op = rpcif_spi_mem_supports_op,
125*4882a593Smuzhiyun .exec_op = rpcif_spi_mem_exec_op,
126*4882a593Smuzhiyun .dirmap_create = rpcif_spi_mem_dirmap_create,
127*4882a593Smuzhiyun .dirmap_read = rpcif_spi_mem_dirmap_read,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
rpcif_spi_probe(struct platform_device * pdev)130*4882a593Smuzhiyun static int rpcif_spi_probe(struct platform_device *pdev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct device *parent = pdev->dev.parent;
133*4882a593Smuzhiyun struct spi_controller *ctlr;
134*4882a593Smuzhiyun struct rpcif *rpc;
135*4882a593Smuzhiyun int error;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ctlr = devm_spi_alloc_master(&pdev->dev, sizeof(*rpc));
138*4882a593Smuzhiyun if (!ctlr)
139*4882a593Smuzhiyun return -ENOMEM;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun rpc = spi_controller_get_devdata(ctlr);
142*4882a593Smuzhiyun error = rpcif_sw_init(rpc, parent);
143*4882a593Smuzhiyun if (error)
144*4882a593Smuzhiyun return error;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun platform_set_drvdata(pdev, ctlr);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun ctlr->dev.of_node = parent->of_node;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun rpcif_enable_rpm(rpc);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ctlr->num_chipselect = 1;
153*4882a593Smuzhiyun ctlr->mem_ops = &rpcif_spi_mem_ops;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
156*4882a593Smuzhiyun ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_TX_QUAD | SPI_RX_QUAD;
157*4882a593Smuzhiyun ctlr->flags = SPI_CONTROLLER_HALF_DUPLEX;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun rpcif_hw_init(rpc, false);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun error = spi_register_controller(ctlr);
162*4882a593Smuzhiyun if (error) {
163*4882a593Smuzhiyun dev_err(&pdev->dev, "spi_register_controller failed\n");
164*4882a593Smuzhiyun rpcif_disable_rpm(rpc);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return error;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
rpcif_spi_remove(struct platform_device * pdev)170*4882a593Smuzhiyun static int rpcif_spi_remove(struct platform_device *pdev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct spi_controller *ctlr = platform_get_drvdata(pdev);
173*4882a593Smuzhiyun struct rpcif *rpc = spi_controller_get_devdata(ctlr);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun spi_unregister_controller(ctlr);
176*4882a593Smuzhiyun rpcif_disable_rpm(rpc);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
rpcif_spi_suspend(struct device * dev)182*4882a593Smuzhiyun static int rpcif_spi_suspend(struct device *dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct spi_controller *ctlr = dev_get_drvdata(dev);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return spi_controller_suspend(ctlr);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
rpcif_spi_resume(struct device * dev)189*4882a593Smuzhiyun static int rpcif_spi_resume(struct device *dev)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct spi_controller *ctlr = dev_get_drvdata(dev);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return spi_controller_resume(ctlr);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rpcif_spi_pm_ops, rpcif_spi_suspend, rpcif_spi_resume);
197*4882a593Smuzhiyun #define DEV_PM_OPS (&rpcif_spi_pm_ops)
198*4882a593Smuzhiyun #else
199*4882a593Smuzhiyun #define DEV_PM_OPS NULL
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct platform_driver rpcif_spi_driver = {
203*4882a593Smuzhiyun .probe = rpcif_spi_probe,
204*4882a593Smuzhiyun .remove = rpcif_spi_remove,
205*4882a593Smuzhiyun .driver = {
206*4882a593Smuzhiyun .name = "rpc-if-spi",
207*4882a593Smuzhiyun .pm = DEV_PM_OPS,
208*4882a593Smuzhiyun },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun module_platform_driver(rpcif_spi_driver);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RPC-IF SPI driver");
213*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
214