1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2008-2014, The Linux foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/dmaengine.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define QUP_CONFIG 0x0000
22*4882a593Smuzhiyun #define QUP_STATE 0x0004
23*4882a593Smuzhiyun #define QUP_IO_M_MODES 0x0008
24*4882a593Smuzhiyun #define QUP_SW_RESET 0x000c
25*4882a593Smuzhiyun #define QUP_OPERATIONAL 0x0018
26*4882a593Smuzhiyun #define QUP_ERROR_FLAGS 0x001c
27*4882a593Smuzhiyun #define QUP_ERROR_FLAGS_EN 0x0020
28*4882a593Smuzhiyun #define QUP_OPERATIONAL_MASK 0x0028
29*4882a593Smuzhiyun #define QUP_HW_VERSION 0x0030
30*4882a593Smuzhiyun #define QUP_MX_OUTPUT_CNT 0x0100
31*4882a593Smuzhiyun #define QUP_OUTPUT_FIFO 0x0110
32*4882a593Smuzhiyun #define QUP_MX_WRITE_CNT 0x0150
33*4882a593Smuzhiyun #define QUP_MX_INPUT_CNT 0x0200
34*4882a593Smuzhiyun #define QUP_MX_READ_CNT 0x0208
35*4882a593Smuzhiyun #define QUP_INPUT_FIFO 0x0218
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define SPI_CONFIG 0x0300
38*4882a593Smuzhiyun #define SPI_IO_CONTROL 0x0304
39*4882a593Smuzhiyun #define SPI_ERROR_FLAGS 0x0308
40*4882a593Smuzhiyun #define SPI_ERROR_FLAGS_EN 0x030c
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* QUP_CONFIG fields */
43*4882a593Smuzhiyun #define QUP_CONFIG_SPI_MODE (1 << 8)
44*4882a593Smuzhiyun #define QUP_CONFIG_CLOCK_AUTO_GATE BIT(13)
45*4882a593Smuzhiyun #define QUP_CONFIG_NO_INPUT BIT(7)
46*4882a593Smuzhiyun #define QUP_CONFIG_NO_OUTPUT BIT(6)
47*4882a593Smuzhiyun #define QUP_CONFIG_N 0x001f
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* QUP_STATE fields */
50*4882a593Smuzhiyun #define QUP_STATE_VALID BIT(2)
51*4882a593Smuzhiyun #define QUP_STATE_RESET 0
52*4882a593Smuzhiyun #define QUP_STATE_RUN 1
53*4882a593Smuzhiyun #define QUP_STATE_PAUSE 3
54*4882a593Smuzhiyun #define QUP_STATE_MASK 3
55*4882a593Smuzhiyun #define QUP_STATE_CLEAR 2
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define QUP_HW_VERSION_2_1_1 0x20010001
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* QUP_IO_M_MODES fields */
60*4882a593Smuzhiyun #define QUP_IO_M_PACK_EN BIT(15)
61*4882a593Smuzhiyun #define QUP_IO_M_UNPACK_EN BIT(14)
62*4882a593Smuzhiyun #define QUP_IO_M_INPUT_MODE_MASK_SHIFT 12
63*4882a593Smuzhiyun #define QUP_IO_M_OUTPUT_MODE_MASK_SHIFT 10
64*4882a593Smuzhiyun #define QUP_IO_M_INPUT_MODE_MASK (3 << QUP_IO_M_INPUT_MODE_MASK_SHIFT)
65*4882a593Smuzhiyun #define QUP_IO_M_OUTPUT_MODE_MASK (3 << QUP_IO_M_OUTPUT_MODE_MASK_SHIFT)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define QUP_IO_M_OUTPUT_BLOCK_SIZE(x) (((x) & (0x03 << 0)) >> 0)
68*4882a593Smuzhiyun #define QUP_IO_M_OUTPUT_FIFO_SIZE(x) (((x) & (0x07 << 2)) >> 2)
69*4882a593Smuzhiyun #define QUP_IO_M_INPUT_BLOCK_SIZE(x) (((x) & (0x03 << 5)) >> 5)
70*4882a593Smuzhiyun #define QUP_IO_M_INPUT_FIFO_SIZE(x) (((x) & (0x07 << 7)) >> 7)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define QUP_IO_M_MODE_FIFO 0
73*4882a593Smuzhiyun #define QUP_IO_M_MODE_BLOCK 1
74*4882a593Smuzhiyun #define QUP_IO_M_MODE_DMOV 2
75*4882a593Smuzhiyun #define QUP_IO_M_MODE_BAM 3
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* QUP_OPERATIONAL fields */
78*4882a593Smuzhiyun #define QUP_OP_IN_BLOCK_READ_REQ BIT(13)
79*4882a593Smuzhiyun #define QUP_OP_OUT_BLOCK_WRITE_REQ BIT(12)
80*4882a593Smuzhiyun #define QUP_OP_MAX_INPUT_DONE_FLAG BIT(11)
81*4882a593Smuzhiyun #define QUP_OP_MAX_OUTPUT_DONE_FLAG BIT(10)
82*4882a593Smuzhiyun #define QUP_OP_IN_SERVICE_FLAG BIT(9)
83*4882a593Smuzhiyun #define QUP_OP_OUT_SERVICE_FLAG BIT(8)
84*4882a593Smuzhiyun #define QUP_OP_IN_FIFO_FULL BIT(7)
85*4882a593Smuzhiyun #define QUP_OP_OUT_FIFO_FULL BIT(6)
86*4882a593Smuzhiyun #define QUP_OP_IN_FIFO_NOT_EMPTY BIT(5)
87*4882a593Smuzhiyun #define QUP_OP_OUT_FIFO_NOT_EMPTY BIT(4)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* QUP_ERROR_FLAGS and QUP_ERROR_FLAGS_EN fields */
90*4882a593Smuzhiyun #define QUP_ERROR_OUTPUT_OVER_RUN BIT(5)
91*4882a593Smuzhiyun #define QUP_ERROR_INPUT_UNDER_RUN BIT(4)
92*4882a593Smuzhiyun #define QUP_ERROR_OUTPUT_UNDER_RUN BIT(3)
93*4882a593Smuzhiyun #define QUP_ERROR_INPUT_OVER_RUN BIT(2)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* SPI_CONFIG fields */
96*4882a593Smuzhiyun #define SPI_CONFIG_HS_MODE BIT(10)
97*4882a593Smuzhiyun #define SPI_CONFIG_INPUT_FIRST BIT(9)
98*4882a593Smuzhiyun #define SPI_CONFIG_LOOPBACK BIT(8)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* SPI_IO_CONTROL fields */
101*4882a593Smuzhiyun #define SPI_IO_C_FORCE_CS BIT(11)
102*4882a593Smuzhiyun #define SPI_IO_C_CLK_IDLE_HIGH BIT(10)
103*4882a593Smuzhiyun #define SPI_IO_C_MX_CS_MODE BIT(8)
104*4882a593Smuzhiyun #define SPI_IO_C_CS_N_POLARITY_0 BIT(4)
105*4882a593Smuzhiyun #define SPI_IO_C_CS_SELECT(x) (((x) & 3) << 2)
106*4882a593Smuzhiyun #define SPI_IO_C_CS_SELECT_MASK 0x000c
107*4882a593Smuzhiyun #define SPI_IO_C_TRISTATE_CS BIT(1)
108*4882a593Smuzhiyun #define SPI_IO_C_NO_TRI_STATE BIT(0)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* SPI_ERROR_FLAGS and SPI_ERROR_FLAGS_EN fields */
111*4882a593Smuzhiyun #define SPI_ERROR_CLK_OVER_RUN BIT(1)
112*4882a593Smuzhiyun #define SPI_ERROR_CLK_UNDER_RUN BIT(0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define SPI_NUM_CHIPSELECTS 4
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define SPI_MAX_XFER (SZ_64K - 64)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* high speed mode is when bus rate is greater then 26MHz */
119*4882a593Smuzhiyun #define SPI_HS_MIN_RATE 26000000
120*4882a593Smuzhiyun #define SPI_MAX_RATE 50000000
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define SPI_DELAY_THRESHOLD 1
123*4882a593Smuzhiyun #define SPI_DELAY_RETRY 10
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct spi_qup {
126*4882a593Smuzhiyun void __iomem *base;
127*4882a593Smuzhiyun struct device *dev;
128*4882a593Smuzhiyun struct clk *cclk; /* core clock */
129*4882a593Smuzhiyun struct clk *iclk; /* interface clock */
130*4882a593Smuzhiyun int irq;
131*4882a593Smuzhiyun spinlock_t lock;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun int in_fifo_sz;
134*4882a593Smuzhiyun int out_fifo_sz;
135*4882a593Smuzhiyun int in_blk_sz;
136*4882a593Smuzhiyun int out_blk_sz;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct spi_transfer *xfer;
139*4882a593Smuzhiyun struct completion done;
140*4882a593Smuzhiyun int error;
141*4882a593Smuzhiyun int w_size; /* bytes per SPI word */
142*4882a593Smuzhiyun int n_words;
143*4882a593Smuzhiyun int tx_bytes;
144*4882a593Smuzhiyun int rx_bytes;
145*4882a593Smuzhiyun const u8 *tx_buf;
146*4882a593Smuzhiyun u8 *rx_buf;
147*4882a593Smuzhiyun int qup_v1;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun int mode;
150*4882a593Smuzhiyun struct dma_slave_config rx_conf;
151*4882a593Smuzhiyun struct dma_slave_config tx_conf;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static int spi_qup_io_config(struct spi_device *spi, struct spi_transfer *xfer);
155*4882a593Smuzhiyun
spi_qup_is_flag_set(struct spi_qup * controller,u32 flag)156*4882a593Smuzhiyun static inline bool spi_qup_is_flag_set(struct spi_qup *controller, u32 flag)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun u32 opflag = readl_relaxed(controller->base + QUP_OPERATIONAL);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return (opflag & flag) != 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
spi_qup_is_dma_xfer(int mode)163*4882a593Smuzhiyun static inline bool spi_qup_is_dma_xfer(int mode)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun if (mode == QUP_IO_M_MODE_DMOV || mode == QUP_IO_M_MODE_BAM)
166*4882a593Smuzhiyun return true;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return false;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* get's the transaction size length */
spi_qup_len(struct spi_qup * controller)172*4882a593Smuzhiyun static inline unsigned int spi_qup_len(struct spi_qup *controller)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun return controller->n_words * controller->w_size;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
spi_qup_is_valid_state(struct spi_qup * controller)177*4882a593Smuzhiyun static inline bool spi_qup_is_valid_state(struct spi_qup *controller)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 opstate = readl_relaxed(controller->base + QUP_STATE);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return opstate & QUP_STATE_VALID;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
spi_qup_set_state(struct spi_qup * controller,u32 state)184*4882a593Smuzhiyun static int spi_qup_set_state(struct spi_qup *controller, u32 state)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun unsigned long loop;
187*4882a593Smuzhiyun u32 cur_state;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun loop = 0;
190*4882a593Smuzhiyun while (!spi_qup_is_valid_state(controller)) {
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun usleep_range(SPI_DELAY_THRESHOLD, SPI_DELAY_THRESHOLD * 2);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (++loop > SPI_DELAY_RETRY)
195*4882a593Smuzhiyun return -EIO;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (loop)
199*4882a593Smuzhiyun dev_dbg(controller->dev, "invalid state for %ld,us %d\n",
200*4882a593Smuzhiyun loop, state);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun cur_state = readl_relaxed(controller->base + QUP_STATE);
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * Per spec: for PAUSE_STATE to RESET_STATE, two writes
205*4882a593Smuzhiyun * of (b10) are required
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun if (((cur_state & QUP_STATE_MASK) == QUP_STATE_PAUSE) &&
208*4882a593Smuzhiyun (state == QUP_STATE_RESET)) {
209*4882a593Smuzhiyun writel_relaxed(QUP_STATE_CLEAR, controller->base + QUP_STATE);
210*4882a593Smuzhiyun writel_relaxed(QUP_STATE_CLEAR, controller->base + QUP_STATE);
211*4882a593Smuzhiyun } else {
212*4882a593Smuzhiyun cur_state &= ~QUP_STATE_MASK;
213*4882a593Smuzhiyun cur_state |= state;
214*4882a593Smuzhiyun writel_relaxed(cur_state, controller->base + QUP_STATE);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun loop = 0;
218*4882a593Smuzhiyun while (!spi_qup_is_valid_state(controller)) {
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun usleep_range(SPI_DELAY_THRESHOLD, SPI_DELAY_THRESHOLD * 2);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (++loop > SPI_DELAY_RETRY)
223*4882a593Smuzhiyun return -EIO;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
spi_qup_read_from_fifo(struct spi_qup * controller,u32 num_words)229*4882a593Smuzhiyun static void spi_qup_read_from_fifo(struct spi_qup *controller, u32 num_words)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun u8 *rx_buf = controller->rx_buf;
232*4882a593Smuzhiyun int i, shift, num_bytes;
233*4882a593Smuzhiyun u32 word;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun for (; num_words; num_words--) {
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun word = readl_relaxed(controller->base + QUP_INPUT_FIFO);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun num_bytes = min_t(int, spi_qup_len(controller) -
240*4882a593Smuzhiyun controller->rx_bytes,
241*4882a593Smuzhiyun controller->w_size);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (!rx_buf) {
244*4882a593Smuzhiyun controller->rx_bytes += num_bytes;
245*4882a593Smuzhiyun continue;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun for (i = 0; i < num_bytes; i++, controller->rx_bytes++) {
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * The data format depends on bytes per SPI word:
251*4882a593Smuzhiyun * 4 bytes: 0x12345678
252*4882a593Smuzhiyun * 2 bytes: 0x00001234
253*4882a593Smuzhiyun * 1 byte : 0x00000012
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun shift = BITS_PER_BYTE;
256*4882a593Smuzhiyun shift *= (controller->w_size - i - 1);
257*4882a593Smuzhiyun rx_buf[controller->rx_bytes] = word >> shift;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
spi_qup_read(struct spi_qup * controller,u32 * opflags)262*4882a593Smuzhiyun static void spi_qup_read(struct spi_qup *controller, u32 *opflags)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun u32 remainder, words_per_block, num_words;
265*4882a593Smuzhiyun bool is_block_mode = controller->mode == QUP_IO_M_MODE_BLOCK;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun remainder = DIV_ROUND_UP(spi_qup_len(controller) - controller->rx_bytes,
268*4882a593Smuzhiyun controller->w_size);
269*4882a593Smuzhiyun words_per_block = controller->in_blk_sz >> 2;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun do {
272*4882a593Smuzhiyun /* ACK by clearing service flag */
273*4882a593Smuzhiyun writel_relaxed(QUP_OP_IN_SERVICE_FLAG,
274*4882a593Smuzhiyun controller->base + QUP_OPERATIONAL);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (!remainder)
277*4882a593Smuzhiyun goto exit;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (is_block_mode) {
280*4882a593Smuzhiyun num_words = (remainder > words_per_block) ?
281*4882a593Smuzhiyun words_per_block : remainder;
282*4882a593Smuzhiyun } else {
283*4882a593Smuzhiyun if (!spi_qup_is_flag_set(controller,
284*4882a593Smuzhiyun QUP_OP_IN_FIFO_NOT_EMPTY))
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun num_words = 1;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* read up to the maximum transfer size available */
291*4882a593Smuzhiyun spi_qup_read_from_fifo(controller, num_words);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun remainder -= num_words;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* if block mode, check to see if next block is available */
296*4882a593Smuzhiyun if (is_block_mode && !spi_qup_is_flag_set(controller,
297*4882a593Smuzhiyun QUP_OP_IN_BLOCK_READ_REQ))
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun } while (remainder);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * Due to extra stickiness of the QUP_OP_IN_SERVICE_FLAG during block
304*4882a593Smuzhiyun * reads, it has to be cleared again at the very end. However, be sure
305*4882a593Smuzhiyun * to refresh opflags value because MAX_INPUT_DONE_FLAG may now be
306*4882a593Smuzhiyun * present and this is used to determine if transaction is complete
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun exit:
309*4882a593Smuzhiyun if (!remainder) {
310*4882a593Smuzhiyun *opflags = readl_relaxed(controller->base + QUP_OPERATIONAL);
311*4882a593Smuzhiyun if (is_block_mode && *opflags & QUP_OP_MAX_INPUT_DONE_FLAG)
312*4882a593Smuzhiyun writel_relaxed(QUP_OP_IN_SERVICE_FLAG,
313*4882a593Smuzhiyun controller->base + QUP_OPERATIONAL);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
spi_qup_write_to_fifo(struct spi_qup * controller,u32 num_words)317*4882a593Smuzhiyun static void spi_qup_write_to_fifo(struct spi_qup *controller, u32 num_words)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun const u8 *tx_buf = controller->tx_buf;
320*4882a593Smuzhiyun int i, num_bytes;
321*4882a593Smuzhiyun u32 word, data;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun for (; num_words; num_words--) {
324*4882a593Smuzhiyun word = 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun num_bytes = min_t(int, spi_qup_len(controller) -
327*4882a593Smuzhiyun controller->tx_bytes,
328*4882a593Smuzhiyun controller->w_size);
329*4882a593Smuzhiyun if (tx_buf)
330*4882a593Smuzhiyun for (i = 0; i < num_bytes; i++) {
331*4882a593Smuzhiyun data = tx_buf[controller->tx_bytes + i];
332*4882a593Smuzhiyun word |= data << (BITS_PER_BYTE * (3 - i));
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun controller->tx_bytes += num_bytes;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun writel_relaxed(word, controller->base + QUP_OUTPUT_FIFO);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
spi_qup_dma_done(void * data)341*4882a593Smuzhiyun static void spi_qup_dma_done(void *data)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct spi_qup *qup = data;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun complete(&qup->done);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
spi_qup_write(struct spi_qup * controller)348*4882a593Smuzhiyun static void spi_qup_write(struct spi_qup *controller)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun bool is_block_mode = controller->mode == QUP_IO_M_MODE_BLOCK;
351*4882a593Smuzhiyun u32 remainder, words_per_block, num_words;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun remainder = DIV_ROUND_UP(spi_qup_len(controller) - controller->tx_bytes,
354*4882a593Smuzhiyun controller->w_size);
355*4882a593Smuzhiyun words_per_block = controller->out_blk_sz >> 2;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun do {
358*4882a593Smuzhiyun /* ACK by clearing service flag */
359*4882a593Smuzhiyun writel_relaxed(QUP_OP_OUT_SERVICE_FLAG,
360*4882a593Smuzhiyun controller->base + QUP_OPERATIONAL);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* make sure the interrupt is valid */
363*4882a593Smuzhiyun if (!remainder)
364*4882a593Smuzhiyun return;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (is_block_mode) {
367*4882a593Smuzhiyun num_words = (remainder > words_per_block) ?
368*4882a593Smuzhiyun words_per_block : remainder;
369*4882a593Smuzhiyun } else {
370*4882a593Smuzhiyun if (spi_qup_is_flag_set(controller,
371*4882a593Smuzhiyun QUP_OP_OUT_FIFO_FULL))
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun num_words = 1;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun spi_qup_write_to_fifo(controller, num_words);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun remainder -= num_words;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* if block mode, check to see if next block is available */
382*4882a593Smuzhiyun if (is_block_mode && !spi_qup_is_flag_set(controller,
383*4882a593Smuzhiyun QUP_OP_OUT_BLOCK_WRITE_REQ))
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun } while (remainder);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
spi_qup_prep_sg(struct spi_master * master,struct scatterlist * sgl,unsigned int nents,enum dma_transfer_direction dir,dma_async_tx_callback callback)389*4882a593Smuzhiyun static int spi_qup_prep_sg(struct spi_master *master, struct scatterlist *sgl,
390*4882a593Smuzhiyun unsigned int nents, enum dma_transfer_direction dir,
391*4882a593Smuzhiyun dma_async_tx_callback callback)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct spi_qup *qup = spi_master_get_devdata(master);
394*4882a593Smuzhiyun unsigned long flags = DMA_PREP_INTERRUPT | DMA_PREP_FENCE;
395*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
396*4882a593Smuzhiyun struct dma_chan *chan;
397*4882a593Smuzhiyun dma_cookie_t cookie;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (dir == DMA_MEM_TO_DEV)
400*4882a593Smuzhiyun chan = master->dma_tx;
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun chan = master->dma_rx;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(chan, sgl, nents, dir, flags);
405*4882a593Smuzhiyun if (IS_ERR_OR_NULL(desc))
406*4882a593Smuzhiyun return desc ? PTR_ERR(desc) : -EINVAL;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun desc->callback = callback;
409*4882a593Smuzhiyun desc->callback_param = qup;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun cookie = dmaengine_submit(desc);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return dma_submit_error(cookie);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
spi_qup_dma_terminate(struct spi_master * master,struct spi_transfer * xfer)416*4882a593Smuzhiyun static void spi_qup_dma_terminate(struct spi_master *master,
417*4882a593Smuzhiyun struct spi_transfer *xfer)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun if (xfer->tx_buf)
420*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_tx);
421*4882a593Smuzhiyun if (xfer->rx_buf)
422*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_rx);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
spi_qup_sgl_get_nents_len(struct scatterlist * sgl,u32 max,u32 * nents)425*4882a593Smuzhiyun static u32 spi_qup_sgl_get_nents_len(struct scatterlist *sgl, u32 max,
426*4882a593Smuzhiyun u32 *nents)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct scatterlist *sg;
429*4882a593Smuzhiyun u32 total = 0;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun for (sg = sgl; sg; sg = sg_next(sg)) {
432*4882a593Smuzhiyun unsigned int len = sg_dma_len(sg);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* check for overflow as well as limit */
435*4882a593Smuzhiyun if (((total + len) < total) || ((total + len) > max))
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun total += len;
439*4882a593Smuzhiyun (*nents)++;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return total;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
spi_qup_do_dma(struct spi_device * spi,struct spi_transfer * xfer,unsigned long timeout)445*4882a593Smuzhiyun static int spi_qup_do_dma(struct spi_device *spi, struct spi_transfer *xfer,
446*4882a593Smuzhiyun unsigned long timeout)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun dma_async_tx_callback rx_done = NULL, tx_done = NULL;
449*4882a593Smuzhiyun struct spi_master *master = spi->master;
450*4882a593Smuzhiyun struct spi_qup *qup = spi_master_get_devdata(master);
451*4882a593Smuzhiyun struct scatterlist *tx_sgl, *rx_sgl;
452*4882a593Smuzhiyun int ret;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (xfer->rx_buf)
455*4882a593Smuzhiyun rx_done = spi_qup_dma_done;
456*4882a593Smuzhiyun else if (xfer->tx_buf)
457*4882a593Smuzhiyun tx_done = spi_qup_dma_done;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun rx_sgl = xfer->rx_sg.sgl;
460*4882a593Smuzhiyun tx_sgl = xfer->tx_sg.sgl;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun do {
463*4882a593Smuzhiyun u32 rx_nents = 0, tx_nents = 0;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (rx_sgl)
466*4882a593Smuzhiyun qup->n_words = spi_qup_sgl_get_nents_len(rx_sgl,
467*4882a593Smuzhiyun SPI_MAX_XFER, &rx_nents) / qup->w_size;
468*4882a593Smuzhiyun if (tx_sgl)
469*4882a593Smuzhiyun qup->n_words = spi_qup_sgl_get_nents_len(tx_sgl,
470*4882a593Smuzhiyun SPI_MAX_XFER, &tx_nents) / qup->w_size;
471*4882a593Smuzhiyun if (!qup->n_words)
472*4882a593Smuzhiyun return -EIO;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = spi_qup_io_config(spi, xfer);
475*4882a593Smuzhiyun if (ret)
476*4882a593Smuzhiyun return ret;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* before issuing the descriptors, set the QUP to run */
479*4882a593Smuzhiyun ret = spi_qup_set_state(qup, QUP_STATE_RUN);
480*4882a593Smuzhiyun if (ret) {
481*4882a593Smuzhiyun dev_warn(qup->dev, "cannot set RUN state\n");
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun if (rx_sgl) {
485*4882a593Smuzhiyun ret = spi_qup_prep_sg(master, rx_sgl, rx_nents,
486*4882a593Smuzhiyun DMA_DEV_TO_MEM, rx_done);
487*4882a593Smuzhiyun if (ret)
488*4882a593Smuzhiyun return ret;
489*4882a593Smuzhiyun dma_async_issue_pending(master->dma_rx);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (tx_sgl) {
493*4882a593Smuzhiyun ret = spi_qup_prep_sg(master, tx_sgl, tx_nents,
494*4882a593Smuzhiyun DMA_MEM_TO_DEV, tx_done);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun dma_async_issue_pending(master->dma_tx);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (!wait_for_completion_timeout(&qup->done, timeout))
502*4882a593Smuzhiyun return -ETIMEDOUT;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun for (; rx_sgl && rx_nents--; rx_sgl = sg_next(rx_sgl))
505*4882a593Smuzhiyun ;
506*4882a593Smuzhiyun for (; tx_sgl && tx_nents--; tx_sgl = sg_next(tx_sgl))
507*4882a593Smuzhiyun ;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun } while (rx_sgl || tx_sgl);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return 0;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
spi_qup_do_pio(struct spi_device * spi,struct spi_transfer * xfer,unsigned long timeout)514*4882a593Smuzhiyun static int spi_qup_do_pio(struct spi_device *spi, struct spi_transfer *xfer,
515*4882a593Smuzhiyun unsigned long timeout)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct spi_master *master = spi->master;
518*4882a593Smuzhiyun struct spi_qup *qup = spi_master_get_devdata(master);
519*4882a593Smuzhiyun int ret, n_words, iterations, offset = 0;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun n_words = qup->n_words;
522*4882a593Smuzhiyun iterations = n_words / SPI_MAX_XFER; /* round down */
523*4882a593Smuzhiyun qup->rx_buf = xfer->rx_buf;
524*4882a593Smuzhiyun qup->tx_buf = xfer->tx_buf;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun do {
527*4882a593Smuzhiyun if (iterations)
528*4882a593Smuzhiyun qup->n_words = SPI_MAX_XFER;
529*4882a593Smuzhiyun else
530*4882a593Smuzhiyun qup->n_words = n_words % SPI_MAX_XFER;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (qup->tx_buf && offset)
533*4882a593Smuzhiyun qup->tx_buf = xfer->tx_buf + offset * SPI_MAX_XFER;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (qup->rx_buf && offset)
536*4882a593Smuzhiyun qup->rx_buf = xfer->rx_buf + offset * SPI_MAX_XFER;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /*
539*4882a593Smuzhiyun * if the transaction is small enough, we need
540*4882a593Smuzhiyun * to fallback to FIFO mode
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun if (qup->n_words <= (qup->in_fifo_sz / sizeof(u32)))
543*4882a593Smuzhiyun qup->mode = QUP_IO_M_MODE_FIFO;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ret = spi_qup_io_config(spi, xfer);
546*4882a593Smuzhiyun if (ret)
547*4882a593Smuzhiyun return ret;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun ret = spi_qup_set_state(qup, QUP_STATE_RUN);
550*4882a593Smuzhiyun if (ret) {
551*4882a593Smuzhiyun dev_warn(qup->dev, "cannot set RUN state\n");
552*4882a593Smuzhiyun return ret;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun ret = spi_qup_set_state(qup, QUP_STATE_PAUSE);
556*4882a593Smuzhiyun if (ret) {
557*4882a593Smuzhiyun dev_warn(qup->dev, "cannot set PAUSE state\n");
558*4882a593Smuzhiyun return ret;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (qup->mode == QUP_IO_M_MODE_FIFO)
562*4882a593Smuzhiyun spi_qup_write(qup);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun ret = spi_qup_set_state(qup, QUP_STATE_RUN);
565*4882a593Smuzhiyun if (ret) {
566*4882a593Smuzhiyun dev_warn(qup->dev, "cannot set RUN state\n");
567*4882a593Smuzhiyun return ret;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (!wait_for_completion_timeout(&qup->done, timeout))
571*4882a593Smuzhiyun return -ETIMEDOUT;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun offset++;
574*4882a593Smuzhiyun } while (iterations--);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
spi_qup_data_pending(struct spi_qup * controller)579*4882a593Smuzhiyun static bool spi_qup_data_pending(struct spi_qup *controller)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun unsigned int remainder_tx, remainder_rx;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun remainder_tx = DIV_ROUND_UP(spi_qup_len(controller) -
584*4882a593Smuzhiyun controller->tx_bytes, controller->w_size);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun remainder_rx = DIV_ROUND_UP(spi_qup_len(controller) -
587*4882a593Smuzhiyun controller->rx_bytes, controller->w_size);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return remainder_tx || remainder_rx;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
spi_qup_qup_irq(int irq,void * dev_id)592*4882a593Smuzhiyun static irqreturn_t spi_qup_qup_irq(int irq, void *dev_id)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct spi_qup *controller = dev_id;
595*4882a593Smuzhiyun u32 opflags, qup_err, spi_err;
596*4882a593Smuzhiyun unsigned long flags;
597*4882a593Smuzhiyun int error = 0;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun qup_err = readl_relaxed(controller->base + QUP_ERROR_FLAGS);
600*4882a593Smuzhiyun spi_err = readl_relaxed(controller->base + SPI_ERROR_FLAGS);
601*4882a593Smuzhiyun opflags = readl_relaxed(controller->base + QUP_OPERATIONAL);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun writel_relaxed(qup_err, controller->base + QUP_ERROR_FLAGS);
604*4882a593Smuzhiyun writel_relaxed(spi_err, controller->base + SPI_ERROR_FLAGS);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (qup_err) {
607*4882a593Smuzhiyun if (qup_err & QUP_ERROR_OUTPUT_OVER_RUN)
608*4882a593Smuzhiyun dev_warn(controller->dev, "OUTPUT_OVER_RUN\n");
609*4882a593Smuzhiyun if (qup_err & QUP_ERROR_INPUT_UNDER_RUN)
610*4882a593Smuzhiyun dev_warn(controller->dev, "INPUT_UNDER_RUN\n");
611*4882a593Smuzhiyun if (qup_err & QUP_ERROR_OUTPUT_UNDER_RUN)
612*4882a593Smuzhiyun dev_warn(controller->dev, "OUTPUT_UNDER_RUN\n");
613*4882a593Smuzhiyun if (qup_err & QUP_ERROR_INPUT_OVER_RUN)
614*4882a593Smuzhiyun dev_warn(controller->dev, "INPUT_OVER_RUN\n");
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun error = -EIO;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (spi_err) {
620*4882a593Smuzhiyun if (spi_err & SPI_ERROR_CLK_OVER_RUN)
621*4882a593Smuzhiyun dev_warn(controller->dev, "CLK_OVER_RUN\n");
622*4882a593Smuzhiyun if (spi_err & SPI_ERROR_CLK_UNDER_RUN)
623*4882a593Smuzhiyun dev_warn(controller->dev, "CLK_UNDER_RUN\n");
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun error = -EIO;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun spin_lock_irqsave(&controller->lock, flags);
629*4882a593Smuzhiyun if (!controller->error)
630*4882a593Smuzhiyun controller->error = error;
631*4882a593Smuzhiyun spin_unlock_irqrestore(&controller->lock, flags);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (spi_qup_is_dma_xfer(controller->mode)) {
634*4882a593Smuzhiyun writel_relaxed(opflags, controller->base + QUP_OPERATIONAL);
635*4882a593Smuzhiyun } else {
636*4882a593Smuzhiyun if (opflags & QUP_OP_IN_SERVICE_FLAG)
637*4882a593Smuzhiyun spi_qup_read(controller, &opflags);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (opflags & QUP_OP_OUT_SERVICE_FLAG)
640*4882a593Smuzhiyun spi_qup_write(controller);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (!spi_qup_data_pending(controller))
643*4882a593Smuzhiyun complete(&controller->done);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (error)
647*4882a593Smuzhiyun complete(&controller->done);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (opflags & QUP_OP_MAX_INPUT_DONE_FLAG) {
650*4882a593Smuzhiyun if (!spi_qup_is_dma_xfer(controller->mode)) {
651*4882a593Smuzhiyun if (spi_qup_data_pending(controller))
652*4882a593Smuzhiyun return IRQ_HANDLED;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun complete(&controller->done);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return IRQ_HANDLED;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* set clock freq ... bits per word, determine mode */
spi_qup_io_prep(struct spi_device * spi,struct spi_transfer * xfer)661*4882a593Smuzhiyun static int spi_qup_io_prep(struct spi_device *spi, struct spi_transfer *xfer)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(spi->master);
664*4882a593Smuzhiyun int ret;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (spi->mode & SPI_LOOP && xfer->len > controller->in_fifo_sz) {
667*4882a593Smuzhiyun dev_err(controller->dev, "too big size for loopback %d > %d\n",
668*4882a593Smuzhiyun xfer->len, controller->in_fifo_sz);
669*4882a593Smuzhiyun return -EIO;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun ret = clk_set_rate(controller->cclk, xfer->speed_hz);
673*4882a593Smuzhiyun if (ret) {
674*4882a593Smuzhiyun dev_err(controller->dev, "fail to set frequency %d",
675*4882a593Smuzhiyun xfer->speed_hz);
676*4882a593Smuzhiyun return -EIO;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun controller->w_size = DIV_ROUND_UP(xfer->bits_per_word, 8);
680*4882a593Smuzhiyun controller->n_words = xfer->len / controller->w_size;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (controller->n_words <= (controller->in_fifo_sz / sizeof(u32)))
683*4882a593Smuzhiyun controller->mode = QUP_IO_M_MODE_FIFO;
684*4882a593Smuzhiyun else if (spi->master->can_dma &&
685*4882a593Smuzhiyun spi->master->can_dma(spi->master, spi, xfer) &&
686*4882a593Smuzhiyun spi->master->cur_msg_mapped)
687*4882a593Smuzhiyun controller->mode = QUP_IO_M_MODE_BAM;
688*4882a593Smuzhiyun else
689*4882a593Smuzhiyun controller->mode = QUP_IO_M_MODE_BLOCK;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* prep qup for another spi transaction of specific type */
spi_qup_io_config(struct spi_device * spi,struct spi_transfer * xfer)695*4882a593Smuzhiyun static int spi_qup_io_config(struct spi_device *spi, struct spi_transfer *xfer)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(spi->master);
698*4882a593Smuzhiyun u32 config, iomode, control;
699*4882a593Smuzhiyun unsigned long flags;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun spin_lock_irqsave(&controller->lock, flags);
702*4882a593Smuzhiyun controller->xfer = xfer;
703*4882a593Smuzhiyun controller->error = 0;
704*4882a593Smuzhiyun controller->rx_bytes = 0;
705*4882a593Smuzhiyun controller->tx_bytes = 0;
706*4882a593Smuzhiyun spin_unlock_irqrestore(&controller->lock, flags);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (spi_qup_set_state(controller, QUP_STATE_RESET)) {
710*4882a593Smuzhiyun dev_err(controller->dev, "cannot set RESET state\n");
711*4882a593Smuzhiyun return -EIO;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun switch (controller->mode) {
715*4882a593Smuzhiyun case QUP_IO_M_MODE_FIFO:
716*4882a593Smuzhiyun writel_relaxed(controller->n_words,
717*4882a593Smuzhiyun controller->base + QUP_MX_READ_CNT);
718*4882a593Smuzhiyun writel_relaxed(controller->n_words,
719*4882a593Smuzhiyun controller->base + QUP_MX_WRITE_CNT);
720*4882a593Smuzhiyun /* must be zero for FIFO */
721*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_INPUT_CNT);
722*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_OUTPUT_CNT);
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun case QUP_IO_M_MODE_BAM:
725*4882a593Smuzhiyun writel_relaxed(controller->n_words,
726*4882a593Smuzhiyun controller->base + QUP_MX_INPUT_CNT);
727*4882a593Smuzhiyun writel_relaxed(controller->n_words,
728*4882a593Smuzhiyun controller->base + QUP_MX_OUTPUT_CNT);
729*4882a593Smuzhiyun /* must be zero for BLOCK and BAM */
730*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_READ_CNT);
731*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_WRITE_CNT);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (!controller->qup_v1) {
734*4882a593Smuzhiyun void __iomem *input_cnt;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun input_cnt = controller->base + QUP_MX_INPUT_CNT;
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun * for DMA transfers, both QUP_MX_INPUT_CNT and
739*4882a593Smuzhiyun * QUP_MX_OUTPUT_CNT must be zero to all cases but one.
740*4882a593Smuzhiyun * That case is a non-balanced transfer when there is
741*4882a593Smuzhiyun * only a rx_buf.
742*4882a593Smuzhiyun */
743*4882a593Smuzhiyun if (xfer->tx_buf)
744*4882a593Smuzhiyun writel_relaxed(0, input_cnt);
745*4882a593Smuzhiyun else
746*4882a593Smuzhiyun writel_relaxed(controller->n_words, input_cnt);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_OUTPUT_CNT);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun case QUP_IO_M_MODE_BLOCK:
752*4882a593Smuzhiyun reinit_completion(&controller->done);
753*4882a593Smuzhiyun writel_relaxed(controller->n_words,
754*4882a593Smuzhiyun controller->base + QUP_MX_INPUT_CNT);
755*4882a593Smuzhiyun writel_relaxed(controller->n_words,
756*4882a593Smuzhiyun controller->base + QUP_MX_OUTPUT_CNT);
757*4882a593Smuzhiyun /* must be zero for BLOCK and BAM */
758*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_READ_CNT);
759*4882a593Smuzhiyun writel_relaxed(0, controller->base + QUP_MX_WRITE_CNT);
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun default:
762*4882a593Smuzhiyun dev_err(controller->dev, "unknown mode = %d\n",
763*4882a593Smuzhiyun controller->mode);
764*4882a593Smuzhiyun return -EIO;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun iomode = readl_relaxed(controller->base + QUP_IO_M_MODES);
768*4882a593Smuzhiyun /* Set input and output transfer mode */
769*4882a593Smuzhiyun iomode &= ~(QUP_IO_M_INPUT_MODE_MASK | QUP_IO_M_OUTPUT_MODE_MASK);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (!spi_qup_is_dma_xfer(controller->mode))
772*4882a593Smuzhiyun iomode &= ~(QUP_IO_M_PACK_EN | QUP_IO_M_UNPACK_EN);
773*4882a593Smuzhiyun else
774*4882a593Smuzhiyun iomode |= QUP_IO_M_PACK_EN | QUP_IO_M_UNPACK_EN;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun iomode |= (controller->mode << QUP_IO_M_OUTPUT_MODE_MASK_SHIFT);
777*4882a593Smuzhiyun iomode |= (controller->mode << QUP_IO_M_INPUT_MODE_MASK_SHIFT);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun writel_relaxed(iomode, controller->base + QUP_IO_M_MODES);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun control = readl_relaxed(controller->base + SPI_IO_CONTROL);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
784*4882a593Smuzhiyun control |= SPI_IO_C_CLK_IDLE_HIGH;
785*4882a593Smuzhiyun else
786*4882a593Smuzhiyun control &= ~SPI_IO_C_CLK_IDLE_HIGH;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun writel_relaxed(control, controller->base + SPI_IO_CONTROL);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun config = readl_relaxed(controller->base + SPI_CONFIG);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (spi->mode & SPI_LOOP)
793*4882a593Smuzhiyun config |= SPI_CONFIG_LOOPBACK;
794*4882a593Smuzhiyun else
795*4882a593Smuzhiyun config &= ~SPI_CONFIG_LOOPBACK;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
798*4882a593Smuzhiyun config &= ~SPI_CONFIG_INPUT_FIRST;
799*4882a593Smuzhiyun else
800*4882a593Smuzhiyun config |= SPI_CONFIG_INPUT_FIRST;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * HS_MODE improves signal stability for spi-clk high rates,
804*4882a593Smuzhiyun * but is invalid in loop back mode.
805*4882a593Smuzhiyun */
806*4882a593Smuzhiyun if ((xfer->speed_hz >= SPI_HS_MIN_RATE) && !(spi->mode & SPI_LOOP))
807*4882a593Smuzhiyun config |= SPI_CONFIG_HS_MODE;
808*4882a593Smuzhiyun else
809*4882a593Smuzhiyun config &= ~SPI_CONFIG_HS_MODE;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun writel_relaxed(config, controller->base + SPI_CONFIG);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun config = readl_relaxed(controller->base + QUP_CONFIG);
814*4882a593Smuzhiyun config &= ~(QUP_CONFIG_NO_INPUT | QUP_CONFIG_NO_OUTPUT | QUP_CONFIG_N);
815*4882a593Smuzhiyun config |= xfer->bits_per_word - 1;
816*4882a593Smuzhiyun config |= QUP_CONFIG_SPI_MODE;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (spi_qup_is_dma_xfer(controller->mode)) {
819*4882a593Smuzhiyun if (!xfer->tx_buf)
820*4882a593Smuzhiyun config |= QUP_CONFIG_NO_OUTPUT;
821*4882a593Smuzhiyun if (!xfer->rx_buf)
822*4882a593Smuzhiyun config |= QUP_CONFIG_NO_INPUT;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun writel_relaxed(config, controller->base + QUP_CONFIG);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* only write to OPERATIONAL_MASK when register is present */
828*4882a593Smuzhiyun if (!controller->qup_v1) {
829*4882a593Smuzhiyun u32 mask = 0;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /*
832*4882a593Smuzhiyun * mask INPUT and OUTPUT service flags to prevent IRQs on FIFO
833*4882a593Smuzhiyun * status change in BAM mode
834*4882a593Smuzhiyun */
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (spi_qup_is_dma_xfer(controller->mode))
837*4882a593Smuzhiyun mask = QUP_OP_IN_SERVICE_FLAG | QUP_OP_OUT_SERVICE_FLAG;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun writel_relaxed(mask, controller->base + QUP_OPERATIONAL_MASK);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
spi_qup_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)845*4882a593Smuzhiyun static int spi_qup_transfer_one(struct spi_master *master,
846*4882a593Smuzhiyun struct spi_device *spi,
847*4882a593Smuzhiyun struct spi_transfer *xfer)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(master);
850*4882a593Smuzhiyun unsigned long timeout, flags;
851*4882a593Smuzhiyun int ret;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun ret = spi_qup_io_prep(spi, xfer);
854*4882a593Smuzhiyun if (ret)
855*4882a593Smuzhiyun return ret;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun timeout = DIV_ROUND_UP(xfer->speed_hz, MSEC_PER_SEC);
858*4882a593Smuzhiyun timeout = DIV_ROUND_UP(min_t(unsigned long, SPI_MAX_XFER,
859*4882a593Smuzhiyun xfer->len) * 8, timeout);
860*4882a593Smuzhiyun timeout = 100 * msecs_to_jiffies(timeout);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun reinit_completion(&controller->done);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun spin_lock_irqsave(&controller->lock, flags);
865*4882a593Smuzhiyun controller->xfer = xfer;
866*4882a593Smuzhiyun controller->error = 0;
867*4882a593Smuzhiyun controller->rx_bytes = 0;
868*4882a593Smuzhiyun controller->tx_bytes = 0;
869*4882a593Smuzhiyun spin_unlock_irqrestore(&controller->lock, flags);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (spi_qup_is_dma_xfer(controller->mode))
872*4882a593Smuzhiyun ret = spi_qup_do_dma(spi, xfer, timeout);
873*4882a593Smuzhiyun else
874*4882a593Smuzhiyun ret = spi_qup_do_pio(spi, xfer, timeout);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun spi_qup_set_state(controller, QUP_STATE_RESET);
877*4882a593Smuzhiyun spin_lock_irqsave(&controller->lock, flags);
878*4882a593Smuzhiyun if (!ret)
879*4882a593Smuzhiyun ret = controller->error;
880*4882a593Smuzhiyun spin_unlock_irqrestore(&controller->lock, flags);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (ret && spi_qup_is_dma_xfer(controller->mode))
883*4882a593Smuzhiyun spi_qup_dma_terminate(master, xfer);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun return ret;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
spi_qup_can_dma(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)888*4882a593Smuzhiyun static bool spi_qup_can_dma(struct spi_master *master, struct spi_device *spi,
889*4882a593Smuzhiyun struct spi_transfer *xfer)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct spi_qup *qup = spi_master_get_devdata(master);
892*4882a593Smuzhiyun size_t dma_align = dma_get_cache_alignment();
893*4882a593Smuzhiyun int n_words;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun if (xfer->rx_buf) {
896*4882a593Smuzhiyun if (!IS_ALIGNED((size_t)xfer->rx_buf, dma_align) ||
897*4882a593Smuzhiyun IS_ERR_OR_NULL(master->dma_rx))
898*4882a593Smuzhiyun return false;
899*4882a593Smuzhiyun if (qup->qup_v1 && (xfer->len % qup->in_blk_sz))
900*4882a593Smuzhiyun return false;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (xfer->tx_buf) {
904*4882a593Smuzhiyun if (!IS_ALIGNED((size_t)xfer->tx_buf, dma_align) ||
905*4882a593Smuzhiyun IS_ERR_OR_NULL(master->dma_tx))
906*4882a593Smuzhiyun return false;
907*4882a593Smuzhiyun if (qup->qup_v1 && (xfer->len % qup->out_blk_sz))
908*4882a593Smuzhiyun return false;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun n_words = xfer->len / DIV_ROUND_UP(xfer->bits_per_word, 8);
912*4882a593Smuzhiyun if (n_words <= (qup->in_fifo_sz / sizeof(u32)))
913*4882a593Smuzhiyun return false;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return true;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
spi_qup_release_dma(struct spi_master * master)918*4882a593Smuzhiyun static void spi_qup_release_dma(struct spi_master *master)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(master->dma_rx))
921*4882a593Smuzhiyun dma_release_channel(master->dma_rx);
922*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(master->dma_tx))
923*4882a593Smuzhiyun dma_release_channel(master->dma_tx);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
spi_qup_init_dma(struct spi_master * master,resource_size_t base)926*4882a593Smuzhiyun static int spi_qup_init_dma(struct spi_master *master, resource_size_t base)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct spi_qup *spi = spi_master_get_devdata(master);
929*4882a593Smuzhiyun struct dma_slave_config *rx_conf = &spi->rx_conf,
930*4882a593Smuzhiyun *tx_conf = &spi->tx_conf;
931*4882a593Smuzhiyun struct device *dev = spi->dev;
932*4882a593Smuzhiyun int ret;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* allocate dma resources, if available */
935*4882a593Smuzhiyun master->dma_rx = dma_request_chan(dev, "rx");
936*4882a593Smuzhiyun if (IS_ERR(master->dma_rx))
937*4882a593Smuzhiyun return PTR_ERR(master->dma_rx);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun master->dma_tx = dma_request_chan(dev, "tx");
940*4882a593Smuzhiyun if (IS_ERR(master->dma_tx)) {
941*4882a593Smuzhiyun ret = PTR_ERR(master->dma_tx);
942*4882a593Smuzhiyun goto err_tx;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* set DMA parameters */
946*4882a593Smuzhiyun rx_conf->direction = DMA_DEV_TO_MEM;
947*4882a593Smuzhiyun rx_conf->device_fc = 1;
948*4882a593Smuzhiyun rx_conf->src_addr = base + QUP_INPUT_FIFO;
949*4882a593Smuzhiyun rx_conf->src_maxburst = spi->in_blk_sz;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun tx_conf->direction = DMA_MEM_TO_DEV;
952*4882a593Smuzhiyun tx_conf->device_fc = 1;
953*4882a593Smuzhiyun tx_conf->dst_addr = base + QUP_OUTPUT_FIFO;
954*4882a593Smuzhiyun tx_conf->dst_maxburst = spi->out_blk_sz;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun ret = dmaengine_slave_config(master->dma_rx, rx_conf);
957*4882a593Smuzhiyun if (ret) {
958*4882a593Smuzhiyun dev_err(dev, "failed to configure RX channel\n");
959*4882a593Smuzhiyun goto err;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun ret = dmaengine_slave_config(master->dma_tx, tx_conf);
963*4882a593Smuzhiyun if (ret) {
964*4882a593Smuzhiyun dev_err(dev, "failed to configure TX channel\n");
965*4882a593Smuzhiyun goto err;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return 0;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun err:
971*4882a593Smuzhiyun dma_release_channel(master->dma_tx);
972*4882a593Smuzhiyun err_tx:
973*4882a593Smuzhiyun dma_release_channel(master->dma_rx);
974*4882a593Smuzhiyun return ret;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
spi_qup_set_cs(struct spi_device * spi,bool val)977*4882a593Smuzhiyun static void spi_qup_set_cs(struct spi_device *spi, bool val)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun struct spi_qup *controller;
980*4882a593Smuzhiyun u32 spi_ioc;
981*4882a593Smuzhiyun u32 spi_ioc_orig;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun controller = spi_master_get_devdata(spi->master);
984*4882a593Smuzhiyun spi_ioc = readl_relaxed(controller->base + SPI_IO_CONTROL);
985*4882a593Smuzhiyun spi_ioc_orig = spi_ioc;
986*4882a593Smuzhiyun if (!val)
987*4882a593Smuzhiyun spi_ioc |= SPI_IO_C_FORCE_CS;
988*4882a593Smuzhiyun else
989*4882a593Smuzhiyun spi_ioc &= ~SPI_IO_C_FORCE_CS;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (spi_ioc != spi_ioc_orig)
992*4882a593Smuzhiyun writel_relaxed(spi_ioc, controller->base + SPI_IO_CONTROL);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
spi_qup_probe(struct platform_device * pdev)995*4882a593Smuzhiyun static int spi_qup_probe(struct platform_device *pdev)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct spi_master *master;
998*4882a593Smuzhiyun struct clk *iclk, *cclk;
999*4882a593Smuzhiyun struct spi_qup *controller;
1000*4882a593Smuzhiyun struct resource *res;
1001*4882a593Smuzhiyun struct device *dev;
1002*4882a593Smuzhiyun void __iomem *base;
1003*4882a593Smuzhiyun u32 max_freq, iomode, num_cs;
1004*4882a593Smuzhiyun int ret, irq, size;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun dev = &pdev->dev;
1007*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1008*4882a593Smuzhiyun base = devm_ioremap_resource(dev, res);
1009*4882a593Smuzhiyun if (IS_ERR(base))
1010*4882a593Smuzhiyun return PTR_ERR(base);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1013*4882a593Smuzhiyun if (irq < 0)
1014*4882a593Smuzhiyun return irq;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun cclk = devm_clk_get(dev, "core");
1017*4882a593Smuzhiyun if (IS_ERR(cclk))
1018*4882a593Smuzhiyun return PTR_ERR(cclk);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun iclk = devm_clk_get(dev, "iface");
1021*4882a593Smuzhiyun if (IS_ERR(iclk))
1022*4882a593Smuzhiyun return PTR_ERR(iclk);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* This is optional parameter */
1025*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "spi-max-frequency", &max_freq))
1026*4882a593Smuzhiyun max_freq = SPI_MAX_RATE;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (!max_freq || max_freq > SPI_MAX_RATE) {
1029*4882a593Smuzhiyun dev_err(dev, "invalid clock frequency %d\n", max_freq);
1030*4882a593Smuzhiyun return -ENXIO;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun ret = clk_prepare_enable(cclk);
1034*4882a593Smuzhiyun if (ret) {
1035*4882a593Smuzhiyun dev_err(dev, "cannot enable core clock\n");
1036*4882a593Smuzhiyun return ret;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun ret = clk_prepare_enable(iclk);
1040*4882a593Smuzhiyun if (ret) {
1041*4882a593Smuzhiyun clk_disable_unprepare(cclk);
1042*4882a593Smuzhiyun dev_err(dev, "cannot enable iface clock\n");
1043*4882a593Smuzhiyun return ret;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun master = spi_alloc_master(dev, sizeof(struct spi_qup));
1047*4882a593Smuzhiyun if (!master) {
1048*4882a593Smuzhiyun clk_disable_unprepare(cclk);
1049*4882a593Smuzhiyun clk_disable_unprepare(iclk);
1050*4882a593Smuzhiyun dev_err(dev, "cannot allocate master\n");
1051*4882a593Smuzhiyun return -ENOMEM;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* use num-cs unless not present or out of range */
1055*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "num-cs", &num_cs) ||
1056*4882a593Smuzhiyun num_cs > SPI_NUM_CHIPSELECTS)
1057*4882a593Smuzhiyun master->num_chipselect = SPI_NUM_CHIPSELECTS;
1058*4882a593Smuzhiyun else
1059*4882a593Smuzhiyun master->num_chipselect = num_cs;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun master->bus_num = pdev->id;
1062*4882a593Smuzhiyun master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1063*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1064*4882a593Smuzhiyun master->max_speed_hz = max_freq;
1065*4882a593Smuzhiyun master->transfer_one = spi_qup_transfer_one;
1066*4882a593Smuzhiyun master->dev.of_node = pdev->dev.of_node;
1067*4882a593Smuzhiyun master->auto_runtime_pm = true;
1068*4882a593Smuzhiyun master->dma_alignment = dma_get_cache_alignment();
1069*4882a593Smuzhiyun master->max_dma_len = SPI_MAX_XFER;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun controller = spi_master_get_devdata(master);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun controller->dev = dev;
1076*4882a593Smuzhiyun controller->base = base;
1077*4882a593Smuzhiyun controller->iclk = iclk;
1078*4882a593Smuzhiyun controller->cclk = cclk;
1079*4882a593Smuzhiyun controller->irq = irq;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun ret = spi_qup_init_dma(master, res->start);
1082*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
1083*4882a593Smuzhiyun goto error;
1084*4882a593Smuzhiyun else if (!ret)
1085*4882a593Smuzhiyun master->can_dma = spi_qup_can_dma;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun controller->qup_v1 = (uintptr_t)of_device_get_match_data(dev);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (!controller->qup_v1)
1090*4882a593Smuzhiyun master->set_cs = spi_qup_set_cs;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun spin_lock_init(&controller->lock);
1093*4882a593Smuzhiyun init_completion(&controller->done);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun iomode = readl_relaxed(base + QUP_IO_M_MODES);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun size = QUP_IO_M_OUTPUT_BLOCK_SIZE(iomode);
1098*4882a593Smuzhiyun if (size)
1099*4882a593Smuzhiyun controller->out_blk_sz = size * 16;
1100*4882a593Smuzhiyun else
1101*4882a593Smuzhiyun controller->out_blk_sz = 4;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun size = QUP_IO_M_INPUT_BLOCK_SIZE(iomode);
1104*4882a593Smuzhiyun if (size)
1105*4882a593Smuzhiyun controller->in_blk_sz = size * 16;
1106*4882a593Smuzhiyun else
1107*4882a593Smuzhiyun controller->in_blk_sz = 4;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun size = QUP_IO_M_OUTPUT_FIFO_SIZE(iomode);
1110*4882a593Smuzhiyun controller->out_fifo_sz = controller->out_blk_sz * (2 << size);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun size = QUP_IO_M_INPUT_FIFO_SIZE(iomode);
1113*4882a593Smuzhiyun controller->in_fifo_sz = controller->in_blk_sz * (2 << size);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun dev_info(dev, "IN:block:%d, fifo:%d, OUT:block:%d, fifo:%d\n",
1116*4882a593Smuzhiyun controller->in_blk_sz, controller->in_fifo_sz,
1117*4882a593Smuzhiyun controller->out_blk_sz, controller->out_fifo_sz);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun writel_relaxed(1, base + QUP_SW_RESET);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun ret = spi_qup_set_state(controller, QUP_STATE_RESET);
1122*4882a593Smuzhiyun if (ret) {
1123*4882a593Smuzhiyun dev_err(dev, "cannot set RESET state\n");
1124*4882a593Smuzhiyun goto error_dma;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun writel_relaxed(0, base + QUP_OPERATIONAL);
1128*4882a593Smuzhiyun writel_relaxed(0, base + QUP_IO_M_MODES);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if (!controller->qup_v1)
1131*4882a593Smuzhiyun writel_relaxed(0, base + QUP_OPERATIONAL_MASK);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun writel_relaxed(SPI_ERROR_CLK_UNDER_RUN | SPI_ERROR_CLK_OVER_RUN,
1134*4882a593Smuzhiyun base + SPI_ERROR_FLAGS_EN);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* if earlier version of the QUP, disable INPUT_OVERRUN */
1137*4882a593Smuzhiyun if (controller->qup_v1)
1138*4882a593Smuzhiyun writel_relaxed(QUP_ERROR_OUTPUT_OVER_RUN |
1139*4882a593Smuzhiyun QUP_ERROR_INPUT_UNDER_RUN | QUP_ERROR_OUTPUT_UNDER_RUN,
1140*4882a593Smuzhiyun base + QUP_ERROR_FLAGS_EN);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun writel_relaxed(0, base + SPI_CONFIG);
1143*4882a593Smuzhiyun writel_relaxed(SPI_IO_C_NO_TRI_STATE, base + SPI_IO_CONTROL);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, spi_qup_qup_irq,
1146*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, pdev->name, controller);
1147*4882a593Smuzhiyun if (ret)
1148*4882a593Smuzhiyun goto error_dma;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, MSEC_PER_SEC);
1151*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
1152*4882a593Smuzhiyun pm_runtime_set_active(dev);
1153*4882a593Smuzhiyun pm_runtime_enable(dev);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun ret = devm_spi_register_master(dev, master);
1156*4882a593Smuzhiyun if (ret)
1157*4882a593Smuzhiyun goto disable_pm;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun return 0;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun disable_pm:
1162*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1163*4882a593Smuzhiyun error_dma:
1164*4882a593Smuzhiyun spi_qup_release_dma(master);
1165*4882a593Smuzhiyun error:
1166*4882a593Smuzhiyun clk_disable_unprepare(cclk);
1167*4882a593Smuzhiyun clk_disable_unprepare(iclk);
1168*4882a593Smuzhiyun spi_master_put(master);
1169*4882a593Smuzhiyun return ret;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun #ifdef CONFIG_PM
spi_qup_pm_suspend_runtime(struct device * device)1173*4882a593Smuzhiyun static int spi_qup_pm_suspend_runtime(struct device *device)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(device);
1176*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(master);
1177*4882a593Smuzhiyun u32 config;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Enable clocks auto gaiting */
1180*4882a593Smuzhiyun config = readl(controller->base + QUP_CONFIG);
1181*4882a593Smuzhiyun config |= QUP_CONFIG_CLOCK_AUTO_GATE;
1182*4882a593Smuzhiyun writel_relaxed(config, controller->base + QUP_CONFIG);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun clk_disable_unprepare(controller->cclk);
1185*4882a593Smuzhiyun clk_disable_unprepare(controller->iclk);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
spi_qup_pm_resume_runtime(struct device * device)1190*4882a593Smuzhiyun static int spi_qup_pm_resume_runtime(struct device *device)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(device);
1193*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(master);
1194*4882a593Smuzhiyun u32 config;
1195*4882a593Smuzhiyun int ret;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun ret = clk_prepare_enable(controller->iclk);
1198*4882a593Smuzhiyun if (ret)
1199*4882a593Smuzhiyun return ret;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun ret = clk_prepare_enable(controller->cclk);
1202*4882a593Smuzhiyun if (ret) {
1203*4882a593Smuzhiyun clk_disable_unprepare(controller->iclk);
1204*4882a593Smuzhiyun return ret;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* Disable clocks auto gaiting */
1208*4882a593Smuzhiyun config = readl_relaxed(controller->base + QUP_CONFIG);
1209*4882a593Smuzhiyun config &= ~QUP_CONFIG_CLOCK_AUTO_GATE;
1210*4882a593Smuzhiyun writel_relaxed(config, controller->base + QUP_CONFIG);
1211*4882a593Smuzhiyun return 0;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun #endif /* CONFIG_PM */
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
spi_qup_suspend(struct device * device)1216*4882a593Smuzhiyun static int spi_qup_suspend(struct device *device)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(device);
1219*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(master);
1220*4882a593Smuzhiyun int ret;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (pm_runtime_suspended(device)) {
1223*4882a593Smuzhiyun ret = spi_qup_pm_resume_runtime(device);
1224*4882a593Smuzhiyun if (ret)
1225*4882a593Smuzhiyun return ret;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun ret = spi_master_suspend(master);
1228*4882a593Smuzhiyun if (ret)
1229*4882a593Smuzhiyun return ret;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun ret = spi_qup_set_state(controller, QUP_STATE_RESET);
1232*4882a593Smuzhiyun if (ret)
1233*4882a593Smuzhiyun return ret;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun clk_disable_unprepare(controller->cclk);
1236*4882a593Smuzhiyun clk_disable_unprepare(controller->iclk);
1237*4882a593Smuzhiyun return 0;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
spi_qup_resume(struct device * device)1240*4882a593Smuzhiyun static int spi_qup_resume(struct device *device)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(device);
1243*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(master);
1244*4882a593Smuzhiyun int ret;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ret = clk_prepare_enable(controller->iclk);
1247*4882a593Smuzhiyun if (ret)
1248*4882a593Smuzhiyun return ret;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = clk_prepare_enable(controller->cclk);
1251*4882a593Smuzhiyun if (ret) {
1252*4882a593Smuzhiyun clk_disable_unprepare(controller->iclk);
1253*4882a593Smuzhiyun return ret;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun ret = spi_qup_set_state(controller, QUP_STATE_RESET);
1257*4882a593Smuzhiyun if (ret)
1258*4882a593Smuzhiyun goto disable_clk;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun ret = spi_master_resume(master);
1261*4882a593Smuzhiyun if (ret)
1262*4882a593Smuzhiyun goto disable_clk;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun return 0;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun disable_clk:
1267*4882a593Smuzhiyun clk_disable_unprepare(controller->cclk);
1268*4882a593Smuzhiyun clk_disable_unprepare(controller->iclk);
1269*4882a593Smuzhiyun return ret;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1272*4882a593Smuzhiyun
spi_qup_remove(struct platform_device * pdev)1273*4882a593Smuzhiyun static int spi_qup_remove(struct platform_device *pdev)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(&pdev->dev);
1276*4882a593Smuzhiyun struct spi_qup *controller = spi_master_get_devdata(master);
1277*4882a593Smuzhiyun int ret;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(&pdev->dev);
1280*4882a593Smuzhiyun if (ret < 0)
1281*4882a593Smuzhiyun return ret;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun ret = spi_qup_set_state(controller, QUP_STATE_RESET);
1284*4882a593Smuzhiyun if (ret)
1285*4882a593Smuzhiyun return ret;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun spi_qup_release_dma(master);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun clk_disable_unprepare(controller->cclk);
1290*4882a593Smuzhiyun clk_disable_unprepare(controller->iclk);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
1293*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun return 0;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun static const struct of_device_id spi_qup_dt_match[] = {
1299*4882a593Smuzhiyun { .compatible = "qcom,spi-qup-v1.1.1", .data = (void *)1, },
1300*4882a593Smuzhiyun { .compatible = "qcom,spi-qup-v2.1.1", },
1301*4882a593Smuzhiyun { .compatible = "qcom,spi-qup-v2.2.1", },
1302*4882a593Smuzhiyun { }
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, spi_qup_dt_match);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun static const struct dev_pm_ops spi_qup_dev_pm_ops = {
1307*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(spi_qup_suspend, spi_qup_resume)
1308*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(spi_qup_pm_suspend_runtime,
1309*4882a593Smuzhiyun spi_qup_pm_resume_runtime,
1310*4882a593Smuzhiyun NULL)
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun static struct platform_driver spi_qup_driver = {
1314*4882a593Smuzhiyun .driver = {
1315*4882a593Smuzhiyun .name = "spi_qup",
1316*4882a593Smuzhiyun .pm = &spi_qup_dev_pm_ops,
1317*4882a593Smuzhiyun .of_match_table = spi_qup_dt_match,
1318*4882a593Smuzhiyun },
1319*4882a593Smuzhiyun .probe = spi_qup_probe,
1320*4882a593Smuzhiyun .remove = spi_qup_remove,
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun module_platform_driver(spi_qup_driver);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1325*4882a593Smuzhiyun MODULE_ALIAS("platform:spi_qup");
1326