1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Microchip PIC32 SPI controller driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Purna Chandra Mandal <purna.mandal@microchip.com>
6*4882a593Smuzhiyun * Copyright (c) 2016, Microchip Technology Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clkdev.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/highmem.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/spi/spi.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* SPI controller registers */
26*4882a593Smuzhiyun struct pic32_spi_regs {
27*4882a593Smuzhiyun u32 ctrl;
28*4882a593Smuzhiyun u32 ctrl_clr;
29*4882a593Smuzhiyun u32 ctrl_set;
30*4882a593Smuzhiyun u32 ctrl_inv;
31*4882a593Smuzhiyun u32 status;
32*4882a593Smuzhiyun u32 status_clr;
33*4882a593Smuzhiyun u32 status_set;
34*4882a593Smuzhiyun u32 status_inv;
35*4882a593Smuzhiyun u32 buf;
36*4882a593Smuzhiyun u32 dontuse[3];
37*4882a593Smuzhiyun u32 baud;
38*4882a593Smuzhiyun u32 dontuse2[3];
39*4882a593Smuzhiyun u32 ctrl2;
40*4882a593Smuzhiyun u32 ctrl2_clr;
41*4882a593Smuzhiyun u32 ctrl2_set;
42*4882a593Smuzhiyun u32 ctrl2_inv;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Bit fields of SPI Control Register */
46*4882a593Smuzhiyun #define CTRL_RX_INT_SHIFT 0 /* Rx interrupt generation */
47*4882a593Smuzhiyun #define RX_FIFO_EMPTY 0
48*4882a593Smuzhiyun #define RX_FIFO_NOT_EMPTY 1 /* not empty */
49*4882a593Smuzhiyun #define RX_FIFO_HALF_FULL 2 /* full by half or more */
50*4882a593Smuzhiyun #define RX_FIFO_FULL 3 /* completely full */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define CTRL_TX_INT_SHIFT 2 /* TX interrupt generation */
53*4882a593Smuzhiyun #define TX_FIFO_ALL_EMPTY 0 /* completely empty */
54*4882a593Smuzhiyun #define TX_FIFO_EMPTY 1 /* empty */
55*4882a593Smuzhiyun #define TX_FIFO_HALF_EMPTY 2 /* empty by half or more */
56*4882a593Smuzhiyun #define TX_FIFO_NOT_FULL 3 /* atleast one empty */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define CTRL_MSTEN BIT(5) /* enable master mode */
59*4882a593Smuzhiyun #define CTRL_CKP BIT(6) /* active low */
60*4882a593Smuzhiyun #define CTRL_CKE BIT(8) /* Tx on falling edge */
61*4882a593Smuzhiyun #define CTRL_SMP BIT(9) /* Rx at middle or end of tx */
62*4882a593Smuzhiyun #define CTRL_BPW_MASK 0x03 /* bits per word/sample */
63*4882a593Smuzhiyun #define CTRL_BPW_SHIFT 10
64*4882a593Smuzhiyun #define PIC32_BPW_8 0
65*4882a593Smuzhiyun #define PIC32_BPW_16 1
66*4882a593Smuzhiyun #define PIC32_BPW_32 2
67*4882a593Smuzhiyun #define CTRL_SIDL BIT(13) /* sleep when idle */
68*4882a593Smuzhiyun #define CTRL_ON BIT(15) /* enable macro */
69*4882a593Smuzhiyun #define CTRL_ENHBUF BIT(16) /* enable enhanced buffering */
70*4882a593Smuzhiyun #define CTRL_MCLKSEL BIT(23) /* select clock source */
71*4882a593Smuzhiyun #define CTRL_MSSEN BIT(28) /* macro driven /SS */
72*4882a593Smuzhiyun #define CTRL_FRMEN BIT(31) /* enable framing mode */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Bit fields of SPI Status Register */
75*4882a593Smuzhiyun #define STAT_RF_EMPTY BIT(5) /* RX Fifo empty */
76*4882a593Smuzhiyun #define STAT_RX_OV BIT(6) /* err, s/w needs to clear */
77*4882a593Smuzhiyun #define STAT_TX_UR BIT(8) /* UR in Framed SPI modes */
78*4882a593Smuzhiyun #define STAT_FRM_ERR BIT(12) /* Multiple Frame Sync pulse */
79*4882a593Smuzhiyun #define STAT_TF_LVL_MASK 0x1F
80*4882a593Smuzhiyun #define STAT_TF_LVL_SHIFT 16
81*4882a593Smuzhiyun #define STAT_RF_LVL_MASK 0x1F
82*4882a593Smuzhiyun #define STAT_RF_LVL_SHIFT 24
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Bit fields of SPI Baud Register */
85*4882a593Smuzhiyun #define BAUD_MASK 0x1ff
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Bit fields of SPI Control2 Register */
88*4882a593Smuzhiyun #define CTRL2_TX_UR_EN BIT(10) /* Enable int on Tx under-run */
89*4882a593Smuzhiyun #define CTRL2_RX_OV_EN BIT(11) /* Enable int on Rx over-run */
90*4882a593Smuzhiyun #define CTRL2_FRM_ERR_EN BIT(12) /* Enable frame err int */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Minimum DMA transfer size */
93*4882a593Smuzhiyun #define PIC32_DMA_LEN_MIN 64
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct pic32_spi {
96*4882a593Smuzhiyun dma_addr_t dma_base;
97*4882a593Smuzhiyun struct pic32_spi_regs __iomem *regs;
98*4882a593Smuzhiyun int fault_irq;
99*4882a593Smuzhiyun int rx_irq;
100*4882a593Smuzhiyun int tx_irq;
101*4882a593Smuzhiyun u32 fifo_n_byte; /* FIFO depth in bytes */
102*4882a593Smuzhiyun struct clk *clk;
103*4882a593Smuzhiyun struct spi_master *master;
104*4882a593Smuzhiyun /* Current controller setting */
105*4882a593Smuzhiyun u32 speed_hz; /* spi-clk rate */
106*4882a593Smuzhiyun u32 mode;
107*4882a593Smuzhiyun u32 bits_per_word;
108*4882a593Smuzhiyun u32 fifo_n_elm; /* FIFO depth in words */
109*4882a593Smuzhiyun #define PIC32F_DMA_PREP 0 /* DMA chnls configured */
110*4882a593Smuzhiyun unsigned long flags;
111*4882a593Smuzhiyun /* Current transfer state */
112*4882a593Smuzhiyun struct completion xfer_done;
113*4882a593Smuzhiyun /* PIO transfer specific */
114*4882a593Smuzhiyun const void *tx;
115*4882a593Smuzhiyun const void *tx_end;
116*4882a593Smuzhiyun const void *rx;
117*4882a593Smuzhiyun const void *rx_end;
118*4882a593Smuzhiyun int len;
119*4882a593Smuzhiyun void (*rx_fifo)(struct pic32_spi *);
120*4882a593Smuzhiyun void (*tx_fifo)(struct pic32_spi *);
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
pic32_spi_enable(struct pic32_spi * pic32s)123*4882a593Smuzhiyun static inline void pic32_spi_enable(struct pic32_spi *pic32s)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun writel(CTRL_ON | CTRL_SIDL, &pic32s->regs->ctrl_set);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
pic32_spi_disable(struct pic32_spi * pic32s)128*4882a593Smuzhiyun static inline void pic32_spi_disable(struct pic32_spi *pic32s)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun writel(CTRL_ON | CTRL_SIDL, &pic32s->regs->ctrl_clr);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* avoid SPI registers read/write at immediate next CPU clock */
133*4882a593Smuzhiyun ndelay(20);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
pic32_spi_set_clk_rate(struct pic32_spi * pic32s,u32 spi_ck)136*4882a593Smuzhiyun static void pic32_spi_set_clk_rate(struct pic32_spi *pic32s, u32 spi_ck)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u32 div;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* div = (clk_in / 2 * spi_ck) - 1 */
141*4882a593Smuzhiyun div = DIV_ROUND_CLOSEST(clk_get_rate(pic32s->clk), 2 * spi_ck) - 1;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun writel(div & BAUD_MASK, &pic32s->regs->baud);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
pic32_rx_fifo_level(struct pic32_spi * pic32s)146*4882a593Smuzhiyun static inline u32 pic32_rx_fifo_level(struct pic32_spi *pic32s)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun u32 sr = readl(&pic32s->regs->status);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return (sr >> STAT_RF_LVL_SHIFT) & STAT_RF_LVL_MASK;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
pic32_tx_fifo_level(struct pic32_spi * pic32s)153*4882a593Smuzhiyun static inline u32 pic32_tx_fifo_level(struct pic32_spi *pic32s)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun u32 sr = readl(&pic32s->regs->status);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return (sr >> STAT_TF_LVL_SHIFT) & STAT_TF_LVL_MASK;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Return the max entries we can fill into tx fifo */
pic32_tx_max(struct pic32_spi * pic32s,int n_bytes)161*4882a593Smuzhiyun static u32 pic32_tx_max(struct pic32_spi *pic32s, int n_bytes)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun u32 tx_left, tx_room, rxtx_gap;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun tx_left = (pic32s->tx_end - pic32s->tx) / n_bytes;
166*4882a593Smuzhiyun tx_room = pic32s->fifo_n_elm - pic32_tx_fifo_level(pic32s);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * Another concern is about the tx/rx mismatch, we
170*4882a593Smuzhiyun * though to use (pic32s->fifo_n_byte - rxfl - txfl) as
171*4882a593Smuzhiyun * one maximum value for tx, but it doesn't cover the
172*4882a593Smuzhiyun * data which is out of tx/rx fifo and inside the
173*4882a593Smuzhiyun * shift registers. So a ctrl from sw point of
174*4882a593Smuzhiyun * view is taken.
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun rxtx_gap = ((pic32s->rx_end - pic32s->rx) -
177*4882a593Smuzhiyun (pic32s->tx_end - pic32s->tx)) / n_bytes;
178*4882a593Smuzhiyun return min3(tx_left, tx_room, (u32)(pic32s->fifo_n_elm - rxtx_gap));
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Return the max entries we should read out of rx fifo */
pic32_rx_max(struct pic32_spi * pic32s,int n_bytes)182*4882a593Smuzhiyun static u32 pic32_rx_max(struct pic32_spi *pic32s, int n_bytes)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun u32 rx_left = (pic32s->rx_end - pic32s->rx) / n_bytes;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return min_t(u32, rx_left, pic32_rx_fifo_level(pic32s));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define BUILD_SPI_FIFO_RW(__name, __type, __bwl) \
190*4882a593Smuzhiyun static void pic32_spi_rx_##__name(struct pic32_spi *pic32s) \
191*4882a593Smuzhiyun { \
192*4882a593Smuzhiyun __type v; \
193*4882a593Smuzhiyun u32 mx = pic32_rx_max(pic32s, sizeof(__type)); \
194*4882a593Smuzhiyun for (; mx; mx--) { \
195*4882a593Smuzhiyun v = read##__bwl(&pic32s->regs->buf); \
196*4882a593Smuzhiyun if (pic32s->rx_end - pic32s->len) \
197*4882a593Smuzhiyun *(__type *)(pic32s->rx) = v; \
198*4882a593Smuzhiyun pic32s->rx += sizeof(__type); \
199*4882a593Smuzhiyun } \
200*4882a593Smuzhiyun } \
201*4882a593Smuzhiyun \
202*4882a593Smuzhiyun static void pic32_spi_tx_##__name(struct pic32_spi *pic32s) \
203*4882a593Smuzhiyun { \
204*4882a593Smuzhiyun __type v; \
205*4882a593Smuzhiyun u32 mx = pic32_tx_max(pic32s, sizeof(__type)); \
206*4882a593Smuzhiyun for (; mx ; mx--) { \
207*4882a593Smuzhiyun v = (__type)~0U; \
208*4882a593Smuzhiyun if (pic32s->tx_end - pic32s->len) \
209*4882a593Smuzhiyun v = *(__type *)(pic32s->tx); \
210*4882a593Smuzhiyun write##__bwl(v, &pic32s->regs->buf); \
211*4882a593Smuzhiyun pic32s->tx += sizeof(__type); \
212*4882a593Smuzhiyun } \
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun BUILD_SPI_FIFO_RW(byte, u8, b);
216*4882a593Smuzhiyun BUILD_SPI_FIFO_RW(word, u16, w);
217*4882a593Smuzhiyun BUILD_SPI_FIFO_RW(dword, u32, l);
218*4882a593Smuzhiyun
pic32_err_stop(struct pic32_spi * pic32s,const char * msg)219*4882a593Smuzhiyun static void pic32_err_stop(struct pic32_spi *pic32s, const char *msg)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun /* disable all interrupts */
222*4882a593Smuzhiyun disable_irq_nosync(pic32s->fault_irq);
223*4882a593Smuzhiyun disable_irq_nosync(pic32s->rx_irq);
224*4882a593Smuzhiyun disable_irq_nosync(pic32s->tx_irq);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Show err message and abort xfer with err */
227*4882a593Smuzhiyun dev_err(&pic32s->master->dev, "%s\n", msg);
228*4882a593Smuzhiyun if (pic32s->master->cur_msg)
229*4882a593Smuzhiyun pic32s->master->cur_msg->status = -EIO;
230*4882a593Smuzhiyun complete(&pic32s->xfer_done);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
pic32_spi_fault_irq(int irq,void * dev_id)233*4882a593Smuzhiyun static irqreturn_t pic32_spi_fault_irq(int irq, void *dev_id)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct pic32_spi *pic32s = dev_id;
236*4882a593Smuzhiyun u32 status;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun status = readl(&pic32s->regs->status);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Error handling */
241*4882a593Smuzhiyun if (status & (STAT_RX_OV | STAT_TX_UR)) {
242*4882a593Smuzhiyun writel(STAT_RX_OV, &pic32s->regs->status_clr);
243*4882a593Smuzhiyun writel(STAT_TX_UR, &pic32s->regs->status_clr);
244*4882a593Smuzhiyun pic32_err_stop(pic32s, "err_irq: fifo ov/ur-run\n");
245*4882a593Smuzhiyun return IRQ_HANDLED;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (status & STAT_FRM_ERR) {
249*4882a593Smuzhiyun pic32_err_stop(pic32s, "err_irq: frame error");
250*4882a593Smuzhiyun return IRQ_HANDLED;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (!pic32s->master->cur_msg) {
254*4882a593Smuzhiyun pic32_err_stop(pic32s, "err_irq: no mesg");
255*4882a593Smuzhiyun return IRQ_NONE;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return IRQ_NONE;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
pic32_spi_rx_irq(int irq,void * dev_id)261*4882a593Smuzhiyun static irqreturn_t pic32_spi_rx_irq(int irq, void *dev_id)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct pic32_spi *pic32s = dev_id;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun pic32s->rx_fifo(pic32s);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* rx complete ? */
268*4882a593Smuzhiyun if (pic32s->rx_end == pic32s->rx) {
269*4882a593Smuzhiyun /* disable all interrupts */
270*4882a593Smuzhiyun disable_irq_nosync(pic32s->fault_irq);
271*4882a593Smuzhiyun disable_irq_nosync(pic32s->rx_irq);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* complete current xfer */
274*4882a593Smuzhiyun complete(&pic32s->xfer_done);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return IRQ_HANDLED;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
pic32_spi_tx_irq(int irq,void * dev_id)280*4882a593Smuzhiyun static irqreturn_t pic32_spi_tx_irq(int irq, void *dev_id)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct pic32_spi *pic32s = dev_id;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun pic32s->tx_fifo(pic32s);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* tx complete? disable tx interrupt */
287*4882a593Smuzhiyun if (pic32s->tx_end == pic32s->tx)
288*4882a593Smuzhiyun disable_irq_nosync(pic32s->tx_irq);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return IRQ_HANDLED;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
pic32_spi_dma_rx_notify(void * data)293*4882a593Smuzhiyun static void pic32_spi_dma_rx_notify(void *data)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct pic32_spi *pic32s = data;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun complete(&pic32s->xfer_done);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
pic32_spi_dma_transfer(struct pic32_spi * pic32s,struct spi_transfer * xfer)300*4882a593Smuzhiyun static int pic32_spi_dma_transfer(struct pic32_spi *pic32s,
301*4882a593Smuzhiyun struct spi_transfer *xfer)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct spi_master *master = pic32s->master;
304*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_rx;
305*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_tx;
306*4882a593Smuzhiyun dma_cookie_t cookie;
307*4882a593Smuzhiyun int ret;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!master->dma_rx || !master->dma_tx)
310*4882a593Smuzhiyun return -ENODEV;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
313*4882a593Smuzhiyun xfer->rx_sg.sgl,
314*4882a593Smuzhiyun xfer->rx_sg.nents,
315*4882a593Smuzhiyun DMA_DEV_TO_MEM,
316*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
317*4882a593Smuzhiyun if (!desc_rx) {
318*4882a593Smuzhiyun ret = -EINVAL;
319*4882a593Smuzhiyun goto err_dma;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
323*4882a593Smuzhiyun xfer->tx_sg.sgl,
324*4882a593Smuzhiyun xfer->tx_sg.nents,
325*4882a593Smuzhiyun DMA_MEM_TO_DEV,
326*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
327*4882a593Smuzhiyun if (!desc_tx) {
328*4882a593Smuzhiyun ret = -EINVAL;
329*4882a593Smuzhiyun goto err_dma;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Put callback on the RX transfer, that should finish last */
333*4882a593Smuzhiyun desc_rx->callback = pic32_spi_dma_rx_notify;
334*4882a593Smuzhiyun desc_rx->callback_param = pic32s;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun cookie = dmaengine_submit(desc_rx);
337*4882a593Smuzhiyun ret = dma_submit_error(cookie);
338*4882a593Smuzhiyun if (ret)
339*4882a593Smuzhiyun goto err_dma;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun cookie = dmaengine_submit(desc_tx);
342*4882a593Smuzhiyun ret = dma_submit_error(cookie);
343*4882a593Smuzhiyun if (ret)
344*4882a593Smuzhiyun goto err_dma_tx;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun dma_async_issue_pending(master->dma_rx);
347*4882a593Smuzhiyun dma_async_issue_pending(master->dma_tx);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun err_dma_tx:
352*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_rx);
353*4882a593Smuzhiyun err_dma:
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
pic32_spi_dma_config(struct pic32_spi * pic32s,u32 dma_width)357*4882a593Smuzhiyun static int pic32_spi_dma_config(struct pic32_spi *pic32s, u32 dma_width)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun int buf_offset = offsetof(struct pic32_spi_regs, buf);
360*4882a593Smuzhiyun struct spi_master *master = pic32s->master;
361*4882a593Smuzhiyun struct dma_slave_config cfg;
362*4882a593Smuzhiyun int ret;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun memset(&cfg, 0, sizeof(cfg));
365*4882a593Smuzhiyun cfg.device_fc = true;
366*4882a593Smuzhiyun cfg.src_addr = pic32s->dma_base + buf_offset;
367*4882a593Smuzhiyun cfg.dst_addr = pic32s->dma_base + buf_offset;
368*4882a593Smuzhiyun cfg.src_maxburst = pic32s->fifo_n_elm / 2; /* fill one-half */
369*4882a593Smuzhiyun cfg.dst_maxburst = pic32s->fifo_n_elm / 2; /* drain one-half */
370*4882a593Smuzhiyun cfg.src_addr_width = dma_width;
371*4882a593Smuzhiyun cfg.dst_addr_width = dma_width;
372*4882a593Smuzhiyun /* tx channel */
373*4882a593Smuzhiyun cfg.slave_id = pic32s->tx_irq;
374*4882a593Smuzhiyun cfg.direction = DMA_MEM_TO_DEV;
375*4882a593Smuzhiyun ret = dmaengine_slave_config(master->dma_tx, &cfg);
376*4882a593Smuzhiyun if (ret) {
377*4882a593Smuzhiyun dev_err(&master->dev, "tx channel setup failed\n");
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun /* rx channel */
381*4882a593Smuzhiyun cfg.slave_id = pic32s->rx_irq;
382*4882a593Smuzhiyun cfg.direction = DMA_DEV_TO_MEM;
383*4882a593Smuzhiyun ret = dmaengine_slave_config(master->dma_rx, &cfg);
384*4882a593Smuzhiyun if (ret)
385*4882a593Smuzhiyun dev_err(&master->dev, "rx channel setup failed\n");
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
pic32_spi_set_word_size(struct pic32_spi * pic32s,u8 bits_per_word)390*4882a593Smuzhiyun static int pic32_spi_set_word_size(struct pic32_spi *pic32s, u8 bits_per_word)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun enum dma_slave_buswidth dmawidth;
393*4882a593Smuzhiyun u32 buswidth, v;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun switch (bits_per_word) {
396*4882a593Smuzhiyun case 8:
397*4882a593Smuzhiyun pic32s->rx_fifo = pic32_spi_rx_byte;
398*4882a593Smuzhiyun pic32s->tx_fifo = pic32_spi_tx_byte;
399*4882a593Smuzhiyun buswidth = PIC32_BPW_8;
400*4882a593Smuzhiyun dmawidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case 16:
403*4882a593Smuzhiyun pic32s->rx_fifo = pic32_spi_rx_word;
404*4882a593Smuzhiyun pic32s->tx_fifo = pic32_spi_tx_word;
405*4882a593Smuzhiyun buswidth = PIC32_BPW_16;
406*4882a593Smuzhiyun dmawidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
407*4882a593Smuzhiyun break;
408*4882a593Smuzhiyun case 32:
409*4882a593Smuzhiyun pic32s->rx_fifo = pic32_spi_rx_dword;
410*4882a593Smuzhiyun pic32s->tx_fifo = pic32_spi_tx_dword;
411*4882a593Smuzhiyun buswidth = PIC32_BPW_32;
412*4882a593Smuzhiyun dmawidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun default:
415*4882a593Smuzhiyun /* not supported */
416*4882a593Smuzhiyun return -EINVAL;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* calculate maximum number of words fifos can hold */
420*4882a593Smuzhiyun pic32s->fifo_n_elm = DIV_ROUND_UP(pic32s->fifo_n_byte,
421*4882a593Smuzhiyun bits_per_word / 8);
422*4882a593Smuzhiyun /* set word size */
423*4882a593Smuzhiyun v = readl(&pic32s->regs->ctrl);
424*4882a593Smuzhiyun v &= ~(CTRL_BPW_MASK << CTRL_BPW_SHIFT);
425*4882a593Smuzhiyun v |= buswidth << CTRL_BPW_SHIFT;
426*4882a593Smuzhiyun writel(v, &pic32s->regs->ctrl);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* re-configure dma width, if required */
429*4882a593Smuzhiyun if (test_bit(PIC32F_DMA_PREP, &pic32s->flags))
430*4882a593Smuzhiyun pic32_spi_dma_config(pic32s, dmawidth);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
pic32_spi_prepare_hardware(struct spi_master * master)435*4882a593Smuzhiyun static int pic32_spi_prepare_hardware(struct spi_master *master)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct pic32_spi *pic32s = spi_master_get_devdata(master);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun pic32_spi_enable(pic32s);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
pic32_spi_prepare_message(struct spi_master * master,struct spi_message * msg)444*4882a593Smuzhiyun static int pic32_spi_prepare_message(struct spi_master *master,
445*4882a593Smuzhiyun struct spi_message *msg)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct pic32_spi *pic32s = spi_master_get_devdata(master);
448*4882a593Smuzhiyun struct spi_device *spi = msg->spi;
449*4882a593Smuzhiyun u32 val;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* set device specific bits_per_word */
452*4882a593Smuzhiyun if (pic32s->bits_per_word != spi->bits_per_word) {
453*4882a593Smuzhiyun pic32_spi_set_word_size(pic32s, spi->bits_per_word);
454*4882a593Smuzhiyun pic32s->bits_per_word = spi->bits_per_word;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* device specific speed change */
458*4882a593Smuzhiyun if (pic32s->speed_hz != spi->max_speed_hz) {
459*4882a593Smuzhiyun pic32_spi_set_clk_rate(pic32s, spi->max_speed_hz);
460*4882a593Smuzhiyun pic32s->speed_hz = spi->max_speed_hz;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* device specific mode change */
464*4882a593Smuzhiyun if (pic32s->mode != spi->mode) {
465*4882a593Smuzhiyun val = readl(&pic32s->regs->ctrl);
466*4882a593Smuzhiyun /* active low */
467*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
468*4882a593Smuzhiyun val |= CTRL_CKP;
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun val &= ~CTRL_CKP;
471*4882a593Smuzhiyun /* tx on rising edge */
472*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
473*4882a593Smuzhiyun val &= ~CTRL_CKE;
474*4882a593Smuzhiyun else
475*4882a593Smuzhiyun val |= CTRL_CKE;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* rx at end of tx */
478*4882a593Smuzhiyun val |= CTRL_SMP;
479*4882a593Smuzhiyun writel(val, &pic32s->regs->ctrl);
480*4882a593Smuzhiyun pic32s->mode = spi->mode;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
pic32_spi_can_dma(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)486*4882a593Smuzhiyun static bool pic32_spi_can_dma(struct spi_master *master,
487*4882a593Smuzhiyun struct spi_device *spi,
488*4882a593Smuzhiyun struct spi_transfer *xfer)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct pic32_spi *pic32s = spi_master_get_devdata(master);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* skip using DMA on small size transfer to avoid overhead.*/
493*4882a593Smuzhiyun return (xfer->len >= PIC32_DMA_LEN_MIN) &&
494*4882a593Smuzhiyun test_bit(PIC32F_DMA_PREP, &pic32s->flags);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
pic32_spi_one_transfer(struct spi_master * master,struct spi_device * spi,struct spi_transfer * transfer)497*4882a593Smuzhiyun static int pic32_spi_one_transfer(struct spi_master *master,
498*4882a593Smuzhiyun struct spi_device *spi,
499*4882a593Smuzhiyun struct spi_transfer *transfer)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct pic32_spi *pic32s;
502*4882a593Smuzhiyun bool dma_issued = false;
503*4882a593Smuzhiyun unsigned long timeout;
504*4882a593Smuzhiyun int ret;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun pic32s = spi_master_get_devdata(master);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* handle transfer specific word size change */
509*4882a593Smuzhiyun if (transfer->bits_per_word &&
510*4882a593Smuzhiyun (transfer->bits_per_word != pic32s->bits_per_word)) {
511*4882a593Smuzhiyun ret = pic32_spi_set_word_size(pic32s, transfer->bits_per_word);
512*4882a593Smuzhiyun if (ret)
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun pic32s->bits_per_word = transfer->bits_per_word;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* handle transfer specific speed change */
518*4882a593Smuzhiyun if (transfer->speed_hz && (transfer->speed_hz != pic32s->speed_hz)) {
519*4882a593Smuzhiyun pic32_spi_set_clk_rate(pic32s, transfer->speed_hz);
520*4882a593Smuzhiyun pic32s->speed_hz = transfer->speed_hz;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun reinit_completion(&pic32s->xfer_done);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* transact by DMA mode */
526*4882a593Smuzhiyun if (transfer->rx_sg.nents && transfer->tx_sg.nents) {
527*4882a593Smuzhiyun ret = pic32_spi_dma_transfer(pic32s, transfer);
528*4882a593Smuzhiyun if (ret) {
529*4882a593Smuzhiyun dev_err(&spi->dev, "dma submit error\n");
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* DMA issued */
534*4882a593Smuzhiyun dma_issued = true;
535*4882a593Smuzhiyun } else {
536*4882a593Smuzhiyun /* set current transfer information */
537*4882a593Smuzhiyun pic32s->tx = (const void *)transfer->tx_buf;
538*4882a593Smuzhiyun pic32s->rx = (const void *)transfer->rx_buf;
539*4882a593Smuzhiyun pic32s->tx_end = pic32s->tx + transfer->len;
540*4882a593Smuzhiyun pic32s->rx_end = pic32s->rx + transfer->len;
541*4882a593Smuzhiyun pic32s->len = transfer->len;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* transact by interrupt driven PIO */
544*4882a593Smuzhiyun enable_irq(pic32s->fault_irq);
545*4882a593Smuzhiyun enable_irq(pic32s->rx_irq);
546*4882a593Smuzhiyun enable_irq(pic32s->tx_irq);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* wait for completion */
550*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&pic32s->xfer_done, 2 * HZ);
551*4882a593Smuzhiyun if (timeout == 0) {
552*4882a593Smuzhiyun dev_err(&spi->dev, "wait error/timedout\n");
553*4882a593Smuzhiyun if (dma_issued) {
554*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_rx);
555*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_tx);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun ret = -ETIMEDOUT;
558*4882a593Smuzhiyun } else {
559*4882a593Smuzhiyun ret = 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return ret;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
pic32_spi_unprepare_message(struct spi_master * master,struct spi_message * msg)565*4882a593Smuzhiyun static int pic32_spi_unprepare_message(struct spi_master *master,
566*4882a593Smuzhiyun struct spi_message *msg)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun /* nothing to do */
569*4882a593Smuzhiyun return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
pic32_spi_unprepare_hardware(struct spi_master * master)572*4882a593Smuzhiyun static int pic32_spi_unprepare_hardware(struct spi_master *master)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct pic32_spi *pic32s = spi_master_get_devdata(master);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun pic32_spi_disable(pic32s);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return 0;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* This may be called multiple times by same spi dev */
pic32_spi_setup(struct spi_device * spi)582*4882a593Smuzhiyun static int pic32_spi_setup(struct spi_device *spi)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun if (!spi->max_speed_hz) {
585*4882a593Smuzhiyun dev_err(&spi->dev, "No max speed HZ parameter\n");
586*4882a593Smuzhiyun return -EINVAL;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* PIC32 spi controller can drive /CS during transfer depending
590*4882a593Smuzhiyun * on tx fifo fill-level. /CS will stay asserted as long as TX
591*4882a593Smuzhiyun * fifo is non-empty, else will be deasserted indicating
592*4882a593Smuzhiyun * completion of the ongoing transfer. This might result into
593*4882a593Smuzhiyun * unreliable/erroneous SPI transactions.
594*4882a593Smuzhiyun * To avoid that we will always handle /CS by toggling GPIO.
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun if (!gpio_is_valid(spi->cs_gpio))
597*4882a593Smuzhiyun return -EINVAL;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
pic32_spi_cleanup(struct spi_device * spi)604*4882a593Smuzhiyun static void pic32_spi_cleanup(struct spi_device *spi)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun /* de-activate cs-gpio */
607*4882a593Smuzhiyun gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
pic32_spi_dma_prep(struct pic32_spi * pic32s,struct device * dev)610*4882a593Smuzhiyun static int pic32_spi_dma_prep(struct pic32_spi *pic32s, struct device *dev)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct spi_master *master = pic32s->master;
613*4882a593Smuzhiyun int ret = 0;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun master->dma_rx = dma_request_chan(dev, "spi-rx");
616*4882a593Smuzhiyun if (IS_ERR(master->dma_rx)) {
617*4882a593Smuzhiyun if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER)
618*4882a593Smuzhiyun ret = -EPROBE_DEFER;
619*4882a593Smuzhiyun else
620*4882a593Smuzhiyun dev_warn(dev, "RX channel not found.\n");
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun master->dma_rx = NULL;
623*4882a593Smuzhiyun goto out_err;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun master->dma_tx = dma_request_chan(dev, "spi-tx");
627*4882a593Smuzhiyun if (IS_ERR(master->dma_tx)) {
628*4882a593Smuzhiyun if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER)
629*4882a593Smuzhiyun ret = -EPROBE_DEFER;
630*4882a593Smuzhiyun else
631*4882a593Smuzhiyun dev_warn(dev, "TX channel not found.\n");
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun master->dma_tx = NULL;
634*4882a593Smuzhiyun goto out_err;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (pic32_spi_dma_config(pic32s, DMA_SLAVE_BUSWIDTH_1_BYTE))
638*4882a593Smuzhiyun goto out_err;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* DMA chnls allocated and prepared */
641*4882a593Smuzhiyun set_bit(PIC32F_DMA_PREP, &pic32s->flags);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun out_err:
646*4882a593Smuzhiyun if (master->dma_rx) {
647*4882a593Smuzhiyun dma_release_channel(master->dma_rx);
648*4882a593Smuzhiyun master->dma_rx = NULL;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (master->dma_tx) {
652*4882a593Smuzhiyun dma_release_channel(master->dma_tx);
653*4882a593Smuzhiyun master->dma_tx = NULL;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return ret;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
pic32_spi_dma_unprep(struct pic32_spi * pic32s)659*4882a593Smuzhiyun static void pic32_spi_dma_unprep(struct pic32_spi *pic32s)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun if (!test_bit(PIC32F_DMA_PREP, &pic32s->flags))
662*4882a593Smuzhiyun return;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun clear_bit(PIC32F_DMA_PREP, &pic32s->flags);
665*4882a593Smuzhiyun if (pic32s->master->dma_rx)
666*4882a593Smuzhiyun dma_release_channel(pic32s->master->dma_rx);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (pic32s->master->dma_tx)
669*4882a593Smuzhiyun dma_release_channel(pic32s->master->dma_tx);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
pic32_spi_hw_init(struct pic32_spi * pic32s)672*4882a593Smuzhiyun static void pic32_spi_hw_init(struct pic32_spi *pic32s)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun u32 ctrl;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* disable hardware */
677*4882a593Smuzhiyun pic32_spi_disable(pic32s);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun ctrl = readl(&pic32s->regs->ctrl);
680*4882a593Smuzhiyun /* enable enhanced fifo of 128bit deep */
681*4882a593Smuzhiyun ctrl |= CTRL_ENHBUF;
682*4882a593Smuzhiyun pic32s->fifo_n_byte = 16;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* disable framing mode */
685*4882a593Smuzhiyun ctrl &= ~CTRL_FRMEN;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* enable master mode while disabled */
688*4882a593Smuzhiyun ctrl |= CTRL_MSTEN;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* set tx fifo threshold interrupt */
691*4882a593Smuzhiyun ctrl &= ~(0x3 << CTRL_TX_INT_SHIFT);
692*4882a593Smuzhiyun ctrl |= (TX_FIFO_HALF_EMPTY << CTRL_TX_INT_SHIFT);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* set rx fifo threshold interrupt */
695*4882a593Smuzhiyun ctrl &= ~(0x3 << CTRL_RX_INT_SHIFT);
696*4882a593Smuzhiyun ctrl |= (RX_FIFO_NOT_EMPTY << CTRL_RX_INT_SHIFT);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* select clk source */
699*4882a593Smuzhiyun ctrl &= ~CTRL_MCLKSEL;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* set manual /CS mode */
702*4882a593Smuzhiyun ctrl &= ~CTRL_MSSEN;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun writel(ctrl, &pic32s->regs->ctrl);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* enable error reporting */
707*4882a593Smuzhiyun ctrl = CTRL2_TX_UR_EN | CTRL2_RX_OV_EN | CTRL2_FRM_ERR_EN;
708*4882a593Smuzhiyun writel(ctrl, &pic32s->regs->ctrl2_set);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
pic32_spi_hw_probe(struct platform_device * pdev,struct pic32_spi * pic32s)711*4882a593Smuzhiyun static int pic32_spi_hw_probe(struct platform_device *pdev,
712*4882a593Smuzhiyun struct pic32_spi *pic32s)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun struct resource *mem;
715*4882a593Smuzhiyun int ret;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
718*4882a593Smuzhiyun pic32s->regs = devm_ioremap_resource(&pdev->dev, mem);
719*4882a593Smuzhiyun if (IS_ERR(pic32s->regs))
720*4882a593Smuzhiyun return PTR_ERR(pic32s->regs);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun pic32s->dma_base = mem->start;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* get irq resources: err-irq, rx-irq, tx-irq */
725*4882a593Smuzhiyun pic32s->fault_irq = platform_get_irq_byname(pdev, "fault");
726*4882a593Smuzhiyun if (pic32s->fault_irq < 0)
727*4882a593Smuzhiyun return pic32s->fault_irq;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun pic32s->rx_irq = platform_get_irq_byname(pdev, "rx");
730*4882a593Smuzhiyun if (pic32s->rx_irq < 0)
731*4882a593Smuzhiyun return pic32s->rx_irq;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun pic32s->tx_irq = platform_get_irq_byname(pdev, "tx");
734*4882a593Smuzhiyun if (pic32s->tx_irq < 0)
735*4882a593Smuzhiyun return pic32s->tx_irq;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* get clock */
738*4882a593Smuzhiyun pic32s->clk = devm_clk_get(&pdev->dev, "mck0");
739*4882a593Smuzhiyun if (IS_ERR(pic32s->clk)) {
740*4882a593Smuzhiyun dev_err(&pdev->dev, "clk not found\n");
741*4882a593Smuzhiyun ret = PTR_ERR(pic32s->clk);
742*4882a593Smuzhiyun goto err_unmap_mem;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ret = clk_prepare_enable(pic32s->clk);
746*4882a593Smuzhiyun if (ret)
747*4882a593Smuzhiyun goto err_unmap_mem;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun pic32_spi_hw_init(pic32s);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return 0;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun err_unmap_mem:
754*4882a593Smuzhiyun dev_err(&pdev->dev, "%s failed, err %d\n", __func__, ret);
755*4882a593Smuzhiyun return ret;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
pic32_spi_probe(struct platform_device * pdev)758*4882a593Smuzhiyun static int pic32_spi_probe(struct platform_device *pdev)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun struct spi_master *master;
761*4882a593Smuzhiyun struct pic32_spi *pic32s;
762*4882a593Smuzhiyun int ret;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev, sizeof(*pic32s));
765*4882a593Smuzhiyun if (!master)
766*4882a593Smuzhiyun return -ENOMEM;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun pic32s = spi_master_get_devdata(master);
769*4882a593Smuzhiyun pic32s->master = master;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun ret = pic32_spi_hw_probe(pdev, pic32s);
772*4882a593Smuzhiyun if (ret)
773*4882a593Smuzhiyun goto err_master;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun master->dev.of_node = pdev->dev.of_node;
776*4882a593Smuzhiyun master->mode_bits = SPI_MODE_3 | SPI_MODE_0 | SPI_CS_HIGH;
777*4882a593Smuzhiyun master->num_chipselect = 1; /* single chip-select */
778*4882a593Smuzhiyun master->max_speed_hz = clk_get_rate(pic32s->clk);
779*4882a593Smuzhiyun master->setup = pic32_spi_setup;
780*4882a593Smuzhiyun master->cleanup = pic32_spi_cleanup;
781*4882a593Smuzhiyun master->flags = SPI_MASTER_MUST_TX | SPI_MASTER_MUST_RX;
782*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16) |
783*4882a593Smuzhiyun SPI_BPW_MASK(32);
784*4882a593Smuzhiyun master->transfer_one = pic32_spi_one_transfer;
785*4882a593Smuzhiyun master->prepare_message = pic32_spi_prepare_message;
786*4882a593Smuzhiyun master->unprepare_message = pic32_spi_unprepare_message;
787*4882a593Smuzhiyun master->prepare_transfer_hardware = pic32_spi_prepare_hardware;
788*4882a593Smuzhiyun master->unprepare_transfer_hardware = pic32_spi_unprepare_hardware;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* optional DMA support */
791*4882a593Smuzhiyun ret = pic32_spi_dma_prep(pic32s, &pdev->dev);
792*4882a593Smuzhiyun if (ret)
793*4882a593Smuzhiyun goto err_bailout;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (test_bit(PIC32F_DMA_PREP, &pic32s->flags))
796*4882a593Smuzhiyun master->can_dma = pic32_spi_can_dma;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun init_completion(&pic32s->xfer_done);
799*4882a593Smuzhiyun pic32s->mode = -1;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* install irq handlers (with irq-disabled) */
802*4882a593Smuzhiyun irq_set_status_flags(pic32s->fault_irq, IRQ_NOAUTOEN);
803*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, pic32s->fault_irq,
804*4882a593Smuzhiyun pic32_spi_fault_irq, IRQF_NO_THREAD,
805*4882a593Smuzhiyun dev_name(&pdev->dev), pic32s);
806*4882a593Smuzhiyun if (ret < 0) {
807*4882a593Smuzhiyun dev_err(&pdev->dev, "request fault-irq %d\n", pic32s->rx_irq);
808*4882a593Smuzhiyun goto err_bailout;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* receive interrupt handler */
812*4882a593Smuzhiyun irq_set_status_flags(pic32s->rx_irq, IRQ_NOAUTOEN);
813*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, pic32s->rx_irq,
814*4882a593Smuzhiyun pic32_spi_rx_irq, IRQF_NO_THREAD,
815*4882a593Smuzhiyun dev_name(&pdev->dev), pic32s);
816*4882a593Smuzhiyun if (ret < 0) {
817*4882a593Smuzhiyun dev_err(&pdev->dev, "request rx-irq %d\n", pic32s->rx_irq);
818*4882a593Smuzhiyun goto err_bailout;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* transmit interrupt handler */
822*4882a593Smuzhiyun irq_set_status_flags(pic32s->tx_irq, IRQ_NOAUTOEN);
823*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, pic32s->tx_irq,
824*4882a593Smuzhiyun pic32_spi_tx_irq, IRQF_NO_THREAD,
825*4882a593Smuzhiyun dev_name(&pdev->dev), pic32s);
826*4882a593Smuzhiyun if (ret < 0) {
827*4882a593Smuzhiyun dev_err(&pdev->dev, "request tx-irq %d\n", pic32s->tx_irq);
828*4882a593Smuzhiyun goto err_bailout;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* register master */
832*4882a593Smuzhiyun ret = devm_spi_register_master(&pdev->dev, master);
833*4882a593Smuzhiyun if (ret) {
834*4882a593Smuzhiyun dev_err(&master->dev, "failed registering spi master\n");
835*4882a593Smuzhiyun goto err_bailout;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun platform_set_drvdata(pdev, pic32s);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun return 0;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun err_bailout:
843*4882a593Smuzhiyun pic32_spi_dma_unprep(pic32s);
844*4882a593Smuzhiyun clk_disable_unprepare(pic32s->clk);
845*4882a593Smuzhiyun err_master:
846*4882a593Smuzhiyun spi_master_put(master);
847*4882a593Smuzhiyun return ret;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
pic32_spi_remove(struct platform_device * pdev)850*4882a593Smuzhiyun static int pic32_spi_remove(struct platform_device *pdev)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun struct pic32_spi *pic32s;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun pic32s = platform_get_drvdata(pdev);
855*4882a593Smuzhiyun pic32_spi_disable(pic32s);
856*4882a593Smuzhiyun clk_disable_unprepare(pic32s->clk);
857*4882a593Smuzhiyun pic32_spi_dma_unprep(pic32s);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static const struct of_device_id pic32_spi_of_match[] = {
863*4882a593Smuzhiyun {.compatible = "microchip,pic32mzda-spi",},
864*4882a593Smuzhiyun {},
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pic32_spi_of_match);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static struct platform_driver pic32_spi_driver = {
869*4882a593Smuzhiyun .driver = {
870*4882a593Smuzhiyun .name = "spi-pic32",
871*4882a593Smuzhiyun .of_match_table = of_match_ptr(pic32_spi_of_match),
872*4882a593Smuzhiyun },
873*4882a593Smuzhiyun .probe = pic32_spi_probe,
874*4882a593Smuzhiyun .remove = pic32_spi_remove,
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun module_platform_driver(pic32_spi_driver);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun MODULE_AUTHOR("Purna Chandra Mandal <purna.mandal@microchip.com>");
880*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip SPI driver for PIC32 SPI controller.");
881*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
882