xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-omap-uwire.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * MicroWire interface driver for OMAP
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2003 MontaVista Software Inc. <source@mvista.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Ported to 2.6 OMAP uwire interface.
7*4882a593Smuzhiyun  * Copyright (C) 2004 Texas Instruments.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Generalization patches by Juha Yrjola <juha.yrjola@nokia.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Copyright (C) 2005 David Brownell (ported to 2.6 SPI interface)
12*4882a593Smuzhiyun  * Copyright (C) 2006 Nokia
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Many updates by Imre Deak <imre.deak@nokia.com>
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
17*4882a593Smuzhiyun  * under the terms of the GNU General Public License as published by the
18*4882a593Smuzhiyun  * Free Software Foundation; either version 2 of the License, or (at your
19*4882a593Smuzhiyun  * option) any later version.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
22*4882a593Smuzhiyun  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24*4882a593Smuzhiyun  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25*4882a593Smuzhiyun  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26*4882a593Smuzhiyun  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
27*4882a593Smuzhiyun  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
28*4882a593Smuzhiyun  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30*4882a593Smuzhiyun  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/init.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun #include <linux/interrupt.h>
37*4882a593Smuzhiyun #include <linux/err.h>
38*4882a593Smuzhiyun #include <linux/clk.h>
39*4882a593Smuzhiyun #include <linux/slab.h>
40*4882a593Smuzhiyun #include <linux/device.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include <linux/spi/spi.h>
43*4882a593Smuzhiyun #include <linux/spi/spi_bitbang.h>
44*4882a593Smuzhiyun #include <linux/module.h>
45*4882a593Smuzhiyun #include <linux/io.h>
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include <mach/hardware.h>
48*4882a593Smuzhiyun #include <asm/mach-types.h>
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #include <mach/mux.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <mach/omap7xx.h>	/* OMAP7XX_IO_CONF registers */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* FIXME address is now a platform device resource,
56*4882a593Smuzhiyun  * and irqs should show there too...
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun #define UWIRE_BASE_PHYS		0xFFFB3000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* uWire Registers: */
61*4882a593Smuzhiyun #define UWIRE_IO_SIZE 0x20
62*4882a593Smuzhiyun #define UWIRE_TDR     0x00
63*4882a593Smuzhiyun #define UWIRE_RDR     0x00
64*4882a593Smuzhiyun #define UWIRE_CSR     0x01
65*4882a593Smuzhiyun #define UWIRE_SR1     0x02
66*4882a593Smuzhiyun #define UWIRE_SR2     0x03
67*4882a593Smuzhiyun #define UWIRE_SR3     0x04
68*4882a593Smuzhiyun #define UWIRE_SR4     0x05
69*4882a593Smuzhiyun #define UWIRE_SR5     0x06
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* CSR bits */
72*4882a593Smuzhiyun #define	RDRB	(1 << 15)
73*4882a593Smuzhiyun #define	CSRB	(1 << 14)
74*4882a593Smuzhiyun #define	START	(1 << 13)
75*4882a593Smuzhiyun #define	CS_CMD	(1 << 12)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* SR1 or SR2 bits */
78*4882a593Smuzhiyun #define UWIRE_READ_FALLING_EDGE		0x0001
79*4882a593Smuzhiyun #define UWIRE_READ_RISING_EDGE		0x0000
80*4882a593Smuzhiyun #define UWIRE_WRITE_FALLING_EDGE	0x0000
81*4882a593Smuzhiyun #define UWIRE_WRITE_RISING_EDGE		0x0002
82*4882a593Smuzhiyun #define UWIRE_CS_ACTIVE_LOW		0x0000
83*4882a593Smuzhiyun #define UWIRE_CS_ACTIVE_HIGH		0x0004
84*4882a593Smuzhiyun #define UWIRE_FREQ_DIV_2		0x0000
85*4882a593Smuzhiyun #define UWIRE_FREQ_DIV_4		0x0008
86*4882a593Smuzhiyun #define UWIRE_FREQ_DIV_8		0x0010
87*4882a593Smuzhiyun #define UWIRE_CHK_READY			0x0020
88*4882a593Smuzhiyun #define UWIRE_CLK_INVERTED		0x0040
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct uwire_spi {
92*4882a593Smuzhiyun 	struct spi_bitbang	bitbang;
93*4882a593Smuzhiyun 	struct clk		*ck;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct uwire_state {
97*4882a593Smuzhiyun 	unsigned	div1_idx;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* REVISIT compile time constant for idx_shift? */
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * Or, put it in a structure which is used throughout the driver;
103*4882a593Smuzhiyun  * that avoids having to issue two loads for each bit of static data.
104*4882a593Smuzhiyun  */
105*4882a593Smuzhiyun static unsigned int uwire_idx_shift;
106*4882a593Smuzhiyun static void __iomem *uwire_base;
107*4882a593Smuzhiyun 
uwire_write_reg(int idx,u16 val)108*4882a593Smuzhiyun static inline void uwire_write_reg(int idx, u16 val)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	__raw_writew(val, uwire_base + (idx << uwire_idx_shift));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
uwire_read_reg(int idx)113*4882a593Smuzhiyun static inline u16 uwire_read_reg(int idx)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	return __raw_readw(uwire_base + (idx << uwire_idx_shift));
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
omap_uwire_configure_mode(u8 cs,unsigned long flags)118*4882a593Smuzhiyun static inline void omap_uwire_configure_mode(u8 cs, unsigned long flags)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u16	w, val = 0;
121*4882a593Smuzhiyun 	int	shift, reg;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (flags & UWIRE_CLK_INVERTED)
124*4882a593Smuzhiyun 		val ^= 0x03;
125*4882a593Smuzhiyun 	val = flags & 0x3f;
126*4882a593Smuzhiyun 	if (cs & 1)
127*4882a593Smuzhiyun 		shift = 6;
128*4882a593Smuzhiyun 	else
129*4882a593Smuzhiyun 		shift = 0;
130*4882a593Smuzhiyun 	if (cs <= 1)
131*4882a593Smuzhiyun 		reg = UWIRE_SR1;
132*4882a593Smuzhiyun 	else
133*4882a593Smuzhiyun 		reg = UWIRE_SR2;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	w = uwire_read_reg(reg);
136*4882a593Smuzhiyun 	w &= ~(0x3f << shift);
137*4882a593Smuzhiyun 	w |= val << shift;
138*4882a593Smuzhiyun 	uwire_write_reg(reg, w);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
wait_uwire_csr_flag(u16 mask,u16 val,int might_not_catch)141*4882a593Smuzhiyun static int wait_uwire_csr_flag(u16 mask, u16 val, int might_not_catch)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	u16 w;
144*4882a593Smuzhiyun 	int c = 0;
145*4882a593Smuzhiyun 	unsigned long max_jiffies = jiffies + HZ;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	for (;;) {
148*4882a593Smuzhiyun 		w = uwire_read_reg(UWIRE_CSR);
149*4882a593Smuzhiyun 		if ((w & mask) == val)
150*4882a593Smuzhiyun 			break;
151*4882a593Smuzhiyun 		if (time_after(jiffies, max_jiffies)) {
152*4882a593Smuzhiyun 			printk(KERN_ERR "%s: timeout. reg=%#06x "
153*4882a593Smuzhiyun 					"mask=%#06x val=%#06x\n",
154*4882a593Smuzhiyun 			       __func__, w, mask, val);
155*4882a593Smuzhiyun 			return -1;
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 		c++;
158*4882a593Smuzhiyun 		if (might_not_catch && c > 64)
159*4882a593Smuzhiyun 			break;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
uwire_set_clk1_div(int div1_idx)164*4882a593Smuzhiyun static void uwire_set_clk1_div(int div1_idx)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u16 w;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	w = uwire_read_reg(UWIRE_SR3);
169*4882a593Smuzhiyun 	w &= ~(0x03 << 1);
170*4882a593Smuzhiyun 	w |= div1_idx << 1;
171*4882a593Smuzhiyun 	uwire_write_reg(UWIRE_SR3, w);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
uwire_chipselect(struct spi_device * spi,int value)174*4882a593Smuzhiyun static void uwire_chipselect(struct spi_device *spi, int value)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct	uwire_state *ust = spi->controller_state;
177*4882a593Smuzhiyun 	u16	w;
178*4882a593Smuzhiyun 	int	old_cs;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	BUG_ON(wait_uwire_csr_flag(CSRB, 0, 0));
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	w = uwire_read_reg(UWIRE_CSR);
184*4882a593Smuzhiyun 	old_cs = (w >> 10) & 0x03;
185*4882a593Smuzhiyun 	if (value == BITBANG_CS_INACTIVE || old_cs != spi->chip_select) {
186*4882a593Smuzhiyun 		/* Deselect this CS, or the previous CS */
187*4882a593Smuzhiyun 		w &= ~CS_CMD;
188*4882a593Smuzhiyun 		uwire_write_reg(UWIRE_CSR, w);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 	/* activate specfied chipselect */
191*4882a593Smuzhiyun 	if (value == BITBANG_CS_ACTIVE) {
192*4882a593Smuzhiyun 		uwire_set_clk1_div(ust->div1_idx);
193*4882a593Smuzhiyun 		/* invert clock? */
194*4882a593Smuzhiyun 		if (spi->mode & SPI_CPOL)
195*4882a593Smuzhiyun 			uwire_write_reg(UWIRE_SR4, 1);
196*4882a593Smuzhiyun 		else
197*4882a593Smuzhiyun 			uwire_write_reg(UWIRE_SR4, 0);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		w = spi->chip_select << 10;
200*4882a593Smuzhiyun 		w |= CS_CMD;
201*4882a593Smuzhiyun 		uwire_write_reg(UWIRE_CSR, w);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
uwire_txrx(struct spi_device * spi,struct spi_transfer * t)205*4882a593Smuzhiyun static int uwire_txrx(struct spi_device *spi, struct spi_transfer *t)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	unsigned	len = t->len;
208*4882a593Smuzhiyun 	unsigned	bits = t->bits_per_word;
209*4882a593Smuzhiyun 	unsigned	bytes;
210*4882a593Smuzhiyun 	u16		val, w;
211*4882a593Smuzhiyun 	int		status = 0;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (!t->tx_buf && !t->rx_buf)
214*4882a593Smuzhiyun 		return 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	w = spi->chip_select << 10;
217*4882a593Smuzhiyun 	w |= CS_CMD;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (t->tx_buf) {
220*4882a593Smuzhiyun 		const u8	*buf = t->tx_buf;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/* NOTE:  DMA could be used for TX transfers */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		/* write one or two bytes at a time */
225*4882a593Smuzhiyun 		while (len >= 1) {
226*4882a593Smuzhiyun 			/* tx bit 15 is first sent; we byteswap multibyte words
227*4882a593Smuzhiyun 			 * (msb-first) on the way out from memory.
228*4882a593Smuzhiyun 			 */
229*4882a593Smuzhiyun 			val = *buf++;
230*4882a593Smuzhiyun 			if (bits > 8) {
231*4882a593Smuzhiyun 				bytes = 2;
232*4882a593Smuzhiyun 				val |= *buf++ << 8;
233*4882a593Smuzhiyun 			} else
234*4882a593Smuzhiyun 				bytes = 1;
235*4882a593Smuzhiyun 			val <<= 16 - bits;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #ifdef	VERBOSE
238*4882a593Smuzhiyun 			pr_debug("%s: write-%d =%04x\n",
239*4882a593Smuzhiyun 					dev_name(&spi->dev), bits, val);
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun 			if (wait_uwire_csr_flag(CSRB, 0, 0))
242*4882a593Smuzhiyun 				goto eio;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 			uwire_write_reg(UWIRE_TDR, val);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 			/* start write */
247*4882a593Smuzhiyun 			val = START | w | (bits << 5);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 			uwire_write_reg(UWIRE_CSR, val);
250*4882a593Smuzhiyun 			len -= bytes;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 			/* Wait till write actually starts.
253*4882a593Smuzhiyun 			 * This is needed with MPU clock 60+ MHz.
254*4882a593Smuzhiyun 			 * REVISIT: we may not have time to catch it...
255*4882a593Smuzhiyun 			 */
256*4882a593Smuzhiyun 			if (wait_uwire_csr_flag(CSRB, CSRB, 1))
257*4882a593Smuzhiyun 				goto eio;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 			status += bytes;
260*4882a593Smuzhiyun 		}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		/* REVISIT:  save this for later to get more i/o overlap */
263*4882a593Smuzhiyun 		if (wait_uwire_csr_flag(CSRB, 0, 0))
264*4882a593Smuzhiyun 			goto eio;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	} else if (t->rx_buf) {
267*4882a593Smuzhiyun 		u8		*buf = t->rx_buf;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		/* read one or two bytes at a time */
270*4882a593Smuzhiyun 		while (len) {
271*4882a593Smuzhiyun 			if (bits > 8) {
272*4882a593Smuzhiyun 				bytes = 2;
273*4882a593Smuzhiyun 			} else
274*4882a593Smuzhiyun 				bytes = 1;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 			/* start read */
277*4882a593Smuzhiyun 			val = START | w | (bits << 0);
278*4882a593Smuzhiyun 			uwire_write_reg(UWIRE_CSR, val);
279*4882a593Smuzhiyun 			len -= bytes;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 			/* Wait till read actually starts */
282*4882a593Smuzhiyun 			(void) wait_uwire_csr_flag(CSRB, CSRB, 1);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			if (wait_uwire_csr_flag(RDRB | CSRB,
285*4882a593Smuzhiyun 						RDRB, 0))
286*4882a593Smuzhiyun 				goto eio;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 			/* rx bit 0 is last received; multibyte words will
289*4882a593Smuzhiyun 			 * be properly byteswapped on the way to memory.
290*4882a593Smuzhiyun 			 */
291*4882a593Smuzhiyun 			val = uwire_read_reg(UWIRE_RDR);
292*4882a593Smuzhiyun 			val &= (1 << bits) - 1;
293*4882a593Smuzhiyun 			*buf++ = (u8) val;
294*4882a593Smuzhiyun 			if (bytes == 2)
295*4882a593Smuzhiyun 				*buf++ = val >> 8;
296*4882a593Smuzhiyun 			status += bytes;
297*4882a593Smuzhiyun #ifdef	VERBOSE
298*4882a593Smuzhiyun 			pr_debug("%s: read-%d =%04x\n",
299*4882a593Smuzhiyun 					dev_name(&spi->dev), bits, val);
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		}
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 	return status;
305*4882a593Smuzhiyun eio:
306*4882a593Smuzhiyun 	return -EIO;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
uwire_setup_transfer(struct spi_device * spi,struct spi_transfer * t)309*4882a593Smuzhiyun static int uwire_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct uwire_state	*ust = spi->controller_state;
312*4882a593Smuzhiyun 	struct uwire_spi	*uwire;
313*4882a593Smuzhiyun 	unsigned		flags = 0;
314*4882a593Smuzhiyun 	unsigned		hz;
315*4882a593Smuzhiyun 	unsigned long		rate;
316*4882a593Smuzhiyun 	int			div1_idx;
317*4882a593Smuzhiyun 	int			div1;
318*4882a593Smuzhiyun 	int			div2;
319*4882a593Smuzhiyun 	int			status;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	uwire = spi_master_get_devdata(spi->master);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* mode 0..3, clock inverted separately;
324*4882a593Smuzhiyun 	 * standard nCS signaling;
325*4882a593Smuzhiyun 	 * don't treat DI=high as "not ready"
326*4882a593Smuzhiyun 	 */
327*4882a593Smuzhiyun 	if (spi->mode & SPI_CS_HIGH)
328*4882a593Smuzhiyun 		flags |= UWIRE_CS_ACTIVE_HIGH;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (spi->mode & SPI_CPOL)
331*4882a593Smuzhiyun 		flags |= UWIRE_CLK_INVERTED;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	switch (spi->mode & (SPI_CPOL | SPI_CPHA)) {
334*4882a593Smuzhiyun 	case SPI_MODE_0:
335*4882a593Smuzhiyun 	case SPI_MODE_3:
336*4882a593Smuzhiyun 		flags |= UWIRE_WRITE_FALLING_EDGE | UWIRE_READ_RISING_EDGE;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case SPI_MODE_1:
339*4882a593Smuzhiyun 	case SPI_MODE_2:
340*4882a593Smuzhiyun 		flags |= UWIRE_WRITE_RISING_EDGE | UWIRE_READ_FALLING_EDGE;
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* assume it's already enabled */
345*4882a593Smuzhiyun 	rate = clk_get_rate(uwire->ck);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (t != NULL)
348*4882a593Smuzhiyun 		hz = t->speed_hz;
349*4882a593Smuzhiyun 	else
350*4882a593Smuzhiyun 		hz = spi->max_speed_hz;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (!hz) {
353*4882a593Smuzhiyun 		pr_debug("%s: zero speed?\n", dev_name(&spi->dev));
354*4882a593Smuzhiyun 		status = -EINVAL;
355*4882a593Smuzhiyun 		goto done;
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* F_INT = mpu_xor_clk / DIV1 */
359*4882a593Smuzhiyun 	for (div1_idx = 0; div1_idx < 4; div1_idx++) {
360*4882a593Smuzhiyun 		switch (div1_idx) {
361*4882a593Smuzhiyun 		case 0:
362*4882a593Smuzhiyun 			div1 = 2;
363*4882a593Smuzhiyun 			break;
364*4882a593Smuzhiyun 		case 1:
365*4882a593Smuzhiyun 			div1 = 4;
366*4882a593Smuzhiyun 			break;
367*4882a593Smuzhiyun 		case 2:
368*4882a593Smuzhiyun 			div1 = 7;
369*4882a593Smuzhiyun 			break;
370*4882a593Smuzhiyun 		default:
371*4882a593Smuzhiyun 		case 3:
372*4882a593Smuzhiyun 			div1 = 10;
373*4882a593Smuzhiyun 			break;
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 		div2 = (rate / div1 + hz - 1) / hz;
376*4882a593Smuzhiyun 		if (div2 <= 8)
377*4882a593Smuzhiyun 			break;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 	if (div1_idx == 4) {
380*4882a593Smuzhiyun 		pr_debug("%s: lowest clock %ld, need %d\n",
381*4882a593Smuzhiyun 			dev_name(&spi->dev), rate / 10 / 8, hz);
382*4882a593Smuzhiyun 		status = -EDOM;
383*4882a593Smuzhiyun 		goto done;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* we have to cache this and reset in uwire_chipselect as this is a
387*4882a593Smuzhiyun 	 * global parameter and another uwire device can change it under
388*4882a593Smuzhiyun 	 * us */
389*4882a593Smuzhiyun 	ust->div1_idx = div1_idx;
390*4882a593Smuzhiyun 	uwire_set_clk1_div(div1_idx);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	rate /= div1;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	switch (div2) {
395*4882a593Smuzhiyun 	case 0:
396*4882a593Smuzhiyun 	case 1:
397*4882a593Smuzhiyun 	case 2:
398*4882a593Smuzhiyun 		flags |= UWIRE_FREQ_DIV_2;
399*4882a593Smuzhiyun 		rate /= 2;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case 3:
402*4882a593Smuzhiyun 	case 4:
403*4882a593Smuzhiyun 		flags |= UWIRE_FREQ_DIV_4;
404*4882a593Smuzhiyun 		rate /= 4;
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	case 5:
407*4882a593Smuzhiyun 	case 6:
408*4882a593Smuzhiyun 	case 7:
409*4882a593Smuzhiyun 	case 8:
410*4882a593Smuzhiyun 		flags |= UWIRE_FREQ_DIV_8;
411*4882a593Smuzhiyun 		rate /= 8;
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 	omap_uwire_configure_mode(spi->chip_select, flags);
415*4882a593Smuzhiyun 	pr_debug("%s: uwire flags %02x, armxor %lu KHz, SCK %lu KHz\n",
416*4882a593Smuzhiyun 			__func__, flags,
417*4882a593Smuzhiyun 			clk_get_rate(uwire->ck) / 1000,
418*4882a593Smuzhiyun 			rate / 1000);
419*4882a593Smuzhiyun 	status = 0;
420*4882a593Smuzhiyun done:
421*4882a593Smuzhiyun 	return status;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
uwire_setup(struct spi_device * spi)424*4882a593Smuzhiyun static int uwire_setup(struct spi_device *spi)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct uwire_state *ust = spi->controller_state;
427*4882a593Smuzhiyun 	bool initial_setup = false;
428*4882a593Smuzhiyun 	int status;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (ust == NULL) {
431*4882a593Smuzhiyun 		ust = kzalloc(sizeof(*ust), GFP_KERNEL);
432*4882a593Smuzhiyun 		if (ust == NULL)
433*4882a593Smuzhiyun 			return -ENOMEM;
434*4882a593Smuzhiyun 		spi->controller_state = ust;
435*4882a593Smuzhiyun 		initial_setup = true;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	status = uwire_setup_transfer(spi, NULL);
439*4882a593Smuzhiyun 	if (status && initial_setup)
440*4882a593Smuzhiyun 		kfree(ust);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return status;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
uwire_cleanup(struct spi_device * spi)445*4882a593Smuzhiyun static void uwire_cleanup(struct spi_device *spi)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	kfree(spi->controller_state);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
uwire_off(struct uwire_spi * uwire)450*4882a593Smuzhiyun static void uwire_off(struct uwire_spi *uwire)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	uwire_write_reg(UWIRE_SR3, 0);
453*4882a593Smuzhiyun 	clk_disable_unprepare(uwire->ck);
454*4882a593Smuzhiyun 	spi_master_put(uwire->bitbang.master);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
uwire_probe(struct platform_device * pdev)457*4882a593Smuzhiyun static int uwire_probe(struct platform_device *pdev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct spi_master	*master;
460*4882a593Smuzhiyun 	struct uwire_spi	*uwire;
461*4882a593Smuzhiyun 	int			status;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof *uwire);
464*4882a593Smuzhiyun 	if (!master)
465*4882a593Smuzhiyun 		return -ENODEV;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	uwire = spi_master_get_devdata(master);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	uwire_base = devm_ioremap(&pdev->dev, UWIRE_BASE_PHYS, UWIRE_IO_SIZE);
470*4882a593Smuzhiyun 	if (!uwire_base) {
471*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "can't ioremap UWIRE\n");
472*4882a593Smuzhiyun 		spi_master_put(master);
473*4882a593Smuzhiyun 		return -ENOMEM;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	platform_set_drvdata(pdev, uwire);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	uwire->ck = devm_clk_get(&pdev->dev, "fck");
479*4882a593Smuzhiyun 	if (IS_ERR(uwire->ck)) {
480*4882a593Smuzhiyun 		status = PTR_ERR(uwire->ck);
481*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "no functional clock?\n");
482*4882a593Smuzhiyun 		spi_master_put(master);
483*4882a593Smuzhiyun 		return status;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 	clk_prepare_enable(uwire->ck);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (cpu_is_omap7xx())
488*4882a593Smuzhiyun 		uwire_idx_shift = 1;
489*4882a593Smuzhiyun 	else
490*4882a593Smuzhiyun 		uwire_idx_shift = 2;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	uwire_write_reg(UWIRE_SR3, 1);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* the spi->mode bits understood by this driver: */
495*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
496*4882a593Smuzhiyun 	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 16);
497*4882a593Smuzhiyun 	master->flags = SPI_MASTER_HALF_DUPLEX;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	master->bus_num = 2;	/* "official" */
500*4882a593Smuzhiyun 	master->num_chipselect = 4;
501*4882a593Smuzhiyun 	master->setup = uwire_setup;
502*4882a593Smuzhiyun 	master->cleanup = uwire_cleanup;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	uwire->bitbang.master = master;
505*4882a593Smuzhiyun 	uwire->bitbang.chipselect = uwire_chipselect;
506*4882a593Smuzhiyun 	uwire->bitbang.setup_transfer = uwire_setup_transfer;
507*4882a593Smuzhiyun 	uwire->bitbang.txrx_bufs = uwire_txrx;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	status = spi_bitbang_start(&uwire->bitbang);
510*4882a593Smuzhiyun 	if (status < 0) {
511*4882a593Smuzhiyun 		uwire_off(uwire);
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 	return status;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
uwire_remove(struct platform_device * pdev)516*4882a593Smuzhiyun static int uwire_remove(struct platform_device *pdev)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct uwire_spi	*uwire = platform_get_drvdata(pdev);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	// FIXME remove all child devices, somewhere ...
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	spi_bitbang_stop(&uwire->bitbang);
523*4882a593Smuzhiyun 	uwire_off(uwire);
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* work with hotplug and coldplug */
528*4882a593Smuzhiyun MODULE_ALIAS("platform:omap_uwire");
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static struct platform_driver uwire_driver = {
531*4882a593Smuzhiyun 	.driver = {
532*4882a593Smuzhiyun 		.name		= "omap_uwire",
533*4882a593Smuzhiyun 	},
534*4882a593Smuzhiyun 	.probe = uwire_probe,
535*4882a593Smuzhiyun 	.remove = uwire_remove,
536*4882a593Smuzhiyun 	// suspend ... unuse ck
537*4882a593Smuzhiyun 	// resume ... use ck
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
omap_uwire_init(void)540*4882a593Smuzhiyun static int __init omap_uwire_init(void)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	/* FIXME move these into the relevant board init code. also, include
543*4882a593Smuzhiyun 	 * H3 support; it uses tsc2101 like H2 (on a different chipselect).
544*4882a593Smuzhiyun 	 */
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (machine_is_omap_h2()) {
547*4882a593Smuzhiyun 		/* defaults: W21 SDO, U18 SDI, V19 SCL */
548*4882a593Smuzhiyun 		omap_cfg_reg(N14_1610_UWIRE_CS0);
549*4882a593Smuzhiyun 		omap_cfg_reg(N15_1610_UWIRE_CS1);
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 	if (machine_is_omap_perseus2()) {
552*4882a593Smuzhiyun 		/* configure pins: MPU_UW_nSCS1, MPU_UW_SDO, MPU_UW_SCLK */
553*4882a593Smuzhiyun 		int val = omap_readl(OMAP7XX_IO_CONF_9) & ~0x00EEE000;
554*4882a593Smuzhiyun 		omap_writel(val | 0x00AAA000, OMAP7XX_IO_CONF_9);
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return platform_driver_register(&uwire_driver);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
omap_uwire_exit(void)560*4882a593Smuzhiyun static void __exit omap_uwire_exit(void)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	platform_driver_unregister(&uwire_driver);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun subsys_initcall(omap_uwire_init);
566*4882a593Smuzhiyun module_exit(omap_uwire_exit);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun MODULE_LICENSE("GPL");
569*4882a593Smuzhiyun 
570