1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OMAP7xx SPI 100k controller driver
4*4882a593Smuzhiyun * Author: Fabrice Crohas <fcrohas@gmail.com>
5*4882a593Smuzhiyun * from original omap1_mcspi driver
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2005, 2006 Nokia Corporation
8*4882a593Smuzhiyun * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
9*4882a593Smuzhiyun * Juha Yrj�l� <juha.yrjola@nokia.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/clk.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/spi/spi.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define OMAP1_SPI100K_MAX_FREQ 48000000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define ICR_SPITAS (OMAP7XX_ICR_BASE + 0x12)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SPI_SETUP1 0x00
31*4882a593Smuzhiyun #define SPI_SETUP2 0x02
32*4882a593Smuzhiyun #define SPI_CTRL 0x04
33*4882a593Smuzhiyun #define SPI_STATUS 0x06
34*4882a593Smuzhiyun #define SPI_TX_LSB 0x08
35*4882a593Smuzhiyun #define SPI_TX_MSB 0x0a
36*4882a593Smuzhiyun #define SPI_RX_LSB 0x0c
37*4882a593Smuzhiyun #define SPI_RX_MSB 0x0e
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define SPI_SETUP1_INT_READ_ENABLE (1UL << 5)
40*4882a593Smuzhiyun #define SPI_SETUP1_INT_WRITE_ENABLE (1UL << 4)
41*4882a593Smuzhiyun #define SPI_SETUP1_CLOCK_DIVISOR(x) ((x) << 1)
42*4882a593Smuzhiyun #define SPI_SETUP1_CLOCK_ENABLE (1UL << 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define SPI_SETUP2_ACTIVE_EDGE_FALLING (0UL << 0)
45*4882a593Smuzhiyun #define SPI_SETUP2_ACTIVE_EDGE_RISING (1UL << 0)
46*4882a593Smuzhiyun #define SPI_SETUP2_NEGATIVE_LEVEL (0UL << 5)
47*4882a593Smuzhiyun #define SPI_SETUP2_POSITIVE_LEVEL (1UL << 5)
48*4882a593Smuzhiyun #define SPI_SETUP2_LEVEL_TRIGGER (0UL << 10)
49*4882a593Smuzhiyun #define SPI_SETUP2_EDGE_TRIGGER (1UL << 10)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SPI_CTRL_SEN(x) ((x) << 7)
52*4882a593Smuzhiyun #define SPI_CTRL_WORD_SIZE(x) (((x) - 1) << 2)
53*4882a593Smuzhiyun #define SPI_CTRL_WR (1UL << 1)
54*4882a593Smuzhiyun #define SPI_CTRL_RD (1UL << 0)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define SPI_STATUS_WE (1UL << 1)
57*4882a593Smuzhiyun #define SPI_STATUS_RD (1UL << 0)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* use PIO for small transfers, avoiding DMA setup/teardown overhead and
60*4882a593Smuzhiyun * cache operations; better heuristics consider wordsize and bitrate.
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun #define DMA_MIN_BYTES 8
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SPI_RUNNING 0
65*4882a593Smuzhiyun #define SPI_SHUTDOWN 1
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct omap1_spi100k {
68*4882a593Smuzhiyun struct clk *ick;
69*4882a593Smuzhiyun struct clk *fck;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Virtual base address of the controller */
72*4882a593Smuzhiyun void __iomem *base;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct omap1_spi100k_cs {
76*4882a593Smuzhiyun void __iomem *base;
77*4882a593Smuzhiyun int word_len;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
spi100k_enable_clock(struct spi_master * master)80*4882a593Smuzhiyun static void spi100k_enable_clock(struct spi_master *master)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun unsigned int val;
83*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* enable SPI */
86*4882a593Smuzhiyun val = readw(spi100k->base + SPI_SETUP1);
87*4882a593Smuzhiyun val |= SPI_SETUP1_CLOCK_ENABLE;
88*4882a593Smuzhiyun writew(val, spi100k->base + SPI_SETUP1);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
spi100k_disable_clock(struct spi_master * master)91*4882a593Smuzhiyun static void spi100k_disable_clock(struct spi_master *master)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun unsigned int val;
94*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* disable SPI */
97*4882a593Smuzhiyun val = readw(spi100k->base + SPI_SETUP1);
98*4882a593Smuzhiyun val &= ~SPI_SETUP1_CLOCK_ENABLE;
99*4882a593Smuzhiyun writew(val, spi100k->base + SPI_SETUP1);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
spi100k_write_data(struct spi_master * master,int len,int data)102*4882a593Smuzhiyun static void spi100k_write_data(struct spi_master *master, int len, int data)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* write 16-bit word, shifting 8-bit data if necessary */
107*4882a593Smuzhiyun if (len <= 8) {
108*4882a593Smuzhiyun data <<= 8;
109*4882a593Smuzhiyun len = 16;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun spi100k_enable_clock(master);
113*4882a593Smuzhiyun writew(data , spi100k->base + SPI_TX_MSB);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun writew(SPI_CTRL_SEN(0) |
116*4882a593Smuzhiyun SPI_CTRL_WORD_SIZE(len) |
117*4882a593Smuzhiyun SPI_CTRL_WR,
118*4882a593Smuzhiyun spi100k->base + SPI_CTRL);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Wait for bit ack send change */
121*4882a593Smuzhiyun while ((readw(spi100k->base + SPI_STATUS) & SPI_STATUS_WE) != SPI_STATUS_WE)
122*4882a593Smuzhiyun ;
123*4882a593Smuzhiyun udelay(1000);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun spi100k_disable_clock(master);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
spi100k_read_data(struct spi_master * master,int len)128*4882a593Smuzhiyun static int spi100k_read_data(struct spi_master *master, int len)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int dataL;
131*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Always do at least 16 bits */
134*4882a593Smuzhiyun if (len <= 8)
135*4882a593Smuzhiyun len = 16;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun spi100k_enable_clock(master);
138*4882a593Smuzhiyun writew(SPI_CTRL_SEN(0) |
139*4882a593Smuzhiyun SPI_CTRL_WORD_SIZE(len) |
140*4882a593Smuzhiyun SPI_CTRL_RD,
141*4882a593Smuzhiyun spi100k->base + SPI_CTRL);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun while ((readw(spi100k->base + SPI_STATUS) & SPI_STATUS_RD) != SPI_STATUS_RD)
144*4882a593Smuzhiyun ;
145*4882a593Smuzhiyun udelay(1000);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun dataL = readw(spi100k->base + SPI_RX_LSB);
148*4882a593Smuzhiyun readw(spi100k->base + SPI_RX_MSB);
149*4882a593Smuzhiyun spi100k_disable_clock(master);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return dataL;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
spi100k_open(struct spi_master * master)154*4882a593Smuzhiyun static void spi100k_open(struct spi_master *master)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun /* get control of SPI */
157*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun writew(SPI_SETUP1_INT_READ_ENABLE |
160*4882a593Smuzhiyun SPI_SETUP1_INT_WRITE_ENABLE |
161*4882a593Smuzhiyun SPI_SETUP1_CLOCK_DIVISOR(0), spi100k->base + SPI_SETUP1);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* configure clock and interrupts */
164*4882a593Smuzhiyun writew(SPI_SETUP2_ACTIVE_EDGE_FALLING |
165*4882a593Smuzhiyun SPI_SETUP2_NEGATIVE_LEVEL |
166*4882a593Smuzhiyun SPI_SETUP2_LEVEL_TRIGGER, spi100k->base + SPI_SETUP2);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
omap1_spi100k_force_cs(struct omap1_spi100k * spi100k,int enable)169*4882a593Smuzhiyun static void omap1_spi100k_force_cs(struct omap1_spi100k *spi100k, int enable)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun if (enable)
172*4882a593Smuzhiyun writew(0x05fc, spi100k->base + SPI_CTRL);
173*4882a593Smuzhiyun else
174*4882a593Smuzhiyun writew(0x05fd, spi100k->base + SPI_CTRL);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static unsigned
omap1_spi100k_txrx_pio(struct spi_device * spi,struct spi_transfer * xfer)178*4882a593Smuzhiyun omap1_spi100k_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct omap1_spi100k_cs *cs = spi->controller_state;
181*4882a593Smuzhiyun unsigned int count, c;
182*4882a593Smuzhiyun int word_len;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun count = xfer->len;
185*4882a593Smuzhiyun c = count;
186*4882a593Smuzhiyun word_len = cs->word_len;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (word_len <= 8) {
189*4882a593Smuzhiyun u8 *rx;
190*4882a593Smuzhiyun const u8 *tx;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun rx = xfer->rx_buf;
193*4882a593Smuzhiyun tx = xfer->tx_buf;
194*4882a593Smuzhiyun do {
195*4882a593Smuzhiyun c -= 1;
196*4882a593Smuzhiyun if (xfer->tx_buf != NULL)
197*4882a593Smuzhiyun spi100k_write_data(spi->master, word_len, *tx++);
198*4882a593Smuzhiyun if (xfer->rx_buf != NULL)
199*4882a593Smuzhiyun *rx++ = spi100k_read_data(spi->master, word_len);
200*4882a593Smuzhiyun } while (c);
201*4882a593Smuzhiyun } else if (word_len <= 16) {
202*4882a593Smuzhiyun u16 *rx;
203*4882a593Smuzhiyun const u16 *tx;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun rx = xfer->rx_buf;
206*4882a593Smuzhiyun tx = xfer->tx_buf;
207*4882a593Smuzhiyun do {
208*4882a593Smuzhiyun c -= 2;
209*4882a593Smuzhiyun if (xfer->tx_buf != NULL)
210*4882a593Smuzhiyun spi100k_write_data(spi->master, word_len, *tx++);
211*4882a593Smuzhiyun if (xfer->rx_buf != NULL)
212*4882a593Smuzhiyun *rx++ = spi100k_read_data(spi->master, word_len);
213*4882a593Smuzhiyun } while (c);
214*4882a593Smuzhiyun } else if (word_len <= 32) {
215*4882a593Smuzhiyun u32 *rx;
216*4882a593Smuzhiyun const u32 *tx;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun rx = xfer->rx_buf;
219*4882a593Smuzhiyun tx = xfer->tx_buf;
220*4882a593Smuzhiyun do {
221*4882a593Smuzhiyun c -= 4;
222*4882a593Smuzhiyun if (xfer->tx_buf != NULL)
223*4882a593Smuzhiyun spi100k_write_data(spi->master, word_len, *tx);
224*4882a593Smuzhiyun if (xfer->rx_buf != NULL)
225*4882a593Smuzhiyun *rx = spi100k_read_data(spi->master, word_len);
226*4882a593Smuzhiyun } while (c);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun return count - c;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* called only when no transfer is active to this device */
omap1_spi100k_setup_transfer(struct spi_device * spi,struct spi_transfer * t)232*4882a593Smuzhiyun static int omap1_spi100k_setup_transfer(struct spi_device *spi,
233*4882a593Smuzhiyun struct spi_transfer *t)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(spi->master);
236*4882a593Smuzhiyun struct omap1_spi100k_cs *cs = spi->controller_state;
237*4882a593Smuzhiyun u8 word_len;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (t != NULL)
240*4882a593Smuzhiyun word_len = t->bits_per_word;
241*4882a593Smuzhiyun else
242*4882a593Smuzhiyun word_len = spi->bits_per_word;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (word_len > 32)
245*4882a593Smuzhiyun return -EINVAL;
246*4882a593Smuzhiyun cs->word_len = word_len;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* SPI init before transfer */
249*4882a593Smuzhiyun writew(0x3e , spi100k->base + SPI_SETUP1);
250*4882a593Smuzhiyun writew(0x00 , spi100k->base + SPI_STATUS);
251*4882a593Smuzhiyun writew(0x3e , spi100k->base + SPI_CTRL);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* the spi->mode bits understood by this driver: */
257*4882a593Smuzhiyun #define MODEBITS (SPI_CPOL | SPI_CPHA | SPI_CS_HIGH)
258*4882a593Smuzhiyun
omap1_spi100k_setup(struct spi_device * spi)259*4882a593Smuzhiyun static int omap1_spi100k_setup(struct spi_device *spi)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int ret;
262*4882a593Smuzhiyun struct omap1_spi100k *spi100k;
263*4882a593Smuzhiyun struct omap1_spi100k_cs *cs = spi->controller_state;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun spi100k = spi_master_get_devdata(spi->master);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (!cs) {
268*4882a593Smuzhiyun cs = devm_kzalloc(&spi->dev, sizeof(*cs), GFP_KERNEL);
269*4882a593Smuzhiyun if (!cs)
270*4882a593Smuzhiyun return -ENOMEM;
271*4882a593Smuzhiyun cs->base = spi100k->base + spi->chip_select * 0x14;
272*4882a593Smuzhiyun spi->controller_state = cs;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun spi100k_open(spi->master);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun clk_prepare_enable(spi100k->ick);
278*4882a593Smuzhiyun clk_prepare_enable(spi100k->fck);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun ret = omap1_spi100k_setup_transfer(spi, NULL);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun clk_disable_unprepare(spi100k->ick);
283*4882a593Smuzhiyun clk_disable_unprepare(spi100k->fck);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
omap1_spi100k_transfer_one_message(struct spi_master * master,struct spi_message * m)288*4882a593Smuzhiyun static int omap1_spi100k_transfer_one_message(struct spi_master *master,
289*4882a593Smuzhiyun struct spi_message *m)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
292*4882a593Smuzhiyun struct spi_device *spi = m->spi;
293*4882a593Smuzhiyun struct spi_transfer *t = NULL;
294*4882a593Smuzhiyun int cs_active = 0;
295*4882a593Smuzhiyun int status = 0;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun list_for_each_entry(t, &m->transfers, transfer_list) {
298*4882a593Smuzhiyun if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
299*4882a593Smuzhiyun status = -EINVAL;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun status = omap1_spi100k_setup_transfer(spi, t);
303*4882a593Smuzhiyun if (status < 0)
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (!cs_active) {
307*4882a593Smuzhiyun omap1_spi100k_force_cs(spi100k, 1);
308*4882a593Smuzhiyun cs_active = 1;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (t->len) {
312*4882a593Smuzhiyun unsigned count;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun count = omap1_spi100k_txrx_pio(spi, t);
315*4882a593Smuzhiyun m->actual_length += count;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (count != t->len) {
318*4882a593Smuzhiyun status = -EIO;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun spi_transfer_delay_exec(t);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* ignore the "leave it on after last xfer" hint */
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (t->cs_change) {
328*4882a593Smuzhiyun omap1_spi100k_force_cs(spi100k, 0);
329*4882a593Smuzhiyun cs_active = 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun status = omap1_spi100k_setup_transfer(spi, NULL);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (cs_active)
336*4882a593Smuzhiyun omap1_spi100k_force_cs(spi100k, 0);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun m->status = status;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun spi_finalize_current_message(master);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return status;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
omap1_spi100k_probe(struct platform_device * pdev)345*4882a593Smuzhiyun static int omap1_spi100k_probe(struct platform_device *pdev)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct spi_master *master;
348*4882a593Smuzhiyun struct omap1_spi100k *spi100k;
349*4882a593Smuzhiyun int status = 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (!pdev->id)
352*4882a593Smuzhiyun return -EINVAL;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev, sizeof(*spi100k));
355*4882a593Smuzhiyun if (master == NULL) {
356*4882a593Smuzhiyun dev_dbg(&pdev->dev, "master allocation failed\n");
357*4882a593Smuzhiyun return -ENOMEM;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (pdev->id != -1)
361*4882a593Smuzhiyun master->bus_num = pdev->id;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun master->setup = omap1_spi100k_setup;
364*4882a593Smuzhiyun master->transfer_one_message = omap1_spi100k_transfer_one_message;
365*4882a593Smuzhiyun master->num_chipselect = 2;
366*4882a593Smuzhiyun master->mode_bits = MODEBITS;
367*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
368*4882a593Smuzhiyun master->min_speed_hz = OMAP1_SPI100K_MAX_FREQ/(1<<16);
369*4882a593Smuzhiyun master->max_speed_hz = OMAP1_SPI100K_MAX_FREQ;
370*4882a593Smuzhiyun master->auto_runtime_pm = true;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun spi100k = spi_master_get_devdata(master);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun * The memory region base address is taken as the platform_data.
376*4882a593Smuzhiyun * You should allocate this with ioremap() before initializing
377*4882a593Smuzhiyun * the SPI.
378*4882a593Smuzhiyun */
379*4882a593Smuzhiyun spi100k->base = (void __iomem *)dev_get_platdata(&pdev->dev);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun spi100k->ick = devm_clk_get(&pdev->dev, "ick");
382*4882a593Smuzhiyun if (IS_ERR(spi100k->ick)) {
383*4882a593Smuzhiyun dev_dbg(&pdev->dev, "can't get spi100k_ick\n");
384*4882a593Smuzhiyun status = PTR_ERR(spi100k->ick);
385*4882a593Smuzhiyun goto err;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun spi100k->fck = devm_clk_get(&pdev->dev, "fck");
389*4882a593Smuzhiyun if (IS_ERR(spi100k->fck)) {
390*4882a593Smuzhiyun dev_dbg(&pdev->dev, "can't get spi100k_fck\n");
391*4882a593Smuzhiyun status = PTR_ERR(spi100k->fck);
392*4882a593Smuzhiyun goto err;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun status = clk_prepare_enable(spi100k->ick);
396*4882a593Smuzhiyun if (status != 0) {
397*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable ick: %d\n", status);
398*4882a593Smuzhiyun goto err;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun status = clk_prepare_enable(spi100k->fck);
402*4882a593Smuzhiyun if (status != 0) {
403*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable fck: %d\n", status);
404*4882a593Smuzhiyun goto err_ick;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
408*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun status = devm_spi_register_master(&pdev->dev, master);
411*4882a593Smuzhiyun if (status < 0)
412*4882a593Smuzhiyun goto err_fck;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return status;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun err_fck:
417*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
418*4882a593Smuzhiyun clk_disable_unprepare(spi100k->fck);
419*4882a593Smuzhiyun err_ick:
420*4882a593Smuzhiyun clk_disable_unprepare(spi100k->ick);
421*4882a593Smuzhiyun err:
422*4882a593Smuzhiyun spi_master_put(master);
423*4882a593Smuzhiyun return status;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
omap1_spi100k_remove(struct platform_device * pdev)426*4882a593Smuzhiyun static int omap1_spi100k_remove(struct platform_device *pdev)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct spi_master *master = platform_get_drvdata(pdev);
429*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun clk_disable_unprepare(spi100k->fck);
434*4882a593Smuzhiyun clk_disable_unprepare(spi100k->ick);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun #ifdef CONFIG_PM
omap1_spi100k_runtime_suspend(struct device * dev)440*4882a593Smuzhiyun static int omap1_spi100k_runtime_suspend(struct device *dev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
443*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun clk_disable_unprepare(spi100k->ick);
446*4882a593Smuzhiyun clk_disable_unprepare(spi100k->fck);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
omap1_spi100k_runtime_resume(struct device * dev)451*4882a593Smuzhiyun static int omap1_spi100k_runtime_resume(struct device *dev)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
454*4882a593Smuzhiyun struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
455*4882a593Smuzhiyun int ret;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun ret = clk_prepare_enable(spi100k->ick);
458*4882a593Smuzhiyun if (ret != 0) {
459*4882a593Smuzhiyun dev_err(dev, "Failed to enable ick: %d\n", ret);
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ret = clk_prepare_enable(spi100k->fck);
464*4882a593Smuzhiyun if (ret != 0) {
465*4882a593Smuzhiyun dev_err(dev, "Failed to enable fck: %d\n", ret);
466*4882a593Smuzhiyun clk_disable_unprepare(spi100k->ick);
467*4882a593Smuzhiyun return ret;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun #endif
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static const struct dev_pm_ops omap1_spi100k_pm = {
475*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(omap1_spi100k_runtime_suspend,
476*4882a593Smuzhiyun omap1_spi100k_runtime_resume, NULL)
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun static struct platform_driver omap1_spi100k_driver = {
480*4882a593Smuzhiyun .driver = {
481*4882a593Smuzhiyun .name = "omap1_spi100k",
482*4882a593Smuzhiyun .pm = &omap1_spi100k_pm,
483*4882a593Smuzhiyun },
484*4882a593Smuzhiyun .probe = omap1_spi100k_probe,
485*4882a593Smuzhiyun .remove = omap1_spi100k_remove,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun module_platform_driver(omap1_spi100k_driver);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP7xx SPI 100k controller driver");
491*4882a593Smuzhiyun MODULE_AUTHOR("Fabrice Crohas <fcrohas@gmail.com>");
492*4882a593Smuzhiyun MODULE_LICENSE("GPL");
493