xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-mxs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Freescale MXS SPI master driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2012 DENX Software Engineering, GmbH.
6*4882a593Smuzhiyun // Copyright 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun // Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun // Rework and transition to new API by:
10*4882a593Smuzhiyun // Marek Vasut <marex@denx.de>
11*4882a593Smuzhiyun //
12*4882a593Smuzhiyun // Based on previous attempt by:
13*4882a593Smuzhiyun // Fabio Estevam <fabio.estevam@freescale.com>
14*4882a593Smuzhiyun //
15*4882a593Smuzhiyun // Based on code from U-Boot bootloader by:
16*4882a593Smuzhiyun // Marek Vasut <marex@denx.de>
17*4882a593Smuzhiyun //
18*4882a593Smuzhiyun // Based on spi-stmp.c, which is:
19*4882a593Smuzhiyun // Author: Dmitry Pervushin <dimka@embeddedalley.com>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/ioport.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/dma-mapping.h>
29*4882a593Smuzhiyun #include <linux/dmaengine.h>
30*4882a593Smuzhiyun #include <linux/highmem.h>
31*4882a593Smuzhiyun #include <linux/clk.h>
32*4882a593Smuzhiyun #include <linux/err.h>
33*4882a593Smuzhiyun #include <linux/completion.h>
34*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
35*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
36*4882a593Smuzhiyun #include <linux/pm_runtime.h>
37*4882a593Smuzhiyun #include <linux/module.h>
38*4882a593Smuzhiyun #include <linux/stmp_device.h>
39*4882a593Smuzhiyun #include <linux/spi/spi.h>
40*4882a593Smuzhiyun #include <linux/spi/mxs-spi.h>
41*4882a593Smuzhiyun #include <trace/events/spi.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DRIVER_NAME		"mxs-spi"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Use 10S timeout for very long transfers, it should suffice. */
46*4882a593Smuzhiyun #define SSP_TIMEOUT		10000
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SG_MAXLEN		0xff00
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * Flags for txrx functions.  More efficient that using an argument register for
52*4882a593Smuzhiyun  * each one.
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define TXRX_WRITE		(1<<0)	/* This is a write */
55*4882a593Smuzhiyun #define TXRX_DEASSERT_CS	(1<<1)	/* De-assert CS at end of txrx */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct mxs_spi {
58*4882a593Smuzhiyun 	struct mxs_ssp		ssp;
59*4882a593Smuzhiyun 	struct completion	c;
60*4882a593Smuzhiyun 	unsigned int		sck;	/* Rate requested (vs actual) */
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
mxs_spi_setup_transfer(struct spi_device * dev,const struct spi_transfer * t)63*4882a593Smuzhiyun static int mxs_spi_setup_transfer(struct spi_device *dev,
64*4882a593Smuzhiyun 				  const struct spi_transfer *t)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	struct mxs_spi *spi = spi_master_get_devdata(dev->master);
67*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
68*4882a593Smuzhiyun 	const unsigned int hz = min(dev->max_speed_hz, t->speed_hz);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (hz == 0) {
71*4882a593Smuzhiyun 		dev_err(&dev->dev, "SPI clock rate of zero not allowed\n");
72*4882a593Smuzhiyun 		return -EINVAL;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (hz != spi->sck) {
76*4882a593Smuzhiyun 		mxs_ssp_set_clk_rate(ssp, hz);
77*4882a593Smuzhiyun 		/*
78*4882a593Smuzhiyun 		 * Save requested rate, hz, rather than the actual rate,
79*4882a593Smuzhiyun 		 * ssp->clk_rate.  Otherwise we would set the rate every transfer
80*4882a593Smuzhiyun 		 * when the actual rate is not quite the same as requested rate.
81*4882a593Smuzhiyun 		 */
82*4882a593Smuzhiyun 		spi->sck = hz;
83*4882a593Smuzhiyun 		/*
84*4882a593Smuzhiyun 		 * Perhaps we should return an error if the actual clock is
85*4882a593Smuzhiyun 		 * nowhere close to what was requested?
86*4882a593Smuzhiyun 		 */
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	writel(BM_SSP_CTRL0_LOCK_CS,
90*4882a593Smuzhiyun 		ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	writel(BF_SSP_CTRL1_SSP_MODE(BV_SSP_CTRL1_SSP_MODE__SPI) |
93*4882a593Smuzhiyun 	       BF_SSP_CTRL1_WORD_LENGTH(BV_SSP_CTRL1_WORD_LENGTH__EIGHT_BITS) |
94*4882a593Smuzhiyun 	       ((dev->mode & SPI_CPOL) ? BM_SSP_CTRL1_POLARITY : 0) |
95*4882a593Smuzhiyun 	       ((dev->mode & SPI_CPHA) ? BM_SSP_CTRL1_PHASE : 0),
96*4882a593Smuzhiyun 	       ssp->base + HW_SSP_CTRL1(ssp));
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	writel(0x0, ssp->base + HW_SSP_CMD0);
99*4882a593Smuzhiyun 	writel(0x0, ssp->base + HW_SSP_CMD1);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
mxs_spi_cs_to_reg(unsigned cs)104*4882a593Smuzhiyun static u32 mxs_spi_cs_to_reg(unsigned cs)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 select = 0;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * i.MX28 Datasheet: 17.10.1: HW_SSP_CTRL0
110*4882a593Smuzhiyun 	 *
111*4882a593Smuzhiyun 	 * The bits BM_SSP_CTRL0_WAIT_FOR_CMD and BM_SSP_CTRL0_WAIT_FOR_IRQ
112*4882a593Smuzhiyun 	 * in HW_SSP_CTRL0 register do have multiple usage, please refer to
113*4882a593Smuzhiyun 	 * the datasheet for further details. In SPI mode, they are used to
114*4882a593Smuzhiyun 	 * toggle the chip-select lines (nCS pins).
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun 	if (cs & 1)
117*4882a593Smuzhiyun 		select |= BM_SSP_CTRL0_WAIT_FOR_CMD;
118*4882a593Smuzhiyun 	if (cs & 2)
119*4882a593Smuzhiyun 		select |= BM_SSP_CTRL0_WAIT_FOR_IRQ;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return select;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
mxs_ssp_wait(struct mxs_spi * spi,int offset,int mask,bool set)124*4882a593Smuzhiyun static int mxs_ssp_wait(struct mxs_spi *spi, int offset, int mask, bool set)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	const unsigned long timeout = jiffies + msecs_to_jiffies(SSP_TIMEOUT);
127*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
128*4882a593Smuzhiyun 	u32 reg;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	do {
131*4882a593Smuzhiyun 		reg = readl_relaxed(ssp->base + offset);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		if (!set)
134*4882a593Smuzhiyun 			reg = ~reg;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		reg &= mask;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		if (reg == mask)
139*4882a593Smuzhiyun 			return 0;
140*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return -ETIMEDOUT;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
mxs_ssp_dma_irq_callback(void * param)145*4882a593Smuzhiyun static void mxs_ssp_dma_irq_callback(void *param)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct mxs_spi *spi = param;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	complete(&spi->c);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
mxs_ssp_irq_handler(int irq,void * dev_id)152*4882a593Smuzhiyun static irqreturn_t mxs_ssp_irq_handler(int irq, void *dev_id)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct mxs_ssp *ssp = dev_id;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	dev_err(ssp->dev, "%s[%i] CTRL1=%08x STATUS=%08x\n",
157*4882a593Smuzhiyun 		__func__, __LINE__,
158*4882a593Smuzhiyun 		readl(ssp->base + HW_SSP_CTRL1(ssp)),
159*4882a593Smuzhiyun 		readl(ssp->base + HW_SSP_STATUS(ssp)));
160*4882a593Smuzhiyun 	return IRQ_HANDLED;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
mxs_spi_txrx_dma(struct mxs_spi * spi,unsigned char * buf,int len,unsigned int flags)163*4882a593Smuzhiyun static int mxs_spi_txrx_dma(struct mxs_spi *spi,
164*4882a593Smuzhiyun 			    unsigned char *buf, int len,
165*4882a593Smuzhiyun 			    unsigned int flags)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
168*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc = NULL;
169*4882a593Smuzhiyun 	const bool vmalloced_buf = is_vmalloc_addr(buf);
170*4882a593Smuzhiyun 	const int desc_len = vmalloced_buf ? PAGE_SIZE : SG_MAXLEN;
171*4882a593Smuzhiyun 	const int sgs = DIV_ROUND_UP(len, desc_len);
172*4882a593Smuzhiyun 	int sg_count;
173*4882a593Smuzhiyun 	int min, ret;
174*4882a593Smuzhiyun 	u32 ctrl0;
175*4882a593Smuzhiyun 	struct page *vm_page;
176*4882a593Smuzhiyun 	struct {
177*4882a593Smuzhiyun 		u32			pio[4];
178*4882a593Smuzhiyun 		struct scatterlist	sg;
179*4882a593Smuzhiyun 	} *dma_xfer;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (!len)
182*4882a593Smuzhiyun 		return -EINVAL;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	dma_xfer = kcalloc(sgs, sizeof(*dma_xfer), GFP_KERNEL);
185*4882a593Smuzhiyun 	if (!dma_xfer)
186*4882a593Smuzhiyun 		return -ENOMEM;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	reinit_completion(&spi->c);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Chip select was already programmed into CTRL0 */
191*4882a593Smuzhiyun 	ctrl0 = readl(ssp->base + HW_SSP_CTRL0);
192*4882a593Smuzhiyun 	ctrl0 &= ~(BM_SSP_CTRL0_XFER_COUNT | BM_SSP_CTRL0_IGNORE_CRC |
193*4882a593Smuzhiyun 		 BM_SSP_CTRL0_READ);
194*4882a593Smuzhiyun 	ctrl0 |= BM_SSP_CTRL0_DATA_XFER;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (!(flags & TXRX_WRITE))
197*4882a593Smuzhiyun 		ctrl0 |= BM_SSP_CTRL0_READ;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Queue the DMA data transfer. */
200*4882a593Smuzhiyun 	for (sg_count = 0; sg_count < sgs; sg_count++) {
201*4882a593Smuzhiyun 		/* Prepare the transfer descriptor. */
202*4882a593Smuzhiyun 		min = min(len, desc_len);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		/*
205*4882a593Smuzhiyun 		 * De-assert CS on last segment if flag is set (i.e., no more
206*4882a593Smuzhiyun 		 * transfers will follow)
207*4882a593Smuzhiyun 		 */
208*4882a593Smuzhiyun 		if ((sg_count + 1 == sgs) && (flags & TXRX_DEASSERT_CS))
209*4882a593Smuzhiyun 			ctrl0 |= BM_SSP_CTRL0_IGNORE_CRC;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		if (ssp->devid == IMX23_SSP) {
212*4882a593Smuzhiyun 			ctrl0 &= ~BM_SSP_CTRL0_XFER_COUNT;
213*4882a593Smuzhiyun 			ctrl0 |= min;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		dma_xfer[sg_count].pio[0] = ctrl0;
217*4882a593Smuzhiyun 		dma_xfer[sg_count].pio[3] = min;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		if (vmalloced_buf) {
220*4882a593Smuzhiyun 			vm_page = vmalloc_to_page(buf);
221*4882a593Smuzhiyun 			if (!vm_page) {
222*4882a593Smuzhiyun 				ret = -ENOMEM;
223*4882a593Smuzhiyun 				goto err_vmalloc;
224*4882a593Smuzhiyun 			}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 			sg_init_table(&dma_xfer[sg_count].sg, 1);
227*4882a593Smuzhiyun 			sg_set_page(&dma_xfer[sg_count].sg, vm_page,
228*4882a593Smuzhiyun 				    min, offset_in_page(buf));
229*4882a593Smuzhiyun 		} else {
230*4882a593Smuzhiyun 			sg_init_one(&dma_xfer[sg_count].sg, buf, min);
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		ret = dma_map_sg(ssp->dev, &dma_xfer[sg_count].sg, 1,
234*4882a593Smuzhiyun 			(flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		len -= min;
237*4882a593Smuzhiyun 		buf += min;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/* Queue the PIO register write transfer. */
240*4882a593Smuzhiyun 		desc = dmaengine_prep_slave_sg(ssp->dmach,
241*4882a593Smuzhiyun 				(struct scatterlist *)dma_xfer[sg_count].pio,
242*4882a593Smuzhiyun 				(ssp->devid == IMX23_SSP) ? 1 : 4,
243*4882a593Smuzhiyun 				DMA_TRANS_NONE,
244*4882a593Smuzhiyun 				sg_count ? DMA_PREP_INTERRUPT : 0);
245*4882a593Smuzhiyun 		if (!desc) {
246*4882a593Smuzhiyun 			dev_err(ssp->dev,
247*4882a593Smuzhiyun 				"Failed to get PIO reg. write descriptor.\n");
248*4882a593Smuzhiyun 			ret = -EINVAL;
249*4882a593Smuzhiyun 			goto err_mapped;
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		desc = dmaengine_prep_slave_sg(ssp->dmach,
253*4882a593Smuzhiyun 				&dma_xfer[sg_count].sg, 1,
254*4882a593Smuzhiyun 				(flags & TXRX_WRITE) ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
255*4882a593Smuzhiyun 				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		if (!desc) {
258*4882a593Smuzhiyun 			dev_err(ssp->dev,
259*4882a593Smuzhiyun 				"Failed to get DMA data write descriptor.\n");
260*4882a593Smuzhiyun 			ret = -EINVAL;
261*4882a593Smuzhiyun 			goto err_mapped;
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/*
266*4882a593Smuzhiyun 	 * The last descriptor must have this callback,
267*4882a593Smuzhiyun 	 * to finish the DMA transaction.
268*4882a593Smuzhiyun 	 */
269*4882a593Smuzhiyun 	desc->callback = mxs_ssp_dma_irq_callback;
270*4882a593Smuzhiyun 	desc->callback_param = spi;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Start the transfer. */
273*4882a593Smuzhiyun 	dmaengine_submit(desc);
274*4882a593Smuzhiyun 	dma_async_issue_pending(ssp->dmach);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&spi->c,
277*4882a593Smuzhiyun 					 msecs_to_jiffies(SSP_TIMEOUT))) {
278*4882a593Smuzhiyun 		dev_err(ssp->dev, "DMA transfer timeout\n");
279*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
280*4882a593Smuzhiyun 		dmaengine_terminate_all(ssp->dmach);
281*4882a593Smuzhiyun 		goto err_vmalloc;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	ret = 0;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun err_vmalloc:
287*4882a593Smuzhiyun 	while (--sg_count >= 0) {
288*4882a593Smuzhiyun err_mapped:
289*4882a593Smuzhiyun 		dma_unmap_sg(ssp->dev, &dma_xfer[sg_count].sg, 1,
290*4882a593Smuzhiyun 			(flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	kfree(dma_xfer);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return ret;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
mxs_spi_txrx_pio(struct mxs_spi * spi,unsigned char * buf,int len,unsigned int flags)298*4882a593Smuzhiyun static int mxs_spi_txrx_pio(struct mxs_spi *spi,
299*4882a593Smuzhiyun 			    unsigned char *buf, int len,
300*4882a593Smuzhiyun 			    unsigned int flags)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	writel(BM_SSP_CTRL0_IGNORE_CRC,
305*4882a593Smuzhiyun 	       ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	while (len--) {
308*4882a593Smuzhiyun 		if (len == 0 && (flags & TXRX_DEASSERT_CS))
309*4882a593Smuzhiyun 			writel(BM_SSP_CTRL0_IGNORE_CRC,
310*4882a593Smuzhiyun 			       ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		if (ssp->devid == IMX23_SSP) {
313*4882a593Smuzhiyun 			writel(BM_SSP_CTRL0_XFER_COUNT,
314*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
315*4882a593Smuzhiyun 			writel(1,
316*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
317*4882a593Smuzhiyun 		} else {
318*4882a593Smuzhiyun 			writel(1, ssp->base + HW_SSP_XFER_SIZE);
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		if (flags & TXRX_WRITE)
322*4882a593Smuzhiyun 			writel(BM_SSP_CTRL0_READ,
323*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
324*4882a593Smuzhiyun 		else
325*4882a593Smuzhiyun 			writel(BM_SSP_CTRL0_READ,
326*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		writel(BM_SSP_CTRL0_RUN,
329*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 1))
332*4882a593Smuzhiyun 			return -ETIMEDOUT;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		if (flags & TXRX_WRITE)
335*4882a593Smuzhiyun 			writel(*buf, ssp->base + HW_SSP_DATA(ssp));
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		writel(BM_SSP_CTRL0_DATA_XFER,
338*4882a593Smuzhiyun 			     ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		if (!(flags & TXRX_WRITE)) {
341*4882a593Smuzhiyun 			if (mxs_ssp_wait(spi, HW_SSP_STATUS(ssp),
342*4882a593Smuzhiyun 						BM_SSP_STATUS_FIFO_EMPTY, 0))
343*4882a593Smuzhiyun 				return -ETIMEDOUT;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 			*buf = (readl(ssp->base + HW_SSP_DATA(ssp)) & 0xff);
346*4882a593Smuzhiyun 		}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 0))
349*4882a593Smuzhiyun 			return -ETIMEDOUT;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		buf++;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (len <= 0)
355*4882a593Smuzhiyun 		return 0;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return -ETIMEDOUT;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
mxs_spi_transfer_one(struct spi_master * master,struct spi_message * m)360*4882a593Smuzhiyun static int mxs_spi_transfer_one(struct spi_master *master,
361*4882a593Smuzhiyun 				struct spi_message *m)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct mxs_spi *spi = spi_master_get_devdata(master);
364*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
365*4882a593Smuzhiyun 	struct spi_transfer *t;
366*4882a593Smuzhiyun 	unsigned int flag;
367*4882a593Smuzhiyun 	int status = 0;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Program CS register bits here, it will be used for all transfers. */
370*4882a593Smuzhiyun 	writel(BM_SSP_CTRL0_WAIT_FOR_CMD | BM_SSP_CTRL0_WAIT_FOR_IRQ,
371*4882a593Smuzhiyun 	       ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
372*4882a593Smuzhiyun 	writel(mxs_spi_cs_to_reg(m->spi->chip_select),
373*4882a593Smuzhiyun 	       ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	list_for_each_entry(t, &m->transfers, transfer_list) {
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		trace_spi_transfer_start(m, t);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		status = mxs_spi_setup_transfer(m->spi, t);
380*4882a593Smuzhiyun 		if (status)
381*4882a593Smuzhiyun 			break;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		/* De-assert on last transfer, inverted by cs_change flag */
384*4882a593Smuzhiyun 		flag = (&t->transfer_list == m->transfers.prev) ^ t->cs_change ?
385*4882a593Smuzhiyun 		       TXRX_DEASSERT_CS : 0;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		/*
388*4882a593Smuzhiyun 		 * Small blocks can be transfered via PIO.
389*4882a593Smuzhiyun 		 * Measured by empiric means:
390*4882a593Smuzhiyun 		 *
391*4882a593Smuzhiyun 		 * dd if=/dev/mtdblock0 of=/dev/null bs=1024k count=1
392*4882a593Smuzhiyun 		 *
393*4882a593Smuzhiyun 		 * DMA only: 2.164808 seconds, 473.0KB/s
394*4882a593Smuzhiyun 		 * Combined: 1.676276 seconds, 610.9KB/s
395*4882a593Smuzhiyun 		 */
396*4882a593Smuzhiyun 		if (t->len < 32) {
397*4882a593Smuzhiyun 			writel(BM_SSP_CTRL1_DMA_ENABLE,
398*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL1(ssp) +
399*4882a593Smuzhiyun 				STMP_OFFSET_REG_CLR);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 			if (t->tx_buf)
402*4882a593Smuzhiyun 				status = mxs_spi_txrx_pio(spi,
403*4882a593Smuzhiyun 						(void *)t->tx_buf,
404*4882a593Smuzhiyun 						t->len, flag | TXRX_WRITE);
405*4882a593Smuzhiyun 			if (t->rx_buf)
406*4882a593Smuzhiyun 				status = mxs_spi_txrx_pio(spi,
407*4882a593Smuzhiyun 						t->rx_buf, t->len,
408*4882a593Smuzhiyun 						flag);
409*4882a593Smuzhiyun 		} else {
410*4882a593Smuzhiyun 			writel(BM_SSP_CTRL1_DMA_ENABLE,
411*4882a593Smuzhiyun 				ssp->base + HW_SSP_CTRL1(ssp) +
412*4882a593Smuzhiyun 				STMP_OFFSET_REG_SET);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 			if (t->tx_buf)
415*4882a593Smuzhiyun 				status = mxs_spi_txrx_dma(spi,
416*4882a593Smuzhiyun 						(void *)t->tx_buf, t->len,
417*4882a593Smuzhiyun 						flag | TXRX_WRITE);
418*4882a593Smuzhiyun 			if (t->rx_buf)
419*4882a593Smuzhiyun 				status = mxs_spi_txrx_dma(spi,
420*4882a593Smuzhiyun 						t->rx_buf, t->len,
421*4882a593Smuzhiyun 						flag);
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		trace_spi_transfer_stop(m, t);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		if (status) {
427*4882a593Smuzhiyun 			stmp_reset_block(ssp->base);
428*4882a593Smuzhiyun 			break;
429*4882a593Smuzhiyun 		}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		m->actual_length += t->len;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	m->status = status;
435*4882a593Smuzhiyun 	spi_finalize_current_message(master);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return status;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
mxs_spi_runtime_suspend(struct device * dev)440*4882a593Smuzhiyun static int mxs_spi_runtime_suspend(struct device *dev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
443*4882a593Smuzhiyun 	struct mxs_spi *spi = spi_master_get_devdata(master);
444*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
445*4882a593Smuzhiyun 	int ret;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	clk_disable_unprepare(ssp->clk);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	ret = pinctrl_pm_select_idle_state(dev);
450*4882a593Smuzhiyun 	if (ret) {
451*4882a593Smuzhiyun 		int ret2 = clk_prepare_enable(ssp->clk);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		if (ret2)
454*4882a593Smuzhiyun 			dev_warn(dev, "Failed to reenable clock after failing pinctrl request (pinctrl: %d, clk: %d)\n",
455*4882a593Smuzhiyun 				 ret, ret2);
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
mxs_spi_runtime_resume(struct device * dev)461*4882a593Smuzhiyun static int mxs_spi_runtime_resume(struct device *dev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
464*4882a593Smuzhiyun 	struct mxs_spi *spi = spi_master_get_devdata(master);
465*4882a593Smuzhiyun 	struct mxs_ssp *ssp = &spi->ssp;
466*4882a593Smuzhiyun 	int ret;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	ret = pinctrl_pm_select_default_state(dev);
469*4882a593Smuzhiyun 	if (ret)
470*4882a593Smuzhiyun 		return ret;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	ret = clk_prepare_enable(ssp->clk);
473*4882a593Smuzhiyun 	if (ret)
474*4882a593Smuzhiyun 		pinctrl_pm_select_idle_state(dev);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return ret;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
mxs_spi_suspend(struct device * dev)479*4882a593Smuzhiyun static int __maybe_unused mxs_spi_suspend(struct device *dev)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
482*4882a593Smuzhiyun 	int ret;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	ret = spi_master_suspend(master);
485*4882a593Smuzhiyun 	if (ret)
486*4882a593Smuzhiyun 		return ret;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (!pm_runtime_suspended(dev))
489*4882a593Smuzhiyun 		return mxs_spi_runtime_suspend(dev);
490*4882a593Smuzhiyun 	else
491*4882a593Smuzhiyun 		return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
mxs_spi_resume(struct device * dev)494*4882a593Smuzhiyun static int __maybe_unused mxs_spi_resume(struct device *dev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
497*4882a593Smuzhiyun 	int ret;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (!pm_runtime_suspended(dev))
500*4882a593Smuzhiyun 		ret = mxs_spi_runtime_resume(dev);
501*4882a593Smuzhiyun 	else
502*4882a593Smuzhiyun 		ret = 0;
503*4882a593Smuzhiyun 	if (ret)
504*4882a593Smuzhiyun 		return ret;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	ret = spi_master_resume(master);
507*4882a593Smuzhiyun 	if (ret < 0 && !pm_runtime_suspended(dev))
508*4882a593Smuzhiyun 		mxs_spi_runtime_suspend(dev);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return ret;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static const struct dev_pm_ops mxs_spi_pm = {
514*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mxs_spi_runtime_suspend,
515*4882a593Smuzhiyun 			   mxs_spi_runtime_resume, NULL)
516*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(mxs_spi_suspend, mxs_spi_resume)
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun static const struct of_device_id mxs_spi_dt_ids[] = {
520*4882a593Smuzhiyun 	{ .compatible = "fsl,imx23-spi", .data = (void *) IMX23_SSP, },
521*4882a593Smuzhiyun 	{ .compatible = "fsl,imx28-spi", .data = (void *) IMX28_SSP, },
522*4882a593Smuzhiyun 	{ /* sentinel */ }
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_spi_dt_ids);
525*4882a593Smuzhiyun 
mxs_spi_probe(struct platform_device * pdev)526*4882a593Smuzhiyun static int mxs_spi_probe(struct platform_device *pdev)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	const struct of_device_id *of_id =
529*4882a593Smuzhiyun 			of_match_device(mxs_spi_dt_ids, &pdev->dev);
530*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
531*4882a593Smuzhiyun 	struct spi_master *master;
532*4882a593Smuzhiyun 	struct mxs_spi *spi;
533*4882a593Smuzhiyun 	struct mxs_ssp *ssp;
534*4882a593Smuzhiyun 	struct clk *clk;
535*4882a593Smuzhiyun 	void __iomem *base;
536*4882a593Smuzhiyun 	int devid, clk_freq;
537*4882a593Smuzhiyun 	int ret = 0, irq_err;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/*
540*4882a593Smuzhiyun 	 * Default clock speed for the SPI core. 160MHz seems to
541*4882a593Smuzhiyun 	 * work reasonably well with most SPI flashes, so use this
542*4882a593Smuzhiyun 	 * as a default. Override with "clock-frequency" DT prop.
543*4882a593Smuzhiyun 	 */
544*4882a593Smuzhiyun 	const int clk_freq_default = 160000000;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	irq_err = platform_get_irq(pdev, 0);
547*4882a593Smuzhiyun 	if (irq_err < 0)
548*4882a593Smuzhiyun 		return irq_err;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
551*4882a593Smuzhiyun 	if (IS_ERR(base))
552*4882a593Smuzhiyun 		return PTR_ERR(base);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, NULL);
555*4882a593Smuzhiyun 	if (IS_ERR(clk))
556*4882a593Smuzhiyun 		return PTR_ERR(clk);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	devid = (enum mxs_ssp_id) of_id->data;
559*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "clock-frequency",
560*4882a593Smuzhiyun 				   &clk_freq);
561*4882a593Smuzhiyun 	if (ret)
562*4882a593Smuzhiyun 		clk_freq = clk_freq_default;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof(*spi));
565*4882a593Smuzhiyun 	if (!master)
566*4882a593Smuzhiyun 		return -ENOMEM;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	platform_set_drvdata(pdev, master);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	master->transfer_one_message = mxs_spi_transfer_one;
571*4882a593Smuzhiyun 	master->bits_per_word_mask = SPI_BPW_MASK(8);
572*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA;
573*4882a593Smuzhiyun 	master->num_chipselect = 3;
574*4882a593Smuzhiyun 	master->dev.of_node = np;
575*4882a593Smuzhiyun 	master->flags = SPI_MASTER_HALF_DUPLEX;
576*4882a593Smuzhiyun 	master->auto_runtime_pm = true;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	spi = spi_master_get_devdata(master);
579*4882a593Smuzhiyun 	ssp = &spi->ssp;
580*4882a593Smuzhiyun 	ssp->dev = &pdev->dev;
581*4882a593Smuzhiyun 	ssp->clk = clk;
582*4882a593Smuzhiyun 	ssp->base = base;
583*4882a593Smuzhiyun 	ssp->devid = devid;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	init_completion(&spi->c);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq_err, mxs_ssp_irq_handler, 0,
588*4882a593Smuzhiyun 			       dev_name(&pdev->dev), ssp);
589*4882a593Smuzhiyun 	if (ret)
590*4882a593Smuzhiyun 		goto out_master_free;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	ssp->dmach = dma_request_chan(&pdev->dev, "rx-tx");
593*4882a593Smuzhiyun 	if (IS_ERR(ssp->dmach)) {
594*4882a593Smuzhiyun 		dev_err(ssp->dev, "Failed to request DMA\n");
595*4882a593Smuzhiyun 		ret = PTR_ERR(ssp->dmach);
596*4882a593Smuzhiyun 		goto out_master_free;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	pm_runtime_enable(ssp->dev);
600*4882a593Smuzhiyun 	if (!pm_runtime_enabled(ssp->dev)) {
601*4882a593Smuzhiyun 		ret = mxs_spi_runtime_resume(ssp->dev);
602*4882a593Smuzhiyun 		if (ret < 0) {
603*4882a593Smuzhiyun 			dev_err(ssp->dev, "runtime resume failed\n");
604*4882a593Smuzhiyun 			goto out_dma_release;
605*4882a593Smuzhiyun 		}
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ssp->dev);
609*4882a593Smuzhiyun 	if (ret < 0) {
610*4882a593Smuzhiyun 		pm_runtime_put_noidle(ssp->dev);
611*4882a593Smuzhiyun 		dev_err(ssp->dev, "runtime_get_sync failed\n");
612*4882a593Smuzhiyun 		goto out_pm_runtime_disable;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	clk_set_rate(ssp->clk, clk_freq);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	ret = stmp_reset_block(ssp->base);
618*4882a593Smuzhiyun 	if (ret)
619*4882a593Smuzhiyun 		goto out_pm_runtime_put;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ret = devm_spi_register_master(&pdev->dev, master);
622*4882a593Smuzhiyun 	if (ret) {
623*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot register SPI master, %d\n", ret);
624*4882a593Smuzhiyun 		goto out_pm_runtime_put;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	pm_runtime_put(ssp->dev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return 0;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun out_pm_runtime_put:
632*4882a593Smuzhiyun 	pm_runtime_put(ssp->dev);
633*4882a593Smuzhiyun out_pm_runtime_disable:
634*4882a593Smuzhiyun 	pm_runtime_disable(ssp->dev);
635*4882a593Smuzhiyun out_dma_release:
636*4882a593Smuzhiyun 	dma_release_channel(ssp->dmach);
637*4882a593Smuzhiyun out_master_free:
638*4882a593Smuzhiyun 	spi_master_put(master);
639*4882a593Smuzhiyun 	return ret;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
mxs_spi_remove(struct platform_device * pdev)642*4882a593Smuzhiyun static int mxs_spi_remove(struct platform_device *pdev)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct spi_master *master;
645*4882a593Smuzhiyun 	struct mxs_spi *spi;
646*4882a593Smuzhiyun 	struct mxs_ssp *ssp;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	master = platform_get_drvdata(pdev);
649*4882a593Smuzhiyun 	spi = spi_master_get_devdata(master);
650*4882a593Smuzhiyun 	ssp = &spi->ssp;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
653*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
654*4882a593Smuzhiyun 		mxs_spi_runtime_suspend(&pdev->dev);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	dma_release_channel(ssp->dmach);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun static struct platform_driver mxs_spi_driver = {
662*4882a593Smuzhiyun 	.probe	= mxs_spi_probe,
663*4882a593Smuzhiyun 	.remove	= mxs_spi_remove,
664*4882a593Smuzhiyun 	.driver	= {
665*4882a593Smuzhiyun 		.name	= DRIVER_NAME,
666*4882a593Smuzhiyun 		.of_match_table = mxs_spi_dt_ids,
667*4882a593Smuzhiyun 		.pm = &mxs_spi_pm,
668*4882a593Smuzhiyun 	},
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun module_platform_driver(mxs_spi_driver);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
674*4882a593Smuzhiyun MODULE_DESCRIPTION("MXS SPI master driver");
675*4882a593Smuzhiyun MODULE_LICENSE("GPL");
676*4882a593Smuzhiyun MODULE_ALIAS("platform:mxs-spi");
677