xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-mxic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2018 Macronix International Co., Ltd.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Authors:
6*4882a593Smuzhiyun //	Mason Yang <masonccyang@mxic.com.tw>
7*4882a593Smuzhiyun //	zhengxunli <zhengxunli@mxic.com.tw>
8*4882a593Smuzhiyun //	Boris Brezillon <boris.brezillon@bootlin.com>
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define HC_CFG			0x0
21*4882a593Smuzhiyun #define HC_CFG_IF_CFG(x)	((x) << 27)
22*4882a593Smuzhiyun #define HC_CFG_DUAL_SLAVE	BIT(31)
23*4882a593Smuzhiyun #define HC_CFG_INDIVIDUAL	BIT(30)
24*4882a593Smuzhiyun #define HC_CFG_NIO(x)		(((x) / 4) << 27)
25*4882a593Smuzhiyun #define HC_CFG_TYPE(s, t)	((t) << (23 + ((s) * 2)))
26*4882a593Smuzhiyun #define HC_CFG_TYPE_SPI_NOR	0
27*4882a593Smuzhiyun #define HC_CFG_TYPE_SPI_NAND	1
28*4882a593Smuzhiyun #define HC_CFG_TYPE_SPI_RAM	2
29*4882a593Smuzhiyun #define HC_CFG_TYPE_RAW_NAND	3
30*4882a593Smuzhiyun #define HC_CFG_SLV_ACT(x)	((x) << 21)
31*4882a593Smuzhiyun #define HC_CFG_CLK_PH_EN	BIT(20)
32*4882a593Smuzhiyun #define HC_CFG_CLK_POL_INV	BIT(19)
33*4882a593Smuzhiyun #define HC_CFG_BIG_ENDIAN	BIT(18)
34*4882a593Smuzhiyun #define HC_CFG_DATA_PASS	BIT(17)
35*4882a593Smuzhiyun #define HC_CFG_IDLE_SIO_LVL(x)	((x) << 16)
36*4882a593Smuzhiyun #define HC_CFG_MAN_START_EN	BIT(3)
37*4882a593Smuzhiyun #define HC_CFG_MAN_START	BIT(2)
38*4882a593Smuzhiyun #define HC_CFG_MAN_CS_EN	BIT(1)
39*4882a593Smuzhiyun #define HC_CFG_MAN_CS_ASSERT	BIT(0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define INT_STS			0x4
42*4882a593Smuzhiyun #define INT_STS_EN		0x8
43*4882a593Smuzhiyun #define INT_SIG_EN		0xc
44*4882a593Smuzhiyun #define INT_STS_ALL		GENMASK(31, 0)
45*4882a593Smuzhiyun #define INT_RDY_PIN		BIT(26)
46*4882a593Smuzhiyun #define INT_RDY_SR		BIT(25)
47*4882a593Smuzhiyun #define INT_LNR_SUSP		BIT(24)
48*4882a593Smuzhiyun #define INT_ECC_ERR		BIT(17)
49*4882a593Smuzhiyun #define INT_CRC_ERR		BIT(16)
50*4882a593Smuzhiyun #define INT_LWR_DIS		BIT(12)
51*4882a593Smuzhiyun #define INT_LRD_DIS		BIT(11)
52*4882a593Smuzhiyun #define INT_SDMA_INT		BIT(10)
53*4882a593Smuzhiyun #define INT_DMA_FINISH		BIT(9)
54*4882a593Smuzhiyun #define INT_RX_NOT_FULL		BIT(3)
55*4882a593Smuzhiyun #define INT_RX_NOT_EMPTY	BIT(2)
56*4882a593Smuzhiyun #define INT_TX_NOT_FULL		BIT(1)
57*4882a593Smuzhiyun #define INT_TX_EMPTY		BIT(0)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define HC_EN			0x10
60*4882a593Smuzhiyun #define HC_EN_BIT		BIT(0)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define TXD(x)			(0x14 + ((x) * 4))
63*4882a593Smuzhiyun #define RXD			0x24
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define SS_CTRL(s)		(0x30 + ((s) * 4))
66*4882a593Smuzhiyun #define LRD_CFG			0x44
67*4882a593Smuzhiyun #define LWR_CFG			0x80
68*4882a593Smuzhiyun #define RWW_CFG			0x70
69*4882a593Smuzhiyun #define OP_READ			BIT(23)
70*4882a593Smuzhiyun #define OP_DUMMY_CYC(x)		((x) << 17)
71*4882a593Smuzhiyun #define OP_ADDR_BYTES(x)	((x) << 14)
72*4882a593Smuzhiyun #define OP_CMD_BYTES(x)		(((x) - 1) << 13)
73*4882a593Smuzhiyun #define OP_OCTA_CRC_EN		BIT(12)
74*4882a593Smuzhiyun #define OP_DQS_EN		BIT(11)
75*4882a593Smuzhiyun #define OP_ENHC_EN		BIT(10)
76*4882a593Smuzhiyun #define OP_PREAMBLE_EN		BIT(9)
77*4882a593Smuzhiyun #define OP_DATA_DDR		BIT(8)
78*4882a593Smuzhiyun #define OP_DATA_BUSW(x)		((x) << 6)
79*4882a593Smuzhiyun #define OP_ADDR_DDR		BIT(5)
80*4882a593Smuzhiyun #define OP_ADDR_BUSW(x)		((x) << 3)
81*4882a593Smuzhiyun #define OP_CMD_DDR		BIT(2)
82*4882a593Smuzhiyun #define OP_CMD_BUSW(x)		(x)
83*4882a593Smuzhiyun #define OP_BUSW_1		0
84*4882a593Smuzhiyun #define OP_BUSW_2		1
85*4882a593Smuzhiyun #define OP_BUSW_4		2
86*4882a593Smuzhiyun #define OP_BUSW_8		3
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define OCTA_CRC		0x38
89*4882a593Smuzhiyun #define OCTA_CRC_IN_EN(s)	BIT(3 + ((s) * 16))
90*4882a593Smuzhiyun #define OCTA_CRC_CHUNK(s, x)	((fls((x) / 32)) << (1 + ((s) * 16)))
91*4882a593Smuzhiyun #define OCTA_CRC_OUT_EN(s)	BIT(0 + ((s) * 16))
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define ONFI_DIN_CNT(s)		(0x3c + (s))
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define LRD_CTRL		0x48
96*4882a593Smuzhiyun #define RWW_CTRL		0x74
97*4882a593Smuzhiyun #define LWR_CTRL		0x84
98*4882a593Smuzhiyun #define LMODE_EN		BIT(31)
99*4882a593Smuzhiyun #define LMODE_SLV_ACT(x)	((x) << 21)
100*4882a593Smuzhiyun #define LMODE_CMD1(x)		((x) << 8)
101*4882a593Smuzhiyun #define LMODE_CMD0(x)		(x)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define LRD_ADDR		0x4c
104*4882a593Smuzhiyun #define LWR_ADDR		0x88
105*4882a593Smuzhiyun #define LRD_RANGE		0x50
106*4882a593Smuzhiyun #define LWR_RANGE		0x8c
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define AXI_SLV_ADDR		0x54
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define DMAC_RD_CFG		0x58
111*4882a593Smuzhiyun #define DMAC_WR_CFG		0x94
112*4882a593Smuzhiyun #define DMAC_CFG_PERIPH_EN	BIT(31)
113*4882a593Smuzhiyun #define DMAC_CFG_ALLFLUSH_EN	BIT(30)
114*4882a593Smuzhiyun #define DMAC_CFG_LASTFLUSH_EN	BIT(29)
115*4882a593Smuzhiyun #define DMAC_CFG_QE(x)		(((x) + 1) << 16)
116*4882a593Smuzhiyun #define DMAC_CFG_BURST_LEN(x)	(((x) + 1) << 12)
117*4882a593Smuzhiyun #define DMAC_CFG_BURST_SZ(x)	((x) << 8)
118*4882a593Smuzhiyun #define DMAC_CFG_DIR_READ	BIT(1)
119*4882a593Smuzhiyun #define DMAC_CFG_START		BIT(0)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define DMAC_RD_CNT		0x5c
122*4882a593Smuzhiyun #define DMAC_WR_CNT		0x98
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define SDMA_ADDR		0x60
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define DMAM_CFG		0x64
127*4882a593Smuzhiyun #define DMAM_CFG_START		BIT(31)
128*4882a593Smuzhiyun #define DMAM_CFG_CONT		BIT(30)
129*4882a593Smuzhiyun #define DMAM_CFG_SDMA_GAP(x)	(fls((x) / 8192) << 2)
130*4882a593Smuzhiyun #define DMAM_CFG_DIR_READ	BIT(1)
131*4882a593Smuzhiyun #define DMAM_CFG_EN		BIT(0)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define DMAM_CNT		0x68
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define LNR_TIMER_TH		0x6c
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define RDM_CFG0		0x78
138*4882a593Smuzhiyun #define RDM_CFG0_POLY(x)	(x)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define RDM_CFG1		0x7c
141*4882a593Smuzhiyun #define RDM_CFG1_RDM_EN		BIT(31)
142*4882a593Smuzhiyun #define RDM_CFG1_SEED(x)	(x)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define LWR_SUSP_CTRL		0x90
145*4882a593Smuzhiyun #define LWR_SUSP_CTRL_EN	BIT(31)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define DMAS_CTRL		0x9c
148*4882a593Smuzhiyun #define DMAS_CTRL_EN		BIT(31)
149*4882a593Smuzhiyun #define DMAS_CTRL_DIR_READ	BIT(30)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DATA_STROB		0xa0
152*4882a593Smuzhiyun #define DATA_STROB_EDO_EN	BIT(2)
153*4882a593Smuzhiyun #define DATA_STROB_INV_POL	BIT(1)
154*4882a593Smuzhiyun #define DATA_STROB_DELAY_2CYC	BIT(0)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define IDLY_CODE(x)		(0xa4 + ((x) * 4))
157*4882a593Smuzhiyun #define IDLY_CODE_VAL(x, v)	((v) << (((x) % 4) * 8))
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define GPIO			0xc4
160*4882a593Smuzhiyun #define GPIO_PT(x)		BIT(3 + ((x) * 16))
161*4882a593Smuzhiyun #define GPIO_RESET(x)		BIT(2 + ((x) * 16))
162*4882a593Smuzhiyun #define GPIO_HOLDB(x)		BIT(1 + ((x) * 16))
163*4882a593Smuzhiyun #define GPIO_WPB(x)		BIT((x) * 16)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define HC_VER			0xd0
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define HW_TEST(x)		(0xe0 + ((x) * 4))
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct mxic_spi {
170*4882a593Smuzhiyun 	struct clk *ps_clk;
171*4882a593Smuzhiyun 	struct clk *send_clk;
172*4882a593Smuzhiyun 	struct clk *send_dly_clk;
173*4882a593Smuzhiyun 	void __iomem *regs;
174*4882a593Smuzhiyun 	u32 cur_speed_hz;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
mxic_spi_clk_enable(struct mxic_spi * mxic)177*4882a593Smuzhiyun static int mxic_spi_clk_enable(struct mxic_spi *mxic)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	int ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	ret = clk_prepare_enable(mxic->send_clk);
182*4882a593Smuzhiyun 	if (ret)
183*4882a593Smuzhiyun 		return ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	ret = clk_prepare_enable(mxic->send_dly_clk);
186*4882a593Smuzhiyun 	if (ret)
187*4882a593Smuzhiyun 		goto err_send_dly_clk;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return ret;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun err_send_dly_clk:
192*4882a593Smuzhiyun 	clk_disable_unprepare(mxic->send_clk);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
mxic_spi_clk_disable(struct mxic_spi * mxic)197*4882a593Smuzhiyun static void mxic_spi_clk_disable(struct mxic_spi *mxic)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	clk_disable_unprepare(mxic->send_clk);
200*4882a593Smuzhiyun 	clk_disable_unprepare(mxic->send_dly_clk);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
mxic_spi_set_input_delay_dqs(struct mxic_spi * mxic,u8 idly_code)203*4882a593Smuzhiyun static void mxic_spi_set_input_delay_dqs(struct mxic_spi *mxic, u8 idly_code)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	writel(IDLY_CODE_VAL(0, idly_code) |
206*4882a593Smuzhiyun 	       IDLY_CODE_VAL(1, idly_code) |
207*4882a593Smuzhiyun 	       IDLY_CODE_VAL(2, idly_code) |
208*4882a593Smuzhiyun 	       IDLY_CODE_VAL(3, idly_code),
209*4882a593Smuzhiyun 	       mxic->regs + IDLY_CODE(0));
210*4882a593Smuzhiyun 	writel(IDLY_CODE_VAL(4, idly_code) |
211*4882a593Smuzhiyun 	       IDLY_CODE_VAL(5, idly_code) |
212*4882a593Smuzhiyun 	       IDLY_CODE_VAL(6, idly_code) |
213*4882a593Smuzhiyun 	       IDLY_CODE_VAL(7, idly_code),
214*4882a593Smuzhiyun 	       mxic->regs + IDLY_CODE(1));
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
mxic_spi_clk_setup(struct mxic_spi * mxic,unsigned long freq)217*4882a593Smuzhiyun static int mxic_spi_clk_setup(struct mxic_spi *mxic, unsigned long freq)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	int ret;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	ret = clk_set_rate(mxic->send_clk, freq);
222*4882a593Smuzhiyun 	if (ret)
223*4882a593Smuzhiyun 		return ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ret = clk_set_rate(mxic->send_dly_clk, freq);
226*4882a593Smuzhiyun 	if (ret)
227*4882a593Smuzhiyun 		return ret;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/*
230*4882a593Smuzhiyun 	 * A constant delay range from 0x0 ~ 0x1F for input delay,
231*4882a593Smuzhiyun 	 * the unit is 78 ps, the max input delay is 2.418 ns.
232*4882a593Smuzhiyun 	 */
233*4882a593Smuzhiyun 	mxic_spi_set_input_delay_dqs(mxic, 0xf);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/*
236*4882a593Smuzhiyun 	 * Phase degree = 360 * freq * output-delay
237*4882a593Smuzhiyun 	 * where output-delay is a constant value 1 ns in FPGA.
238*4882a593Smuzhiyun 	 *
239*4882a593Smuzhiyun 	 * Get Phase degree = 360 * freq * 1 ns
240*4882a593Smuzhiyun 	 *                  = 360 * freq * 1 sec / 1000000000
241*4882a593Smuzhiyun 	 *                  = 9 * freq / 25000000
242*4882a593Smuzhiyun 	 */
243*4882a593Smuzhiyun 	ret = clk_set_phase(mxic->send_dly_clk, 9 * freq / 25000000);
244*4882a593Smuzhiyun 	if (ret)
245*4882a593Smuzhiyun 		return ret;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
mxic_spi_set_freq(struct mxic_spi * mxic,unsigned long freq)250*4882a593Smuzhiyun static int mxic_spi_set_freq(struct mxic_spi *mxic, unsigned long freq)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	int ret;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (mxic->cur_speed_hz == freq)
255*4882a593Smuzhiyun 		return 0;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	mxic_spi_clk_disable(mxic);
258*4882a593Smuzhiyun 	ret = mxic_spi_clk_setup(mxic, freq);
259*4882a593Smuzhiyun 	if (ret)
260*4882a593Smuzhiyun 		return ret;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	ret = mxic_spi_clk_enable(mxic);
263*4882a593Smuzhiyun 	if (ret)
264*4882a593Smuzhiyun 		return ret;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	mxic->cur_speed_hz = freq;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mxic_spi_hw_init(struct mxic_spi * mxic)271*4882a593Smuzhiyun static void mxic_spi_hw_init(struct mxic_spi *mxic)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	writel(0, mxic->regs + DATA_STROB);
274*4882a593Smuzhiyun 	writel(INT_STS_ALL, mxic->regs + INT_STS_EN);
275*4882a593Smuzhiyun 	writel(0, mxic->regs + HC_EN);
276*4882a593Smuzhiyun 	writel(0, mxic->regs + LRD_CFG);
277*4882a593Smuzhiyun 	writel(0, mxic->regs + LRD_CTRL);
278*4882a593Smuzhiyun 	writel(HC_CFG_NIO(1) | HC_CFG_TYPE(0, HC_CFG_TYPE_SPI_NOR) |
279*4882a593Smuzhiyun 	       HC_CFG_SLV_ACT(0) | HC_CFG_MAN_CS_EN | HC_CFG_IDLE_SIO_LVL(1),
280*4882a593Smuzhiyun 	       mxic->regs + HC_CFG);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
mxic_spi_data_xfer(struct mxic_spi * mxic,const void * txbuf,void * rxbuf,unsigned int len)283*4882a593Smuzhiyun static int mxic_spi_data_xfer(struct mxic_spi *mxic, const void *txbuf,
284*4882a593Smuzhiyun 			      void *rxbuf, unsigned int len)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	unsigned int pos = 0;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	while (pos < len) {
289*4882a593Smuzhiyun 		unsigned int nbytes = len - pos;
290*4882a593Smuzhiyun 		u32 data = 0xffffffff;
291*4882a593Smuzhiyun 		u32 sts;
292*4882a593Smuzhiyun 		int ret;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		if (nbytes > 4)
295*4882a593Smuzhiyun 			nbytes = 4;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		if (txbuf)
298*4882a593Smuzhiyun 			memcpy(&data, txbuf + pos, nbytes);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		ret = readl_poll_timeout(mxic->regs + INT_STS, sts,
301*4882a593Smuzhiyun 					 sts & INT_TX_EMPTY, 0, USEC_PER_SEC);
302*4882a593Smuzhiyun 		if (ret)
303*4882a593Smuzhiyun 			return ret;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		writel(data, mxic->regs + TXD(nbytes % 4));
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		ret = readl_poll_timeout(mxic->regs + INT_STS, sts,
308*4882a593Smuzhiyun 					 sts & INT_TX_EMPTY, 0, USEC_PER_SEC);
309*4882a593Smuzhiyun 		if (ret)
310*4882a593Smuzhiyun 			return ret;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		ret = readl_poll_timeout(mxic->regs + INT_STS, sts,
313*4882a593Smuzhiyun 					 sts & INT_RX_NOT_EMPTY, 0,
314*4882a593Smuzhiyun 					 USEC_PER_SEC);
315*4882a593Smuzhiyun 		if (ret)
316*4882a593Smuzhiyun 			return ret;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 		data = readl(mxic->regs + RXD);
319*4882a593Smuzhiyun 		if (rxbuf) {
320*4882a593Smuzhiyun 			data >>= (8 * (4 - nbytes));
321*4882a593Smuzhiyun 			memcpy(rxbuf + pos, &data, nbytes);
322*4882a593Smuzhiyun 		}
323*4882a593Smuzhiyun 		WARN_ON(readl(mxic->regs + INT_STS) & INT_RX_NOT_EMPTY);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		pos += nbytes;
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
mxic_spi_mem_supports_op(struct spi_mem * mem,const struct spi_mem_op * op)331*4882a593Smuzhiyun static bool mxic_spi_mem_supports_op(struct spi_mem *mem,
332*4882a593Smuzhiyun 				     const struct spi_mem_op *op)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	if (op->data.buswidth > 4 || op->addr.buswidth > 4 ||
335*4882a593Smuzhiyun 	    op->dummy.buswidth > 4 || op->cmd.buswidth > 4)
336*4882a593Smuzhiyun 		return false;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (op->data.nbytes && op->dummy.nbytes &&
339*4882a593Smuzhiyun 	    op->data.buswidth != op->dummy.buswidth)
340*4882a593Smuzhiyun 		return false;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (op->addr.nbytes > 7)
343*4882a593Smuzhiyun 		return false;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return spi_mem_default_supports_op(mem, op);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
mxic_spi_mem_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)348*4882a593Smuzhiyun static int mxic_spi_mem_exec_op(struct spi_mem *mem,
349*4882a593Smuzhiyun 				const struct spi_mem_op *op)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct mxic_spi *mxic = spi_master_get_devdata(mem->spi->master);
352*4882a593Smuzhiyun 	int nio = 1, i, ret;
353*4882a593Smuzhiyun 	u32 ss_ctrl;
354*4882a593Smuzhiyun 	u8 addr[8];
355*4882a593Smuzhiyun 	u8 opcode = op->cmd.opcode;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	ret = mxic_spi_set_freq(mxic, mem->spi->max_speed_hz);
358*4882a593Smuzhiyun 	if (ret)
359*4882a593Smuzhiyun 		return ret;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (mem->spi->mode & (SPI_TX_QUAD | SPI_RX_QUAD))
362*4882a593Smuzhiyun 		nio = 4;
363*4882a593Smuzhiyun 	else if (mem->spi->mode & (SPI_TX_DUAL | SPI_RX_DUAL))
364*4882a593Smuzhiyun 		nio = 2;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	writel(HC_CFG_NIO(nio) |
367*4882a593Smuzhiyun 	       HC_CFG_TYPE(mem->spi->chip_select, HC_CFG_TYPE_SPI_NOR) |
368*4882a593Smuzhiyun 	       HC_CFG_SLV_ACT(mem->spi->chip_select) | HC_CFG_IDLE_SIO_LVL(1) |
369*4882a593Smuzhiyun 	       HC_CFG_MAN_CS_EN,
370*4882a593Smuzhiyun 	       mxic->regs + HC_CFG);
371*4882a593Smuzhiyun 	writel(HC_EN_BIT, mxic->regs + HC_EN);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	ss_ctrl = OP_CMD_BYTES(1) | OP_CMD_BUSW(fls(op->cmd.buswidth) - 1);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (op->addr.nbytes)
376*4882a593Smuzhiyun 		ss_ctrl |= OP_ADDR_BYTES(op->addr.nbytes) |
377*4882a593Smuzhiyun 			   OP_ADDR_BUSW(fls(op->addr.buswidth) - 1);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (op->dummy.nbytes)
380*4882a593Smuzhiyun 		ss_ctrl |= OP_DUMMY_CYC(op->dummy.nbytes);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (op->data.nbytes) {
383*4882a593Smuzhiyun 		ss_ctrl |= OP_DATA_BUSW(fls(op->data.buswidth) - 1);
384*4882a593Smuzhiyun 		if (op->data.dir == SPI_MEM_DATA_IN)
385*4882a593Smuzhiyun 			ss_ctrl |= OP_READ;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	writel(ss_ctrl, mxic->regs + SS_CTRL(mem->spi->chip_select));
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	writel(readl(mxic->regs + HC_CFG) | HC_CFG_MAN_CS_ASSERT,
391*4882a593Smuzhiyun 	       mxic->regs + HC_CFG);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	ret = mxic_spi_data_xfer(mxic, &opcode, NULL, 1);
394*4882a593Smuzhiyun 	if (ret)
395*4882a593Smuzhiyun 		goto out;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	for (i = 0; i < op->addr.nbytes; i++)
398*4882a593Smuzhiyun 		addr[i] = op->addr.val >> (8 * (op->addr.nbytes - i - 1));
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ret = mxic_spi_data_xfer(mxic, addr, NULL, op->addr.nbytes);
401*4882a593Smuzhiyun 	if (ret)
402*4882a593Smuzhiyun 		goto out;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ret = mxic_spi_data_xfer(mxic, NULL, NULL, op->dummy.nbytes);
405*4882a593Smuzhiyun 	if (ret)
406*4882a593Smuzhiyun 		goto out;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	ret = mxic_spi_data_xfer(mxic,
409*4882a593Smuzhiyun 				 op->data.dir == SPI_MEM_DATA_OUT ?
410*4882a593Smuzhiyun 				 op->data.buf.out : NULL,
411*4882a593Smuzhiyun 				 op->data.dir == SPI_MEM_DATA_IN ?
412*4882a593Smuzhiyun 				 op->data.buf.in : NULL,
413*4882a593Smuzhiyun 				 op->data.nbytes);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun out:
416*4882a593Smuzhiyun 	writel(readl(mxic->regs + HC_CFG) & ~HC_CFG_MAN_CS_ASSERT,
417*4882a593Smuzhiyun 	       mxic->regs + HC_CFG);
418*4882a593Smuzhiyun 	writel(0, mxic->regs + HC_EN);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return ret;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static const struct spi_controller_mem_ops mxic_spi_mem_ops = {
424*4882a593Smuzhiyun 	.supports_op = mxic_spi_mem_supports_op,
425*4882a593Smuzhiyun 	.exec_op = mxic_spi_mem_exec_op,
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
mxic_spi_set_cs(struct spi_device * spi,bool lvl)428*4882a593Smuzhiyun static void mxic_spi_set_cs(struct spi_device *spi, bool lvl)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	struct mxic_spi *mxic = spi_master_get_devdata(spi->master);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (!lvl) {
433*4882a593Smuzhiyun 		writel(readl(mxic->regs + HC_CFG) | HC_CFG_MAN_CS_EN,
434*4882a593Smuzhiyun 		       mxic->regs + HC_CFG);
435*4882a593Smuzhiyun 		writel(HC_EN_BIT, mxic->regs + HC_EN);
436*4882a593Smuzhiyun 		writel(readl(mxic->regs + HC_CFG) | HC_CFG_MAN_CS_ASSERT,
437*4882a593Smuzhiyun 		       mxic->regs + HC_CFG);
438*4882a593Smuzhiyun 	} else {
439*4882a593Smuzhiyun 		writel(readl(mxic->regs + HC_CFG) & ~HC_CFG_MAN_CS_ASSERT,
440*4882a593Smuzhiyun 		       mxic->regs + HC_CFG);
441*4882a593Smuzhiyun 		writel(0, mxic->regs + HC_EN);
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
mxic_spi_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * t)445*4882a593Smuzhiyun static int mxic_spi_transfer_one(struct spi_master *master,
446*4882a593Smuzhiyun 				 struct spi_device *spi,
447*4882a593Smuzhiyun 				 struct spi_transfer *t)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct mxic_spi *mxic = spi_master_get_devdata(master);
450*4882a593Smuzhiyun 	unsigned int busw = OP_BUSW_1;
451*4882a593Smuzhiyun 	int ret;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (t->rx_buf && t->tx_buf) {
454*4882a593Smuzhiyun 		if (((spi->mode & SPI_TX_QUAD) &&
455*4882a593Smuzhiyun 		     !(spi->mode & SPI_RX_QUAD)) ||
456*4882a593Smuzhiyun 		    ((spi->mode & SPI_TX_DUAL) &&
457*4882a593Smuzhiyun 		     !(spi->mode & SPI_RX_DUAL)))
458*4882a593Smuzhiyun 			return -ENOTSUPP;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	ret = mxic_spi_set_freq(mxic, t->speed_hz);
462*4882a593Smuzhiyun 	if (ret)
463*4882a593Smuzhiyun 		return ret;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (t->tx_buf) {
466*4882a593Smuzhiyun 		if (spi->mode & SPI_TX_QUAD)
467*4882a593Smuzhiyun 			busw = OP_BUSW_4;
468*4882a593Smuzhiyun 		else if (spi->mode & SPI_TX_DUAL)
469*4882a593Smuzhiyun 			busw = OP_BUSW_2;
470*4882a593Smuzhiyun 	} else if (t->rx_buf) {
471*4882a593Smuzhiyun 		if (spi->mode & SPI_RX_QUAD)
472*4882a593Smuzhiyun 			busw = OP_BUSW_4;
473*4882a593Smuzhiyun 		else if (spi->mode & SPI_RX_DUAL)
474*4882a593Smuzhiyun 			busw = OP_BUSW_2;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	writel(OP_CMD_BYTES(1) | OP_CMD_BUSW(busw) |
478*4882a593Smuzhiyun 	       OP_DATA_BUSW(busw) | (t->rx_buf ? OP_READ : 0),
479*4882a593Smuzhiyun 	       mxic->regs + SS_CTRL(0));
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ret = mxic_spi_data_xfer(mxic, t->tx_buf, t->rx_buf, t->len);
482*4882a593Smuzhiyun 	if (ret)
483*4882a593Smuzhiyun 		return ret;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	spi_finalize_current_transfer(master);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
mxic_spi_runtime_suspend(struct device * dev)490*4882a593Smuzhiyun static int __maybe_unused mxic_spi_runtime_suspend(struct device *dev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
493*4882a593Smuzhiyun 	struct mxic_spi *mxic = spi_master_get_devdata(master);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	mxic_spi_clk_disable(mxic);
496*4882a593Smuzhiyun 	clk_disable_unprepare(mxic->ps_clk);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
mxic_spi_runtime_resume(struct device * dev)501*4882a593Smuzhiyun static int __maybe_unused mxic_spi_runtime_resume(struct device *dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
504*4882a593Smuzhiyun 	struct mxic_spi *mxic = spi_master_get_devdata(master);
505*4882a593Smuzhiyun 	int ret;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	ret = clk_prepare_enable(mxic->ps_clk);
508*4882a593Smuzhiyun 	if (ret) {
509*4882a593Smuzhiyun 		dev_err(dev, "Cannot enable ps_clock.\n");
510*4882a593Smuzhiyun 		return ret;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return mxic_spi_clk_enable(mxic);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const struct dev_pm_ops mxic_spi_dev_pm_ops = {
517*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mxic_spi_runtime_suspend,
518*4882a593Smuzhiyun 			   mxic_spi_runtime_resume, NULL)
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
mxic_spi_probe(struct platform_device * pdev)521*4882a593Smuzhiyun static int mxic_spi_probe(struct platform_device *pdev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct spi_master *master;
524*4882a593Smuzhiyun 	struct resource *res;
525*4882a593Smuzhiyun 	struct mxic_spi *mxic;
526*4882a593Smuzhiyun 	int ret;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	master = devm_spi_alloc_master(&pdev->dev, sizeof(struct mxic_spi));
529*4882a593Smuzhiyun 	if (!master)
530*4882a593Smuzhiyun 		return -ENOMEM;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	platform_set_drvdata(pdev, master);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	mxic = spi_master_get_devdata(master);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	master->dev.of_node = pdev->dev.of_node;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	mxic->ps_clk = devm_clk_get(&pdev->dev, "ps_clk");
539*4882a593Smuzhiyun 	if (IS_ERR(mxic->ps_clk))
540*4882a593Smuzhiyun 		return PTR_ERR(mxic->ps_clk);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	mxic->send_clk = devm_clk_get(&pdev->dev, "send_clk");
543*4882a593Smuzhiyun 	if (IS_ERR(mxic->send_clk))
544*4882a593Smuzhiyun 		return PTR_ERR(mxic->send_clk);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	mxic->send_dly_clk = devm_clk_get(&pdev->dev, "send_dly_clk");
547*4882a593Smuzhiyun 	if (IS_ERR(mxic->send_dly_clk))
548*4882a593Smuzhiyun 		return PTR_ERR(mxic->send_dly_clk);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
551*4882a593Smuzhiyun 	mxic->regs = devm_ioremap_resource(&pdev->dev, res);
552*4882a593Smuzhiyun 	if (IS_ERR(mxic->regs))
553*4882a593Smuzhiyun 		return PTR_ERR(mxic->regs);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
556*4882a593Smuzhiyun 	master->auto_runtime_pm = true;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	master->num_chipselect = 1;
559*4882a593Smuzhiyun 	master->mem_ops = &mxic_spi_mem_ops;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	master->set_cs = mxic_spi_set_cs;
562*4882a593Smuzhiyun 	master->transfer_one = mxic_spi_transfer_one;
563*4882a593Smuzhiyun 	master->bits_per_word_mask = SPI_BPW_MASK(8);
564*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA |
565*4882a593Smuzhiyun 			SPI_RX_DUAL | SPI_TX_DUAL |
566*4882a593Smuzhiyun 			SPI_RX_QUAD | SPI_TX_QUAD;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	mxic_spi_hw_init(mxic);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	ret = spi_register_master(master);
571*4882a593Smuzhiyun 	if (ret) {
572*4882a593Smuzhiyun 		dev_err(&pdev->dev, "spi_register_master failed\n");
573*4882a593Smuzhiyun 		pm_runtime_disable(&pdev->dev);
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	return ret;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
mxic_spi_remove(struct platform_device * pdev)579*4882a593Smuzhiyun static int mxic_spi_remove(struct platform_device *pdev)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct spi_master *master = platform_get_drvdata(pdev);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
584*4882a593Smuzhiyun 	spi_unregister_master(master);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun static const struct of_device_id mxic_spi_of_ids[] = {
590*4882a593Smuzhiyun 	{ .compatible = "mxicy,mx25f0a-spi", },
591*4882a593Smuzhiyun 	{ /* sentinel */ }
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxic_spi_of_ids);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static struct platform_driver mxic_spi_driver = {
596*4882a593Smuzhiyun 	.probe = mxic_spi_probe,
597*4882a593Smuzhiyun 	.remove = mxic_spi_remove,
598*4882a593Smuzhiyun 	.driver = {
599*4882a593Smuzhiyun 		.name = "mxic-spi",
600*4882a593Smuzhiyun 		.of_match_table = mxic_spi_of_ids,
601*4882a593Smuzhiyun 		.pm = &mxic_spi_dev_pm_ops,
602*4882a593Smuzhiyun 	},
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun module_platform_driver(mxic_spi_driver);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun MODULE_AUTHOR("Mason Yang <masonccyang@mxic.com.tw>");
607*4882a593Smuzhiyun MODULE_DESCRIPTION("MX25F0A SPI controller driver");
608*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
609