xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-mtk-nor.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Mediatek SPI NOR controller driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2020 Chuanhong Guo <gch981213@gmail.com>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bits.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/completion.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
20*4882a593Smuzhiyun #include <linux/string.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DRIVER_NAME "mtk-spi-nor"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MTK_NOR_REG_CMD			0x00
25*4882a593Smuzhiyun #define MTK_NOR_CMD_WRITE		BIT(4)
26*4882a593Smuzhiyun #define MTK_NOR_CMD_PROGRAM		BIT(2)
27*4882a593Smuzhiyun #define MTK_NOR_CMD_READ		BIT(0)
28*4882a593Smuzhiyun #define MTK_NOR_CMD_MASK		GENMASK(5, 0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define MTK_NOR_REG_PRG_CNT		0x04
31*4882a593Smuzhiyun #define MTK_NOR_PRG_CNT_MAX		56
32*4882a593Smuzhiyun #define MTK_NOR_REG_RDATA		0x0c
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define MTK_NOR_REG_RADR0		0x10
35*4882a593Smuzhiyun #define MTK_NOR_REG_RADR(n)		(MTK_NOR_REG_RADR0 + 4 * (n))
36*4882a593Smuzhiyun #define MTK_NOR_REG_RADR3		0xc8
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MTK_NOR_REG_WDATA		0x1c
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define MTK_NOR_REG_PRGDATA0		0x20
41*4882a593Smuzhiyun #define MTK_NOR_REG_PRGDATA(n)		(MTK_NOR_REG_PRGDATA0 + 4 * (n))
42*4882a593Smuzhiyun #define MTK_NOR_REG_PRGDATA_MAX		5
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MTK_NOR_REG_SHIFT0		0x38
45*4882a593Smuzhiyun #define MTK_NOR_REG_SHIFT(n)		(MTK_NOR_REG_SHIFT0 + 4 * (n))
46*4882a593Smuzhiyun #define MTK_NOR_REG_SHIFT_MAX		9
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define MTK_NOR_REG_CFG1		0x60
49*4882a593Smuzhiyun #define MTK_NOR_FAST_READ		BIT(0)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define MTK_NOR_REG_CFG2		0x64
52*4882a593Smuzhiyun #define MTK_NOR_WR_CUSTOM_OP_EN		BIT(4)
53*4882a593Smuzhiyun #define MTK_NOR_WR_BUF_EN		BIT(0)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define MTK_NOR_REG_PP_DATA		0x98
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define MTK_NOR_REG_IRQ_STAT		0xa8
58*4882a593Smuzhiyun #define MTK_NOR_REG_IRQ_EN		0xac
59*4882a593Smuzhiyun #define MTK_NOR_IRQ_DMA			BIT(7)
60*4882a593Smuzhiyun #define MTK_NOR_IRQ_MASK		GENMASK(7, 0)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MTK_NOR_REG_CFG3		0xb4
63*4882a593Smuzhiyun #define MTK_NOR_DISABLE_WREN		BIT(7)
64*4882a593Smuzhiyun #define MTK_NOR_DISABLE_SR_POLL		BIT(5)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define MTK_NOR_REG_WP			0xc4
67*4882a593Smuzhiyun #define MTK_NOR_ENABLE_SF_CMD		0x30
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define MTK_NOR_REG_BUSCFG		0xcc
70*4882a593Smuzhiyun #define MTK_NOR_4B_ADDR			BIT(4)
71*4882a593Smuzhiyun #define MTK_NOR_QUAD_ADDR		BIT(3)
72*4882a593Smuzhiyun #define MTK_NOR_QUAD_READ		BIT(2)
73*4882a593Smuzhiyun #define MTK_NOR_DUAL_ADDR		BIT(1)
74*4882a593Smuzhiyun #define MTK_NOR_DUAL_READ		BIT(0)
75*4882a593Smuzhiyun #define MTK_NOR_BUS_MODE_MASK		GENMASK(4, 0)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MTK_NOR_REG_DMA_CTL		0x718
78*4882a593Smuzhiyun #define MTK_NOR_DMA_START		BIT(0)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define MTK_NOR_REG_DMA_FADR		0x71c
81*4882a593Smuzhiyun #define MTK_NOR_REG_DMA_DADR		0x720
82*4882a593Smuzhiyun #define MTK_NOR_REG_DMA_END_DADR	0x724
83*4882a593Smuzhiyun #define MTK_NOR_REG_DMA_DADR_HB		0x738
84*4882a593Smuzhiyun #define MTK_NOR_REG_DMA_END_DADR_HB	0x73c
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MTK_NOR_PRG_MAX_SIZE		6
87*4882a593Smuzhiyun // Reading DMA src/dst addresses have to be 16-byte aligned
88*4882a593Smuzhiyun #define MTK_NOR_DMA_ALIGN		16
89*4882a593Smuzhiyun #define MTK_NOR_DMA_ALIGN_MASK		(MTK_NOR_DMA_ALIGN - 1)
90*4882a593Smuzhiyun // and we allocate a bounce buffer if destination address isn't aligned.
91*4882a593Smuzhiyun #define MTK_NOR_BOUNCE_BUF_SIZE		PAGE_SIZE
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun // Buffered page program can do one 128-byte transfer
94*4882a593Smuzhiyun #define MTK_NOR_PP_SIZE			128
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define CLK_TO_US(sp, clkcnt)		DIV_ROUND_UP(clkcnt, sp->spi_freq / 1000000)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct mtk_nor {
99*4882a593Smuzhiyun 	struct spi_controller *ctlr;
100*4882a593Smuzhiyun 	struct device *dev;
101*4882a593Smuzhiyun 	void __iomem *base;
102*4882a593Smuzhiyun 	u8 *buffer;
103*4882a593Smuzhiyun 	dma_addr_t buffer_dma;
104*4882a593Smuzhiyun 	struct clk *spi_clk;
105*4882a593Smuzhiyun 	struct clk *ctlr_clk;
106*4882a593Smuzhiyun 	unsigned int spi_freq;
107*4882a593Smuzhiyun 	bool wbuf_en;
108*4882a593Smuzhiyun 	bool has_irq;
109*4882a593Smuzhiyun 	bool high_dma;
110*4882a593Smuzhiyun 	struct completion op_done;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
mtk_nor_rmw(struct mtk_nor * sp,u32 reg,u32 set,u32 clr)113*4882a593Smuzhiyun static inline void mtk_nor_rmw(struct mtk_nor *sp, u32 reg, u32 set, u32 clr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	u32 val = readl(sp->base + reg);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	val &= ~clr;
118*4882a593Smuzhiyun 	val |= set;
119*4882a593Smuzhiyun 	writel(val, sp->base + reg);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
mtk_nor_cmd_exec(struct mtk_nor * sp,u32 cmd,ulong clk)122*4882a593Smuzhiyun static inline int mtk_nor_cmd_exec(struct mtk_nor *sp, u32 cmd, ulong clk)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	ulong delay = CLK_TO_US(sp, clk);
125*4882a593Smuzhiyun 	u32 reg;
126*4882a593Smuzhiyun 	int ret;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	writel(cmd, sp->base + MTK_NOR_REG_CMD);
129*4882a593Smuzhiyun 	ret = readl_poll_timeout(sp->base + MTK_NOR_REG_CMD, reg, !(reg & cmd),
130*4882a593Smuzhiyun 				 delay / 3, (delay + 1) * 200);
131*4882a593Smuzhiyun 	if (ret < 0)
132*4882a593Smuzhiyun 		dev_err(sp->dev, "command %u timeout.\n", cmd);
133*4882a593Smuzhiyun 	return ret;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
mtk_nor_set_addr(struct mtk_nor * sp,const struct spi_mem_op * op)136*4882a593Smuzhiyun static void mtk_nor_set_addr(struct mtk_nor *sp, const struct spi_mem_op *op)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 addr = op->addr.val;
139*4882a593Smuzhiyun 	int i;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
142*4882a593Smuzhiyun 		writeb(addr & 0xff, sp->base + MTK_NOR_REG_RADR(i));
143*4882a593Smuzhiyun 		addr >>= 8;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	if (op->addr.nbytes == 4) {
146*4882a593Smuzhiyun 		writeb(addr & 0xff, sp->base + MTK_NOR_REG_RADR3);
147*4882a593Smuzhiyun 		mtk_nor_rmw(sp, MTK_NOR_REG_BUSCFG, MTK_NOR_4B_ADDR, 0);
148*4882a593Smuzhiyun 	} else {
149*4882a593Smuzhiyun 		mtk_nor_rmw(sp, MTK_NOR_REG_BUSCFG, 0, MTK_NOR_4B_ADDR);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
need_bounce(struct mtk_nor * sp,const struct spi_mem_op * op)153*4882a593Smuzhiyun static bool need_bounce(struct mtk_nor *sp, const struct spi_mem_op *op)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	return ((uintptr_t)op->data.buf.in & MTK_NOR_DMA_ALIGN_MASK);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mtk_nor_match_read(const struct spi_mem_op * op)158*4882a593Smuzhiyun static bool mtk_nor_match_read(const struct spi_mem_op *op)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int dummy = 0;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (op->dummy.buswidth)
163*4882a593Smuzhiyun 		dummy = op->dummy.nbytes * BITS_PER_BYTE / op->dummy.buswidth;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if ((op->data.buswidth == 2) || (op->data.buswidth == 4)) {
166*4882a593Smuzhiyun 		if (op->addr.buswidth == 1)
167*4882a593Smuzhiyun 			return dummy == 8;
168*4882a593Smuzhiyun 		else if (op->addr.buswidth == 2)
169*4882a593Smuzhiyun 			return dummy == 4;
170*4882a593Smuzhiyun 		else if (op->addr.buswidth == 4)
171*4882a593Smuzhiyun 			return dummy == 6;
172*4882a593Smuzhiyun 	} else if ((op->addr.buswidth == 1) && (op->data.buswidth == 1)) {
173*4882a593Smuzhiyun 		if (op->cmd.opcode == 0x03)
174*4882a593Smuzhiyun 			return dummy == 0;
175*4882a593Smuzhiyun 		else if (op->cmd.opcode == 0x0b)
176*4882a593Smuzhiyun 			return dummy == 8;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	return false;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
mtk_nor_match_prg(const struct spi_mem_op * op)181*4882a593Smuzhiyun static bool mtk_nor_match_prg(const struct spi_mem_op *op)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	int tx_len, rx_len, prg_len, prg_left;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	// prg mode is spi-only.
186*4882a593Smuzhiyun 	if ((op->cmd.buswidth > 1) || (op->addr.buswidth > 1) ||
187*4882a593Smuzhiyun 	    (op->dummy.buswidth > 1) || (op->data.buswidth > 1))
188*4882a593Smuzhiyun 		return false;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	tx_len = op->cmd.nbytes + op->addr.nbytes;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_OUT) {
193*4882a593Smuzhiyun 		// count dummy bytes only if we need to write data after it
194*4882a593Smuzhiyun 		tx_len += op->dummy.nbytes;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		// leave at least one byte for data
197*4882a593Smuzhiyun 		if (tx_len > MTK_NOR_REG_PRGDATA_MAX)
198*4882a593Smuzhiyun 			return false;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		// if there's no addr, meaning adjust_op_size is impossible,
201*4882a593Smuzhiyun 		// check data length as well.
202*4882a593Smuzhiyun 		if ((!op->addr.nbytes) &&
203*4882a593Smuzhiyun 		    (tx_len + op->data.nbytes > MTK_NOR_REG_PRGDATA_MAX + 1))
204*4882a593Smuzhiyun 			return false;
205*4882a593Smuzhiyun 	} else if (op->data.dir == SPI_MEM_DATA_IN) {
206*4882a593Smuzhiyun 		if (tx_len > MTK_NOR_REG_PRGDATA_MAX + 1)
207*4882a593Smuzhiyun 			return false;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		rx_len = op->data.nbytes;
210*4882a593Smuzhiyun 		prg_left = MTK_NOR_PRG_CNT_MAX / 8 - tx_len - op->dummy.nbytes;
211*4882a593Smuzhiyun 		if (prg_left > MTK_NOR_REG_SHIFT_MAX + 1)
212*4882a593Smuzhiyun 			prg_left = MTK_NOR_REG_SHIFT_MAX + 1;
213*4882a593Smuzhiyun 		if (rx_len > prg_left) {
214*4882a593Smuzhiyun 			if (!op->addr.nbytes)
215*4882a593Smuzhiyun 				return false;
216*4882a593Smuzhiyun 			rx_len = prg_left;
217*4882a593Smuzhiyun 		}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		prg_len = tx_len + op->dummy.nbytes + rx_len;
220*4882a593Smuzhiyun 		if (prg_len > MTK_NOR_PRG_CNT_MAX / 8)
221*4882a593Smuzhiyun 			return false;
222*4882a593Smuzhiyun 	} else {
223*4882a593Smuzhiyun 		prg_len = tx_len + op->dummy.nbytes;
224*4882a593Smuzhiyun 		if (prg_len > MTK_NOR_PRG_CNT_MAX / 8)
225*4882a593Smuzhiyun 			return false;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 	return true;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
mtk_nor_adj_prg_size(struct spi_mem_op * op)230*4882a593Smuzhiyun static void mtk_nor_adj_prg_size(struct spi_mem_op *op)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	int tx_len, tx_left, prg_left;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	tx_len = op->cmd.nbytes + op->addr.nbytes;
235*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_OUT) {
236*4882a593Smuzhiyun 		tx_len += op->dummy.nbytes;
237*4882a593Smuzhiyun 		tx_left = MTK_NOR_REG_PRGDATA_MAX + 1 - tx_len;
238*4882a593Smuzhiyun 		if (op->data.nbytes > tx_left)
239*4882a593Smuzhiyun 			op->data.nbytes = tx_left;
240*4882a593Smuzhiyun 	} else if (op->data.dir == SPI_MEM_DATA_IN) {
241*4882a593Smuzhiyun 		prg_left = MTK_NOR_PRG_CNT_MAX / 8 - tx_len - op->dummy.nbytes;
242*4882a593Smuzhiyun 		if (prg_left > MTK_NOR_REG_SHIFT_MAX + 1)
243*4882a593Smuzhiyun 			prg_left = MTK_NOR_REG_SHIFT_MAX + 1;
244*4882a593Smuzhiyun 		if (op->data.nbytes > prg_left)
245*4882a593Smuzhiyun 			op->data.nbytes = prg_left;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
mtk_nor_adjust_op_size(struct spi_mem * mem,struct spi_mem_op * op)249*4882a593Smuzhiyun static int mtk_nor_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(mem->spi->master);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (!op->data.nbytes)
254*4882a593Smuzhiyun 		return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if ((op->addr.nbytes == 3) || (op->addr.nbytes == 4)) {
257*4882a593Smuzhiyun 		if ((op->data.dir == SPI_MEM_DATA_IN) &&
258*4882a593Smuzhiyun 		    mtk_nor_match_read(op)) {
259*4882a593Smuzhiyun 			// limit size to prevent timeout calculation overflow
260*4882a593Smuzhiyun 			if (op->data.nbytes > 0x400000)
261*4882a593Smuzhiyun 				op->data.nbytes = 0x400000;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 			if ((op->addr.val & MTK_NOR_DMA_ALIGN_MASK) ||
264*4882a593Smuzhiyun 			    (op->data.nbytes < MTK_NOR_DMA_ALIGN))
265*4882a593Smuzhiyun 				op->data.nbytes = 1;
266*4882a593Smuzhiyun 			else if (!need_bounce(sp, op))
267*4882a593Smuzhiyun 				op->data.nbytes &= ~MTK_NOR_DMA_ALIGN_MASK;
268*4882a593Smuzhiyun 			else if (op->data.nbytes > MTK_NOR_BOUNCE_BUF_SIZE)
269*4882a593Smuzhiyun 				op->data.nbytes = MTK_NOR_BOUNCE_BUF_SIZE;
270*4882a593Smuzhiyun 			return 0;
271*4882a593Smuzhiyun 		} else if (op->data.dir == SPI_MEM_DATA_OUT) {
272*4882a593Smuzhiyun 			if (op->data.nbytes >= MTK_NOR_PP_SIZE)
273*4882a593Smuzhiyun 				op->data.nbytes = MTK_NOR_PP_SIZE;
274*4882a593Smuzhiyun 			else
275*4882a593Smuzhiyun 				op->data.nbytes = 1;
276*4882a593Smuzhiyun 			return 0;
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	mtk_nor_adj_prg_size(op);
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
mtk_nor_supports_op(struct spi_mem * mem,const struct spi_mem_op * op)284*4882a593Smuzhiyun static bool mtk_nor_supports_op(struct spi_mem *mem,
285*4882a593Smuzhiyun 				const struct spi_mem_op *op)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	if (!spi_mem_default_supports_op(mem, op))
288*4882a593Smuzhiyun 		return false;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (op->cmd.buswidth != 1)
291*4882a593Smuzhiyun 		return false;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if ((op->addr.nbytes == 3) || (op->addr.nbytes == 4)) {
294*4882a593Smuzhiyun 		switch(op->data.dir) {
295*4882a593Smuzhiyun 		case SPI_MEM_DATA_IN:
296*4882a593Smuzhiyun 			if (mtk_nor_match_read(op))
297*4882a593Smuzhiyun 				return true;
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		case SPI_MEM_DATA_OUT:
300*4882a593Smuzhiyun 			if ((op->addr.buswidth == 1) &&
301*4882a593Smuzhiyun 			    (op->dummy.nbytes == 0) &&
302*4882a593Smuzhiyun 			    (op->data.buswidth == 1))
303*4882a593Smuzhiyun 				return true;
304*4882a593Smuzhiyun 			break;
305*4882a593Smuzhiyun 		default:
306*4882a593Smuzhiyun 			break;
307*4882a593Smuzhiyun 		}
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return mtk_nor_match_prg(op);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
mtk_nor_setup_bus(struct mtk_nor * sp,const struct spi_mem_op * op)313*4882a593Smuzhiyun static void mtk_nor_setup_bus(struct mtk_nor *sp, const struct spi_mem_op *op)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	u32 reg = 0;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (op->addr.nbytes == 4)
318*4882a593Smuzhiyun 		reg |= MTK_NOR_4B_ADDR;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (op->data.buswidth == 4) {
321*4882a593Smuzhiyun 		reg |= MTK_NOR_QUAD_READ;
322*4882a593Smuzhiyun 		writeb(op->cmd.opcode, sp->base + MTK_NOR_REG_PRGDATA(4));
323*4882a593Smuzhiyun 		if (op->addr.buswidth == 4)
324*4882a593Smuzhiyun 			reg |= MTK_NOR_QUAD_ADDR;
325*4882a593Smuzhiyun 	} else if (op->data.buswidth == 2) {
326*4882a593Smuzhiyun 		reg |= MTK_NOR_DUAL_READ;
327*4882a593Smuzhiyun 		writeb(op->cmd.opcode, sp->base + MTK_NOR_REG_PRGDATA(3));
328*4882a593Smuzhiyun 		if (op->addr.buswidth == 2)
329*4882a593Smuzhiyun 			reg |= MTK_NOR_DUAL_ADDR;
330*4882a593Smuzhiyun 	} else {
331*4882a593Smuzhiyun 		if (op->cmd.opcode == 0x0b)
332*4882a593Smuzhiyun 			mtk_nor_rmw(sp, MTK_NOR_REG_CFG1, MTK_NOR_FAST_READ, 0);
333*4882a593Smuzhiyun 		else
334*4882a593Smuzhiyun 			mtk_nor_rmw(sp, MTK_NOR_REG_CFG1, 0, MTK_NOR_FAST_READ);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 	mtk_nor_rmw(sp, MTK_NOR_REG_BUSCFG, reg, MTK_NOR_BUS_MODE_MASK);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
mtk_nor_dma_exec(struct mtk_nor * sp,u32 from,unsigned int length,dma_addr_t dma_addr)339*4882a593Smuzhiyun static int mtk_nor_dma_exec(struct mtk_nor *sp, u32 from, unsigned int length,
340*4882a593Smuzhiyun 			    dma_addr_t dma_addr)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	int ret = 0;
343*4882a593Smuzhiyun 	ulong delay;
344*4882a593Smuzhiyun 	u32 reg;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	writel(from, sp->base + MTK_NOR_REG_DMA_FADR);
347*4882a593Smuzhiyun 	writel(dma_addr, sp->base + MTK_NOR_REG_DMA_DADR);
348*4882a593Smuzhiyun 	writel(dma_addr + length, sp->base + MTK_NOR_REG_DMA_END_DADR);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (sp->high_dma) {
351*4882a593Smuzhiyun 		writel(upper_32_bits(dma_addr),
352*4882a593Smuzhiyun 		       sp->base + MTK_NOR_REG_DMA_DADR_HB);
353*4882a593Smuzhiyun 		writel(upper_32_bits(dma_addr + length),
354*4882a593Smuzhiyun 		       sp->base + MTK_NOR_REG_DMA_END_DADR_HB);
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (sp->has_irq) {
358*4882a593Smuzhiyun 		reinit_completion(&sp->op_done);
359*4882a593Smuzhiyun 		mtk_nor_rmw(sp, MTK_NOR_REG_IRQ_EN, MTK_NOR_IRQ_DMA, 0);
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	mtk_nor_rmw(sp, MTK_NOR_REG_DMA_CTL, MTK_NOR_DMA_START, 0);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	delay = CLK_TO_US(sp, (length + 5) * BITS_PER_BYTE);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (sp->has_irq) {
367*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&sp->op_done,
368*4882a593Smuzhiyun 						 (delay + 1) * 100))
369*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
370*4882a593Smuzhiyun 	} else {
371*4882a593Smuzhiyun 		ret = readl_poll_timeout(sp->base + MTK_NOR_REG_DMA_CTL, reg,
372*4882a593Smuzhiyun 					 !(reg & MTK_NOR_DMA_START), delay / 3,
373*4882a593Smuzhiyun 					 (delay + 1) * 100);
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (ret < 0)
377*4882a593Smuzhiyun 		dev_err(sp->dev, "dma read timeout.\n");
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return ret;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
mtk_nor_read_bounce(struct mtk_nor * sp,const struct spi_mem_op * op)382*4882a593Smuzhiyun static int mtk_nor_read_bounce(struct mtk_nor *sp, const struct spi_mem_op *op)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	unsigned int rdlen;
385*4882a593Smuzhiyun 	int ret;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (op->data.nbytes & MTK_NOR_DMA_ALIGN_MASK)
388*4882a593Smuzhiyun 		rdlen = (op->data.nbytes + MTK_NOR_DMA_ALIGN) & ~MTK_NOR_DMA_ALIGN_MASK;
389*4882a593Smuzhiyun 	else
390*4882a593Smuzhiyun 		rdlen = op->data.nbytes;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	ret = mtk_nor_dma_exec(sp, op->addr.val, rdlen, sp->buffer_dma);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (!ret)
395*4882a593Smuzhiyun 		memcpy(op->data.buf.in, sp->buffer, op->data.nbytes);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return ret;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
mtk_nor_read_dma(struct mtk_nor * sp,const struct spi_mem_op * op)400*4882a593Smuzhiyun static int mtk_nor_read_dma(struct mtk_nor *sp, const struct spi_mem_op *op)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	int ret;
403*4882a593Smuzhiyun 	dma_addr_t dma_addr;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (need_bounce(sp, op))
406*4882a593Smuzhiyun 		return mtk_nor_read_bounce(sp, op);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	dma_addr = dma_map_single(sp->dev, op->data.buf.in,
409*4882a593Smuzhiyun 				  op->data.nbytes, DMA_FROM_DEVICE);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (dma_mapping_error(sp->dev, dma_addr))
412*4882a593Smuzhiyun 		return -EINVAL;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	ret = mtk_nor_dma_exec(sp, op->addr.val, op->data.nbytes, dma_addr);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	dma_unmap_single(sp->dev, dma_addr, op->data.nbytes, DMA_FROM_DEVICE);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return ret;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
mtk_nor_read_pio(struct mtk_nor * sp,const struct spi_mem_op * op)421*4882a593Smuzhiyun static int mtk_nor_read_pio(struct mtk_nor *sp, const struct spi_mem_op *op)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	u8 *buf = op->data.buf.in;
424*4882a593Smuzhiyun 	int ret;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	ret = mtk_nor_cmd_exec(sp, MTK_NOR_CMD_READ, 6 * BITS_PER_BYTE);
427*4882a593Smuzhiyun 	if (!ret)
428*4882a593Smuzhiyun 		buf[0] = readb(sp->base + MTK_NOR_REG_RDATA);
429*4882a593Smuzhiyun 	return ret;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
mtk_nor_write_buffer_enable(struct mtk_nor * sp)432*4882a593Smuzhiyun static int mtk_nor_write_buffer_enable(struct mtk_nor *sp)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	int ret;
435*4882a593Smuzhiyun 	u32 val;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (sp->wbuf_en)
438*4882a593Smuzhiyun 		return 0;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	val = readl(sp->base + MTK_NOR_REG_CFG2);
441*4882a593Smuzhiyun 	writel(val | MTK_NOR_WR_BUF_EN, sp->base + MTK_NOR_REG_CFG2);
442*4882a593Smuzhiyun 	ret = readl_poll_timeout(sp->base + MTK_NOR_REG_CFG2, val,
443*4882a593Smuzhiyun 				 val & MTK_NOR_WR_BUF_EN, 0, 10000);
444*4882a593Smuzhiyun 	if (!ret)
445*4882a593Smuzhiyun 		sp->wbuf_en = true;
446*4882a593Smuzhiyun 	return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
mtk_nor_write_buffer_disable(struct mtk_nor * sp)449*4882a593Smuzhiyun static int mtk_nor_write_buffer_disable(struct mtk_nor *sp)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	int ret;
452*4882a593Smuzhiyun 	u32 val;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (!sp->wbuf_en)
455*4882a593Smuzhiyun 		return 0;
456*4882a593Smuzhiyun 	val = readl(sp->base + MTK_NOR_REG_CFG2);
457*4882a593Smuzhiyun 	writel(val & ~MTK_NOR_WR_BUF_EN, sp->base + MTK_NOR_REG_CFG2);
458*4882a593Smuzhiyun 	ret = readl_poll_timeout(sp->base + MTK_NOR_REG_CFG2, val,
459*4882a593Smuzhiyun 				 !(val & MTK_NOR_WR_BUF_EN), 0, 10000);
460*4882a593Smuzhiyun 	if (!ret)
461*4882a593Smuzhiyun 		sp->wbuf_en = false;
462*4882a593Smuzhiyun 	return ret;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
mtk_nor_pp_buffered(struct mtk_nor * sp,const struct spi_mem_op * op)465*4882a593Smuzhiyun static int mtk_nor_pp_buffered(struct mtk_nor *sp, const struct spi_mem_op *op)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	const u8 *buf = op->data.buf.out;
468*4882a593Smuzhiyun 	u32 val;
469*4882a593Smuzhiyun 	int ret, i;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	ret = mtk_nor_write_buffer_enable(sp);
472*4882a593Smuzhiyun 	if (ret < 0)
473*4882a593Smuzhiyun 		return ret;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	for (i = 0; i < op->data.nbytes; i += 4) {
476*4882a593Smuzhiyun 		val = buf[i + 3] << 24 | buf[i + 2] << 16 | buf[i + 1] << 8 |
477*4882a593Smuzhiyun 		      buf[i];
478*4882a593Smuzhiyun 		writel(val, sp->base + MTK_NOR_REG_PP_DATA);
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 	return mtk_nor_cmd_exec(sp, MTK_NOR_CMD_WRITE,
481*4882a593Smuzhiyun 				(op->data.nbytes + 5) * BITS_PER_BYTE);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
mtk_nor_pp_unbuffered(struct mtk_nor * sp,const struct spi_mem_op * op)484*4882a593Smuzhiyun static int mtk_nor_pp_unbuffered(struct mtk_nor *sp,
485*4882a593Smuzhiyun 				 const struct spi_mem_op *op)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	const u8 *buf = op->data.buf.out;
488*4882a593Smuzhiyun 	int ret;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	ret = mtk_nor_write_buffer_disable(sp);
491*4882a593Smuzhiyun 	if (ret < 0)
492*4882a593Smuzhiyun 		return ret;
493*4882a593Smuzhiyun 	writeb(buf[0], sp->base + MTK_NOR_REG_WDATA);
494*4882a593Smuzhiyun 	return mtk_nor_cmd_exec(sp, MTK_NOR_CMD_WRITE, 6 * BITS_PER_BYTE);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
mtk_nor_spi_mem_prg(struct mtk_nor * sp,const struct spi_mem_op * op)497*4882a593Smuzhiyun static int mtk_nor_spi_mem_prg(struct mtk_nor *sp, const struct spi_mem_op *op)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	int rx_len = 0;
500*4882a593Smuzhiyun 	int reg_offset = MTK_NOR_REG_PRGDATA_MAX;
501*4882a593Smuzhiyun 	int tx_len, prg_len;
502*4882a593Smuzhiyun 	int i, ret;
503*4882a593Smuzhiyun 	void __iomem *reg;
504*4882a593Smuzhiyun 	u8 bufbyte;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	tx_len = op->cmd.nbytes + op->addr.nbytes;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	// count dummy bytes only if we need to write data after it
509*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_OUT)
510*4882a593Smuzhiyun 		tx_len += op->dummy.nbytes + op->data.nbytes;
511*4882a593Smuzhiyun 	else if (op->data.dir == SPI_MEM_DATA_IN)
512*4882a593Smuzhiyun 		rx_len = op->data.nbytes;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	prg_len = op->cmd.nbytes + op->addr.nbytes + op->dummy.nbytes +
515*4882a593Smuzhiyun 		  op->data.nbytes;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	// an invalid op may reach here if the caller calls exec_op without
518*4882a593Smuzhiyun 	// adjust_op_size. return -EINVAL instead of -ENOTSUPP so that
519*4882a593Smuzhiyun 	// spi-mem won't try this op again with generic spi transfers.
520*4882a593Smuzhiyun 	if ((tx_len > MTK_NOR_REG_PRGDATA_MAX + 1) ||
521*4882a593Smuzhiyun 	    (rx_len > MTK_NOR_REG_SHIFT_MAX + 1) ||
522*4882a593Smuzhiyun 	    (prg_len > MTK_NOR_PRG_CNT_MAX / 8))
523*4882a593Smuzhiyun 		return -EINVAL;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	// fill tx data
526*4882a593Smuzhiyun 	for (i = op->cmd.nbytes; i > 0; i--, reg_offset--) {
527*4882a593Smuzhiyun 		reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset);
528*4882a593Smuzhiyun 		bufbyte = (op->cmd.opcode >> ((i - 1) * BITS_PER_BYTE)) & 0xff;
529*4882a593Smuzhiyun 		writeb(bufbyte, reg);
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	for (i = op->addr.nbytes; i > 0; i--, reg_offset--) {
533*4882a593Smuzhiyun 		reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset);
534*4882a593Smuzhiyun 		bufbyte = (op->addr.val >> ((i - 1) * BITS_PER_BYTE)) & 0xff;
535*4882a593Smuzhiyun 		writeb(bufbyte, reg);
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_OUT) {
539*4882a593Smuzhiyun 		for (i = 0; i < op->dummy.nbytes; i++, reg_offset--) {
540*4882a593Smuzhiyun 			reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset);
541*4882a593Smuzhiyun 			writeb(0, reg);
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		for (i = 0; i < op->data.nbytes; i++, reg_offset--) {
545*4882a593Smuzhiyun 			reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset);
546*4882a593Smuzhiyun 			writeb(((const u8 *)(op->data.buf.out))[i], reg);
547*4882a593Smuzhiyun 		}
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	for (; reg_offset >= 0; reg_offset--) {
551*4882a593Smuzhiyun 		reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset);
552*4882a593Smuzhiyun 		writeb(0, reg);
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	// trigger op
556*4882a593Smuzhiyun 	writel(prg_len * BITS_PER_BYTE, sp->base + MTK_NOR_REG_PRG_CNT);
557*4882a593Smuzhiyun 	ret = mtk_nor_cmd_exec(sp, MTK_NOR_CMD_PROGRAM,
558*4882a593Smuzhiyun 			       prg_len * BITS_PER_BYTE);
559*4882a593Smuzhiyun 	if (ret)
560*4882a593Smuzhiyun 		return ret;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	// fetch read data
563*4882a593Smuzhiyun 	reg_offset = 0;
564*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_IN) {
565*4882a593Smuzhiyun 		for (i = op->data.nbytes - 1; i >= 0; i--, reg_offset++) {
566*4882a593Smuzhiyun 			reg = sp->base + MTK_NOR_REG_SHIFT(reg_offset);
567*4882a593Smuzhiyun 			((u8 *)(op->data.buf.in))[i] = readb(reg);
568*4882a593Smuzhiyun 		}
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mtk_nor_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)574*4882a593Smuzhiyun static int mtk_nor_exec_op(struct spi_mem *mem, const struct spi_mem_op *op)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(mem->spi->master);
577*4882a593Smuzhiyun 	int ret;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if ((op->data.nbytes == 0) ||
580*4882a593Smuzhiyun 	    ((op->addr.nbytes != 3) && (op->addr.nbytes != 4)))
581*4882a593Smuzhiyun 		return mtk_nor_spi_mem_prg(sp, op);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_OUT) {
584*4882a593Smuzhiyun 		mtk_nor_set_addr(sp, op);
585*4882a593Smuzhiyun 		writeb(op->cmd.opcode, sp->base + MTK_NOR_REG_PRGDATA0);
586*4882a593Smuzhiyun 		if (op->data.nbytes == MTK_NOR_PP_SIZE)
587*4882a593Smuzhiyun 			return mtk_nor_pp_buffered(sp, op);
588*4882a593Smuzhiyun 		return mtk_nor_pp_unbuffered(sp, op);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if ((op->data.dir == SPI_MEM_DATA_IN) && mtk_nor_match_read(op)) {
592*4882a593Smuzhiyun 		ret = mtk_nor_write_buffer_disable(sp);
593*4882a593Smuzhiyun 		if (ret < 0)
594*4882a593Smuzhiyun 			return ret;
595*4882a593Smuzhiyun 		mtk_nor_setup_bus(sp, op);
596*4882a593Smuzhiyun 		if (op->data.nbytes == 1) {
597*4882a593Smuzhiyun 			mtk_nor_set_addr(sp, op);
598*4882a593Smuzhiyun 			return mtk_nor_read_pio(sp, op);
599*4882a593Smuzhiyun 		} else {
600*4882a593Smuzhiyun 			return mtk_nor_read_dma(sp, op);
601*4882a593Smuzhiyun 		}
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return mtk_nor_spi_mem_prg(sp, op);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
mtk_nor_setup(struct spi_device * spi)607*4882a593Smuzhiyun static int mtk_nor_setup(struct spi_device *spi)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(spi->master);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (spi->max_speed_hz && (spi->max_speed_hz < sp->spi_freq)) {
612*4882a593Smuzhiyun 		dev_err(&spi->dev, "spi clock should be %u Hz.\n",
613*4882a593Smuzhiyun 			sp->spi_freq);
614*4882a593Smuzhiyun 		return -EINVAL;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 	spi->max_speed_hz = sp->spi_freq;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
mtk_nor_transfer_one_message(struct spi_controller * master,struct spi_message * m)621*4882a593Smuzhiyun static int mtk_nor_transfer_one_message(struct spi_controller *master,
622*4882a593Smuzhiyun 					struct spi_message *m)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(master);
625*4882a593Smuzhiyun 	struct spi_transfer *t = NULL;
626*4882a593Smuzhiyun 	unsigned long trx_len = 0;
627*4882a593Smuzhiyun 	int stat = 0;
628*4882a593Smuzhiyun 	int reg_offset = MTK_NOR_REG_PRGDATA_MAX;
629*4882a593Smuzhiyun 	void __iomem *reg;
630*4882a593Smuzhiyun 	const u8 *txbuf;
631*4882a593Smuzhiyun 	u8 *rxbuf;
632*4882a593Smuzhiyun 	int i;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	list_for_each_entry(t, &m->transfers, transfer_list) {
635*4882a593Smuzhiyun 		txbuf = t->tx_buf;
636*4882a593Smuzhiyun 		for (i = 0; i < t->len; i++, reg_offset--) {
637*4882a593Smuzhiyun 			reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset);
638*4882a593Smuzhiyun 			if (txbuf)
639*4882a593Smuzhiyun 				writeb(txbuf[i], reg);
640*4882a593Smuzhiyun 			else
641*4882a593Smuzhiyun 				writeb(0, reg);
642*4882a593Smuzhiyun 		}
643*4882a593Smuzhiyun 		trx_len += t->len;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	writel(trx_len * BITS_PER_BYTE, sp->base + MTK_NOR_REG_PRG_CNT);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	stat = mtk_nor_cmd_exec(sp, MTK_NOR_CMD_PROGRAM,
649*4882a593Smuzhiyun 				trx_len * BITS_PER_BYTE);
650*4882a593Smuzhiyun 	if (stat < 0)
651*4882a593Smuzhiyun 		goto msg_done;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	reg_offset = trx_len - 1;
654*4882a593Smuzhiyun 	list_for_each_entry(t, &m->transfers, transfer_list) {
655*4882a593Smuzhiyun 		rxbuf = t->rx_buf;
656*4882a593Smuzhiyun 		for (i = 0; i < t->len; i++, reg_offset--) {
657*4882a593Smuzhiyun 			reg = sp->base + MTK_NOR_REG_SHIFT(reg_offset);
658*4882a593Smuzhiyun 			if (rxbuf)
659*4882a593Smuzhiyun 				rxbuf[i] = readb(reg);
660*4882a593Smuzhiyun 		}
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	m->actual_length = trx_len;
664*4882a593Smuzhiyun msg_done:
665*4882a593Smuzhiyun 	m->status = stat;
666*4882a593Smuzhiyun 	spi_finalize_current_message(master);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
mtk_nor_disable_clk(struct mtk_nor * sp)671*4882a593Smuzhiyun static void mtk_nor_disable_clk(struct mtk_nor *sp)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	clk_disable_unprepare(sp->spi_clk);
674*4882a593Smuzhiyun 	clk_disable_unprepare(sp->ctlr_clk);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
mtk_nor_enable_clk(struct mtk_nor * sp)677*4882a593Smuzhiyun static int mtk_nor_enable_clk(struct mtk_nor *sp)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	int ret;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	ret = clk_prepare_enable(sp->spi_clk);
682*4882a593Smuzhiyun 	if (ret)
683*4882a593Smuzhiyun 		return ret;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	ret = clk_prepare_enable(sp->ctlr_clk);
686*4882a593Smuzhiyun 	if (ret) {
687*4882a593Smuzhiyun 		clk_disable_unprepare(sp->spi_clk);
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
mtk_nor_init(struct mtk_nor * sp)694*4882a593Smuzhiyun static void mtk_nor_init(struct mtk_nor *sp)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	writel(0, sp->base + MTK_NOR_REG_IRQ_EN);
697*4882a593Smuzhiyun 	writel(MTK_NOR_IRQ_MASK, sp->base + MTK_NOR_REG_IRQ_STAT);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	writel(MTK_NOR_ENABLE_SF_CMD, sp->base + MTK_NOR_REG_WP);
700*4882a593Smuzhiyun 	mtk_nor_rmw(sp, MTK_NOR_REG_CFG2, MTK_NOR_WR_CUSTOM_OP_EN, 0);
701*4882a593Smuzhiyun 	mtk_nor_rmw(sp, MTK_NOR_REG_CFG3,
702*4882a593Smuzhiyun 		    MTK_NOR_DISABLE_WREN | MTK_NOR_DISABLE_SR_POLL, 0);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
mtk_nor_irq_handler(int irq,void * data)705*4882a593Smuzhiyun static irqreturn_t mtk_nor_irq_handler(int irq, void *data)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct mtk_nor *sp = data;
708*4882a593Smuzhiyun 	u32 irq_status, irq_enabled;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	irq_status = readl(sp->base + MTK_NOR_REG_IRQ_STAT);
711*4882a593Smuzhiyun 	irq_enabled = readl(sp->base + MTK_NOR_REG_IRQ_EN);
712*4882a593Smuzhiyun 	// write status back to clear interrupt
713*4882a593Smuzhiyun 	writel(irq_status, sp->base + MTK_NOR_REG_IRQ_STAT);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (!(irq_status & irq_enabled))
716*4882a593Smuzhiyun 		return IRQ_NONE;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (irq_status & MTK_NOR_IRQ_DMA) {
719*4882a593Smuzhiyun 		complete(&sp->op_done);
720*4882a593Smuzhiyun 		writel(0, sp->base + MTK_NOR_REG_IRQ_EN);
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return IRQ_HANDLED;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
mtk_max_msg_size(struct spi_device * spi)726*4882a593Smuzhiyun static size_t mtk_max_msg_size(struct spi_device *spi)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	return MTK_NOR_PRG_MAX_SIZE;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const struct spi_controller_mem_ops mtk_nor_mem_ops = {
732*4882a593Smuzhiyun 	.adjust_op_size = mtk_nor_adjust_op_size,
733*4882a593Smuzhiyun 	.supports_op = mtk_nor_supports_op,
734*4882a593Smuzhiyun 	.exec_op = mtk_nor_exec_op
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static const struct of_device_id mtk_nor_match[] = {
738*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8192-nor", .data = (void *)36 },
739*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8173-nor", .data = (void *)32 },
740*4882a593Smuzhiyun 	{ /* sentinel */ }
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_nor_match);
743*4882a593Smuzhiyun 
mtk_nor_probe(struct platform_device * pdev)744*4882a593Smuzhiyun static int mtk_nor_probe(struct platform_device *pdev)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct spi_controller *ctlr;
747*4882a593Smuzhiyun 	struct mtk_nor *sp;
748*4882a593Smuzhiyun 	void __iomem *base;
749*4882a593Smuzhiyun 	struct clk *spi_clk, *ctlr_clk;
750*4882a593Smuzhiyun 	int ret, irq;
751*4882a593Smuzhiyun 	unsigned long dma_bits;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
754*4882a593Smuzhiyun 	if (IS_ERR(base))
755*4882a593Smuzhiyun 		return PTR_ERR(base);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	spi_clk = devm_clk_get(&pdev->dev, "spi");
758*4882a593Smuzhiyun 	if (IS_ERR(spi_clk))
759*4882a593Smuzhiyun 		return PTR_ERR(spi_clk);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	ctlr_clk = devm_clk_get(&pdev->dev, "sf");
762*4882a593Smuzhiyun 	if (IS_ERR(ctlr_clk))
763*4882a593Smuzhiyun 		return PTR_ERR(ctlr_clk);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	dma_bits = (unsigned long)of_device_get_match_data(&pdev->dev);
766*4882a593Smuzhiyun 	if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits))) {
767*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to set dma mask(%lu)\n", dma_bits);
768*4882a593Smuzhiyun 		return -EINVAL;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	ctlr = devm_spi_alloc_master(&pdev->dev, sizeof(*sp));
772*4882a593Smuzhiyun 	if (!ctlr) {
773*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to allocate spi controller\n");
774*4882a593Smuzhiyun 		return -ENOMEM;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
778*4882a593Smuzhiyun 	ctlr->dev.of_node = pdev->dev.of_node;
779*4882a593Smuzhiyun 	ctlr->max_message_size = mtk_max_msg_size;
780*4882a593Smuzhiyun 	ctlr->mem_ops = &mtk_nor_mem_ops;
781*4882a593Smuzhiyun 	ctlr->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD | SPI_TX_DUAL | SPI_TX_QUAD;
782*4882a593Smuzhiyun 	ctlr->num_chipselect = 1;
783*4882a593Smuzhiyun 	ctlr->setup = mtk_nor_setup;
784*4882a593Smuzhiyun 	ctlr->transfer_one_message = mtk_nor_transfer_one_message;
785*4882a593Smuzhiyun 	ctlr->auto_runtime_pm = true;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, ctlr);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	sp = spi_controller_get_devdata(ctlr);
790*4882a593Smuzhiyun 	sp->base = base;
791*4882a593Smuzhiyun 	sp->has_irq = false;
792*4882a593Smuzhiyun 	sp->wbuf_en = false;
793*4882a593Smuzhiyun 	sp->ctlr = ctlr;
794*4882a593Smuzhiyun 	sp->dev = &pdev->dev;
795*4882a593Smuzhiyun 	sp->spi_clk = spi_clk;
796*4882a593Smuzhiyun 	sp->ctlr_clk = ctlr_clk;
797*4882a593Smuzhiyun 	sp->high_dma = (dma_bits > 32);
798*4882a593Smuzhiyun 	sp->buffer = dmam_alloc_coherent(&pdev->dev,
799*4882a593Smuzhiyun 				MTK_NOR_BOUNCE_BUF_SIZE + MTK_NOR_DMA_ALIGN,
800*4882a593Smuzhiyun 				&sp->buffer_dma, GFP_KERNEL);
801*4882a593Smuzhiyun 	if (!sp->buffer)
802*4882a593Smuzhiyun 		return -ENOMEM;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if ((uintptr_t)sp->buffer & MTK_NOR_DMA_ALIGN_MASK) {
805*4882a593Smuzhiyun 		dev_err(sp->dev, "misaligned allocation of internal buffer.\n");
806*4882a593Smuzhiyun 		return -ENOMEM;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	ret = mtk_nor_enable_clk(sp);
810*4882a593Smuzhiyun 	if (ret < 0)
811*4882a593Smuzhiyun 		return ret;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	sp->spi_freq = clk_get_rate(sp->spi_clk);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	mtk_nor_init(sp);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	irq = platform_get_irq_optional(pdev, 0);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if (irq < 0) {
820*4882a593Smuzhiyun 		dev_warn(sp->dev, "IRQ not available.");
821*4882a593Smuzhiyun 	} else {
822*4882a593Smuzhiyun 		ret = devm_request_irq(sp->dev, irq, mtk_nor_irq_handler, 0,
823*4882a593Smuzhiyun 				       pdev->name, sp);
824*4882a593Smuzhiyun 		if (ret < 0) {
825*4882a593Smuzhiyun 			dev_warn(sp->dev, "failed to request IRQ.");
826*4882a593Smuzhiyun 		} else {
827*4882a593Smuzhiyun 			init_completion(&sp->op_done);
828*4882a593Smuzhiyun 			sp->has_irq = true;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, -1);
833*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
834*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
835*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
836*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pdev->dev);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
839*4882a593Smuzhiyun 	if (ret < 0)
840*4882a593Smuzhiyun 		goto err_probe;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&pdev->dev);
843*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&pdev->dev);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	dev_info(&pdev->dev, "spi frequency: %d Hz\n", sp->spi_freq);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	return 0;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun err_probe:
850*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
851*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
852*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	mtk_nor_disable_clk(sp);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return ret;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
mtk_nor_remove(struct platform_device * pdev)859*4882a593Smuzhiyun static int mtk_nor_remove(struct platform_device *pdev)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct spi_controller *ctlr = dev_get_drvdata(&pdev->dev);
862*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(ctlr);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
865*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
866*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	mtk_nor_disable_clk(sp);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
mtk_nor_runtime_suspend(struct device * dev)873*4882a593Smuzhiyun static int __maybe_unused mtk_nor_runtime_suspend(struct device *dev)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct spi_controller *ctlr = dev_get_drvdata(dev);
876*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(ctlr);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	mtk_nor_disable_clk(sp);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
mtk_nor_runtime_resume(struct device * dev)883*4882a593Smuzhiyun static int __maybe_unused mtk_nor_runtime_resume(struct device *dev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct spi_controller *ctlr = dev_get_drvdata(dev);
886*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(ctlr);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	return mtk_nor_enable_clk(sp);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
mtk_nor_suspend(struct device * dev)891*4882a593Smuzhiyun static int __maybe_unused mtk_nor_suspend(struct device *dev)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	return pm_runtime_force_suspend(dev);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
mtk_nor_resume(struct device * dev)896*4882a593Smuzhiyun static int __maybe_unused mtk_nor_resume(struct device *dev)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	struct spi_controller *ctlr = dev_get_drvdata(dev);
899*4882a593Smuzhiyun 	struct mtk_nor *sp = spi_controller_get_devdata(ctlr);
900*4882a593Smuzhiyun 	int ret;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	ret = pm_runtime_force_resume(dev);
903*4882a593Smuzhiyun 	if (ret)
904*4882a593Smuzhiyun 		return ret;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	mtk_nor_init(sp);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun static const struct dev_pm_ops mtk_nor_pm_ops = {
912*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mtk_nor_runtime_suspend,
913*4882a593Smuzhiyun 			   mtk_nor_runtime_resume, NULL)
914*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(mtk_nor_suspend, mtk_nor_resume)
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun static struct platform_driver mtk_nor_driver = {
918*4882a593Smuzhiyun 	.driver = {
919*4882a593Smuzhiyun 		.name = DRIVER_NAME,
920*4882a593Smuzhiyun 		.of_match_table = mtk_nor_match,
921*4882a593Smuzhiyun 		.pm = &mtk_nor_pm_ops,
922*4882a593Smuzhiyun 	},
923*4882a593Smuzhiyun 	.probe = mtk_nor_probe,
924*4882a593Smuzhiyun 	.remove = mtk_nor_remove,
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun module_platform_driver(mtk_nor_driver);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun MODULE_DESCRIPTION("Mediatek SPI NOR controller driver");
930*4882a593Smuzhiyun MODULE_AUTHOR("Chuanhong Guo <gch981213@gmail.com>");
931*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
932*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
933