xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-mpc52xx-psc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MPC52xx PSC in SPI mode driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Maintainer: Dragos Carp
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2006 TOPTICA Photonics AG.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/workqueue.h>
17*4882a593Smuzhiyun #include <linux/completion.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun #include <linux/fsl_devices.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <asm/mpc52xx.h>
25*4882a593Smuzhiyun #include <asm/mpc52xx_psc.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MCLK 20000000 /* PSC port MClk in hz */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct mpc52xx_psc_spi {
30*4882a593Smuzhiyun 	/* fsl_spi_platform data */
31*4882a593Smuzhiyun 	void (*cs_control)(struct spi_device *spi, bool on);
32*4882a593Smuzhiyun 	u32 sysclk;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	/* driver internal data */
35*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc;
36*4882a593Smuzhiyun 	struct mpc52xx_psc_fifo __iomem *fifo;
37*4882a593Smuzhiyun 	unsigned int irq;
38*4882a593Smuzhiyun 	u8 bits_per_word;
39*4882a593Smuzhiyun 	u8 busy;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	struct work_struct work;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	struct list_head queue;
44*4882a593Smuzhiyun 	spinlock_t lock;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	struct completion done;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* controller state */
50*4882a593Smuzhiyun struct mpc52xx_psc_spi_cs {
51*4882a593Smuzhiyun 	int bits_per_word;
52*4882a593Smuzhiyun 	int speed_hz;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* set clock freq, clock ramp, bits per work
56*4882a593Smuzhiyun  * if t is NULL then reset the values to the default values
57*4882a593Smuzhiyun  */
mpc52xx_psc_spi_transfer_setup(struct spi_device * spi,struct spi_transfer * t)58*4882a593Smuzhiyun static int mpc52xx_psc_spi_transfer_setup(struct spi_device *spi,
59*4882a593Smuzhiyun 		struct spi_transfer *t)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	cs->speed_hz = (t && t->speed_hz)
64*4882a593Smuzhiyun 			? t->speed_hz : spi->max_speed_hz;
65*4882a593Smuzhiyun 	cs->bits_per_word = (t && t->bits_per_word)
66*4882a593Smuzhiyun 			? t->bits_per_word : spi->bits_per_word;
67*4882a593Smuzhiyun 	cs->bits_per_word = ((cs->bits_per_word + 7) / 8) * 8;
68*4882a593Smuzhiyun 	return 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
mpc52xx_psc_spi_activate_cs(struct spi_device * spi)71*4882a593Smuzhiyun static void mpc52xx_psc_spi_activate_cs(struct spi_device *spi)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
74*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
75*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc = mps->psc;
76*4882a593Smuzhiyun 	u32 sicr;
77*4882a593Smuzhiyun 	u16 ccr;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	sicr = in_be32(&psc->sicr);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Set clock phase and polarity */
82*4882a593Smuzhiyun 	if (spi->mode & SPI_CPHA)
83*4882a593Smuzhiyun 		sicr |= 0x00001000;
84*4882a593Smuzhiyun 	else
85*4882a593Smuzhiyun 		sicr &= ~0x00001000;
86*4882a593Smuzhiyun 	if (spi->mode & SPI_CPOL)
87*4882a593Smuzhiyun 		sicr |= 0x00002000;
88*4882a593Smuzhiyun 	else
89*4882a593Smuzhiyun 		sicr &= ~0x00002000;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (spi->mode & SPI_LSB_FIRST)
92*4882a593Smuzhiyun 		sicr |= 0x10000000;
93*4882a593Smuzhiyun 	else
94*4882a593Smuzhiyun 		sicr &= ~0x10000000;
95*4882a593Smuzhiyun 	out_be32(&psc->sicr, sicr);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Set clock frequency and bits per word
98*4882a593Smuzhiyun 	 * Because psc->ccr is defined as 16bit register instead of 32bit
99*4882a593Smuzhiyun 	 * just set the lower byte of BitClkDiv
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	ccr = in_be16((u16 __iomem *)&psc->ccr);
102*4882a593Smuzhiyun 	ccr &= 0xFF00;
103*4882a593Smuzhiyun 	if (cs->speed_hz)
104*4882a593Smuzhiyun 		ccr |= (MCLK / cs->speed_hz - 1) & 0xFF;
105*4882a593Smuzhiyun 	else /* by default SPI Clk 1MHz */
106*4882a593Smuzhiyun 		ccr |= (MCLK / 1000000 - 1) & 0xFF;
107*4882a593Smuzhiyun 	out_be16((u16 __iomem *)&psc->ccr, ccr);
108*4882a593Smuzhiyun 	mps->bits_per_word = cs->bits_per_word;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (mps->cs_control)
111*4882a593Smuzhiyun 		mps->cs_control(spi, (spi->mode & SPI_CS_HIGH) ? 1 : 0);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
mpc52xx_psc_spi_deactivate_cs(struct spi_device * spi)114*4882a593Smuzhiyun static void mpc52xx_psc_spi_deactivate_cs(struct spi_device *spi)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (mps->cs_control)
119*4882a593Smuzhiyun 		mps->cs_control(spi, (spi->mode & SPI_CS_HIGH) ? 0 : 1);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define MPC52xx_PSC_BUFSIZE (MPC52xx_PSC_RFNUM_MASK + 1)
123*4882a593Smuzhiyun /* wake up when 80% fifo full */
124*4882a593Smuzhiyun #define MPC52xx_PSC_RFALARM (MPC52xx_PSC_BUFSIZE * 20 / 100)
125*4882a593Smuzhiyun 
mpc52xx_psc_spi_transfer_rxtx(struct spi_device * spi,struct spi_transfer * t)126*4882a593Smuzhiyun static int mpc52xx_psc_spi_transfer_rxtx(struct spi_device *spi,
127*4882a593Smuzhiyun 						struct spi_transfer *t)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
130*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc = mps->psc;
131*4882a593Smuzhiyun 	struct mpc52xx_psc_fifo __iomem *fifo = mps->fifo;
132*4882a593Smuzhiyun 	unsigned rb = 0;	/* number of bytes receieved */
133*4882a593Smuzhiyun 	unsigned sb = 0;	/* number of bytes sent */
134*4882a593Smuzhiyun 	unsigned char *rx_buf = (unsigned char *)t->rx_buf;
135*4882a593Smuzhiyun 	unsigned char *tx_buf = (unsigned char *)t->tx_buf;
136*4882a593Smuzhiyun 	unsigned rfalarm;
137*4882a593Smuzhiyun 	unsigned send_at_once = MPC52xx_PSC_BUFSIZE;
138*4882a593Smuzhiyun 	unsigned recv_at_once;
139*4882a593Smuzhiyun 	int last_block = 0;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (!t->tx_buf && !t->rx_buf && t->len)
142*4882a593Smuzhiyun 		return -EINVAL;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* enable transmiter/receiver */
145*4882a593Smuzhiyun 	out_8(&psc->command, MPC52xx_PSC_TX_ENABLE | MPC52xx_PSC_RX_ENABLE);
146*4882a593Smuzhiyun 	while (rb < t->len) {
147*4882a593Smuzhiyun 		if (t->len - rb > MPC52xx_PSC_BUFSIZE) {
148*4882a593Smuzhiyun 			rfalarm = MPC52xx_PSC_RFALARM;
149*4882a593Smuzhiyun 			last_block = 0;
150*4882a593Smuzhiyun 		} else {
151*4882a593Smuzhiyun 			send_at_once = t->len - sb;
152*4882a593Smuzhiyun 			rfalarm = MPC52xx_PSC_BUFSIZE - (t->len - rb);
153*4882a593Smuzhiyun 			last_block = 1;
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		dev_dbg(&spi->dev, "send %d bytes...\n", send_at_once);
157*4882a593Smuzhiyun 		for (; send_at_once; sb++, send_at_once--) {
158*4882a593Smuzhiyun 			/* set EOF flag before the last word is sent */
159*4882a593Smuzhiyun 			if (send_at_once == 1 && last_block)
160*4882a593Smuzhiyun 				out_8(&psc->ircr2, 0x01);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 			if (tx_buf)
163*4882a593Smuzhiyun 				out_8(&psc->mpc52xx_psc_buffer_8, tx_buf[sb]);
164*4882a593Smuzhiyun 			else
165*4882a593Smuzhiyun 				out_8(&psc->mpc52xx_psc_buffer_8, 0);
166*4882a593Smuzhiyun 		}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		/* enable interrupts and wait for wake up
170*4882a593Smuzhiyun 		 * if just one byte is expected the Rx FIFO genererates no
171*4882a593Smuzhiyun 		 * FFULL interrupt, so activate the RxRDY interrupt
172*4882a593Smuzhiyun 		 */
173*4882a593Smuzhiyun 		out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
174*4882a593Smuzhiyun 		if (t->len - rb == 1) {
175*4882a593Smuzhiyun 			out_8(&psc->mode, 0);
176*4882a593Smuzhiyun 		} else {
177*4882a593Smuzhiyun 			out_8(&psc->mode, MPC52xx_PSC_MODE_FFULL);
178*4882a593Smuzhiyun 			out_be16(&fifo->rfalarm, rfalarm);
179*4882a593Smuzhiyun 		}
180*4882a593Smuzhiyun 		out_be16(&psc->mpc52xx_psc_imr, MPC52xx_PSC_IMR_RXRDY);
181*4882a593Smuzhiyun 		wait_for_completion(&mps->done);
182*4882a593Smuzhiyun 		recv_at_once = in_be16(&fifo->rfnum);
183*4882a593Smuzhiyun 		dev_dbg(&spi->dev, "%d bytes received\n", recv_at_once);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		send_at_once = recv_at_once;
186*4882a593Smuzhiyun 		if (rx_buf) {
187*4882a593Smuzhiyun 			for (; recv_at_once; rb++, recv_at_once--)
188*4882a593Smuzhiyun 				rx_buf[rb] = in_8(&psc->mpc52xx_psc_buffer_8);
189*4882a593Smuzhiyun 		} else {
190*4882a593Smuzhiyun 			for (; recv_at_once; rb++, recv_at_once--)
191*4882a593Smuzhiyun 				in_8(&psc->mpc52xx_psc_buffer_8);
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 	/* disable transmiter/receiver */
195*4882a593Smuzhiyun 	out_8(&psc->command, MPC52xx_PSC_TX_DISABLE | MPC52xx_PSC_RX_DISABLE);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
mpc52xx_psc_spi_work(struct work_struct * work)200*4882a593Smuzhiyun static void mpc52xx_psc_spi_work(struct work_struct *work)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps =
203*4882a593Smuzhiyun 		container_of(work, struct mpc52xx_psc_spi, work);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	spin_lock_irq(&mps->lock);
206*4882a593Smuzhiyun 	mps->busy = 1;
207*4882a593Smuzhiyun 	while (!list_empty(&mps->queue)) {
208*4882a593Smuzhiyun 		struct spi_message *m;
209*4882a593Smuzhiyun 		struct spi_device *spi;
210*4882a593Smuzhiyun 		struct spi_transfer *t = NULL;
211*4882a593Smuzhiyun 		unsigned cs_change;
212*4882a593Smuzhiyun 		int status;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		m = container_of(mps->queue.next, struct spi_message, queue);
215*4882a593Smuzhiyun 		list_del_init(&m->queue);
216*4882a593Smuzhiyun 		spin_unlock_irq(&mps->lock);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		spi = m->spi;
219*4882a593Smuzhiyun 		cs_change = 1;
220*4882a593Smuzhiyun 		status = 0;
221*4882a593Smuzhiyun 		list_for_each_entry (t, &m->transfers, transfer_list) {
222*4882a593Smuzhiyun 			if (t->bits_per_word || t->speed_hz) {
223*4882a593Smuzhiyun 				status = mpc52xx_psc_spi_transfer_setup(spi, t);
224*4882a593Smuzhiyun 				if (status < 0)
225*4882a593Smuzhiyun 					break;
226*4882a593Smuzhiyun 			}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			if (cs_change)
229*4882a593Smuzhiyun 				mpc52xx_psc_spi_activate_cs(spi);
230*4882a593Smuzhiyun 			cs_change = t->cs_change;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 			status = mpc52xx_psc_spi_transfer_rxtx(spi, t);
233*4882a593Smuzhiyun 			if (status)
234*4882a593Smuzhiyun 				break;
235*4882a593Smuzhiyun 			m->actual_length += t->len;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 			spi_transfer_delay_exec(t);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 			if (cs_change)
240*4882a593Smuzhiyun 				mpc52xx_psc_spi_deactivate_cs(spi);
241*4882a593Smuzhiyun 		}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		m->status = status;
244*4882a593Smuzhiyun 		if (m->complete)
245*4882a593Smuzhiyun 			m->complete(m->context);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 		if (status || !cs_change)
248*4882a593Smuzhiyun 			mpc52xx_psc_spi_deactivate_cs(spi);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		mpc52xx_psc_spi_transfer_setup(spi, NULL);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		spin_lock_irq(&mps->lock);
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 	mps->busy = 0;
255*4882a593Smuzhiyun 	spin_unlock_irq(&mps->lock);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mpc52xx_psc_spi_setup(struct spi_device * spi)258*4882a593Smuzhiyun static int mpc52xx_psc_spi_setup(struct spi_device *spi)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
261*4882a593Smuzhiyun 	struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
262*4882a593Smuzhiyun 	unsigned long flags;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (spi->bits_per_word%8)
265*4882a593Smuzhiyun 		return -EINVAL;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (!cs) {
268*4882a593Smuzhiyun 		cs = kzalloc(sizeof *cs, GFP_KERNEL);
269*4882a593Smuzhiyun 		if (!cs)
270*4882a593Smuzhiyun 			return -ENOMEM;
271*4882a593Smuzhiyun 		spi->controller_state = cs;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	cs->bits_per_word = spi->bits_per_word;
275*4882a593Smuzhiyun 	cs->speed_hz = spi->max_speed_hz;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	spin_lock_irqsave(&mps->lock, flags);
278*4882a593Smuzhiyun 	if (!mps->busy)
279*4882a593Smuzhiyun 		mpc52xx_psc_spi_deactivate_cs(spi);
280*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mps->lock, flags);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
mpc52xx_psc_spi_transfer(struct spi_device * spi,struct spi_message * m)285*4882a593Smuzhiyun static int mpc52xx_psc_spi_transfer(struct spi_device *spi,
286*4882a593Smuzhiyun 		struct spi_message *m)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
289*4882a593Smuzhiyun 	unsigned long flags;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	m->actual_length = 0;
292*4882a593Smuzhiyun 	m->status = -EINPROGRESS;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	spin_lock_irqsave(&mps->lock, flags);
295*4882a593Smuzhiyun 	list_add_tail(&m->queue, &mps->queue);
296*4882a593Smuzhiyun 	schedule_work(&mps->work);
297*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mps->lock, flags);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
mpc52xx_psc_spi_cleanup(struct spi_device * spi)302*4882a593Smuzhiyun static void mpc52xx_psc_spi_cleanup(struct spi_device *spi)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	kfree(spi->controller_state);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
mpc52xx_psc_spi_port_config(int psc_id,struct mpc52xx_psc_spi * mps)307*4882a593Smuzhiyun static int mpc52xx_psc_spi_port_config(int psc_id, struct mpc52xx_psc_spi *mps)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc = mps->psc;
310*4882a593Smuzhiyun 	struct mpc52xx_psc_fifo __iomem *fifo = mps->fifo;
311*4882a593Smuzhiyun 	u32 mclken_div;
312*4882a593Smuzhiyun 	int ret;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* default sysclk is 512MHz */
315*4882a593Smuzhiyun 	mclken_div = (mps->sysclk ? mps->sysclk : 512000000) / MCLK;
316*4882a593Smuzhiyun 	ret = mpc52xx_set_psc_clkdiv(psc_id, mclken_div);
317*4882a593Smuzhiyun 	if (ret)
318*4882a593Smuzhiyun 		return ret;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Reset the PSC into a known state */
321*4882a593Smuzhiyun 	out_8(&psc->command, MPC52xx_PSC_RST_RX);
322*4882a593Smuzhiyun 	out_8(&psc->command, MPC52xx_PSC_RST_TX);
323*4882a593Smuzhiyun 	out_8(&psc->command, MPC52xx_PSC_TX_DISABLE | MPC52xx_PSC_RX_DISABLE);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Disable interrupts, interrupts are based on alarm level */
326*4882a593Smuzhiyun 	out_be16(&psc->mpc52xx_psc_imr, 0);
327*4882a593Smuzhiyun 	out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
328*4882a593Smuzhiyun 	out_8(&fifo->rfcntl, 0);
329*4882a593Smuzhiyun 	out_8(&psc->mode, MPC52xx_PSC_MODE_FFULL);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Configure 8bit codec mode as a SPI master and use EOF flags */
332*4882a593Smuzhiyun 	/* SICR_SIM_CODEC8|SICR_GENCLK|SICR_SPI|SICR_MSTR|SICR_USEEOF */
333*4882a593Smuzhiyun 	out_be32(&psc->sicr, 0x0180C800);
334*4882a593Smuzhiyun 	out_be16((u16 __iomem *)&psc->ccr, 0x070F); /* default SPI Clk 1MHz */
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Set 2ms DTL delay */
337*4882a593Smuzhiyun 	out_8(&psc->ctur, 0x00);
338*4882a593Smuzhiyun 	out_8(&psc->ctlr, 0x84);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	mps->bits_per_word = 8;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
mpc52xx_psc_spi_isr(int irq,void * dev_id)345*4882a593Smuzhiyun static irqreturn_t mpc52xx_psc_spi_isr(int irq, void *dev_id)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = (struct mpc52xx_psc_spi *)dev_id;
348*4882a593Smuzhiyun 	struct mpc52xx_psc __iomem *psc = mps->psc;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* disable interrupt and wake up the work queue */
351*4882a593Smuzhiyun 	if (in_be16(&psc->mpc52xx_psc_isr) & MPC52xx_PSC_IMR_RXRDY) {
352*4882a593Smuzhiyun 		out_be16(&psc->mpc52xx_psc_imr, 0);
353*4882a593Smuzhiyun 		complete(&mps->done);
354*4882a593Smuzhiyun 		return IRQ_HANDLED;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 	return IRQ_NONE;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* bus_num is used only for the case dev->platform_data == NULL */
mpc52xx_psc_spi_do_probe(struct device * dev,u32 regaddr,u32 size,unsigned int irq,s16 bus_num)360*4882a593Smuzhiyun static int mpc52xx_psc_spi_do_probe(struct device *dev, u32 regaddr,
361*4882a593Smuzhiyun 				u32 size, unsigned int irq, s16 bus_num)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
364*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps;
365*4882a593Smuzhiyun 	struct spi_master *master;
366*4882a593Smuzhiyun 	int ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	master = spi_alloc_master(dev, sizeof *mps);
369*4882a593Smuzhiyun 	if (master == NULL)
370*4882a593Smuzhiyun 		return -ENOMEM;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	dev_set_drvdata(dev, master);
373*4882a593Smuzhiyun 	mps = spi_master_get_devdata(master);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* the spi->mode bits understood by this driver: */
376*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	mps->irq = irq;
379*4882a593Smuzhiyun 	if (pdata == NULL) {
380*4882a593Smuzhiyun 		dev_warn(dev,
381*4882a593Smuzhiyun 			 "probe called without platform data, no cs_control function will be called\n");
382*4882a593Smuzhiyun 		mps->cs_control = NULL;
383*4882a593Smuzhiyun 		mps->sysclk = 0;
384*4882a593Smuzhiyun 		master->bus_num = bus_num;
385*4882a593Smuzhiyun 		master->num_chipselect = 255;
386*4882a593Smuzhiyun 	} else {
387*4882a593Smuzhiyun 		mps->cs_control = pdata->cs_control;
388*4882a593Smuzhiyun 		mps->sysclk = pdata->sysclk;
389*4882a593Smuzhiyun 		master->bus_num = pdata->bus_num;
390*4882a593Smuzhiyun 		master->num_chipselect = pdata->max_chipselect;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	master->setup = mpc52xx_psc_spi_setup;
393*4882a593Smuzhiyun 	master->transfer = mpc52xx_psc_spi_transfer;
394*4882a593Smuzhiyun 	master->cleanup = mpc52xx_psc_spi_cleanup;
395*4882a593Smuzhiyun 	master->dev.of_node = dev->of_node;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	mps->psc = ioremap(regaddr, size);
398*4882a593Smuzhiyun 	if (!mps->psc) {
399*4882a593Smuzhiyun 		dev_err(dev, "could not ioremap I/O port range\n");
400*4882a593Smuzhiyun 		ret = -EFAULT;
401*4882a593Smuzhiyun 		goto free_master;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 	/* On the 5200, fifo regs are immediately ajacent to the psc regs */
404*4882a593Smuzhiyun 	mps->fifo = ((void __iomem *)mps->psc) + sizeof(struct mpc52xx_psc);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	ret = request_irq(mps->irq, mpc52xx_psc_spi_isr, 0, "mpc52xx-psc-spi",
407*4882a593Smuzhiyun 				mps);
408*4882a593Smuzhiyun 	if (ret)
409*4882a593Smuzhiyun 		goto free_master;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	ret = mpc52xx_psc_spi_port_config(master->bus_num, mps);
412*4882a593Smuzhiyun 	if (ret < 0) {
413*4882a593Smuzhiyun 		dev_err(dev, "can't configure PSC! Is it capable of SPI?\n");
414*4882a593Smuzhiyun 		goto free_irq;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	spin_lock_init(&mps->lock);
418*4882a593Smuzhiyun 	init_completion(&mps->done);
419*4882a593Smuzhiyun 	INIT_WORK(&mps->work, mpc52xx_psc_spi_work);
420*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mps->queue);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ret = spi_register_master(master);
423*4882a593Smuzhiyun 	if (ret < 0)
424*4882a593Smuzhiyun 		goto free_irq;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return ret;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun free_irq:
429*4882a593Smuzhiyun 	free_irq(mps->irq, mps);
430*4882a593Smuzhiyun free_master:
431*4882a593Smuzhiyun 	if (mps->psc)
432*4882a593Smuzhiyun 		iounmap(mps->psc);
433*4882a593Smuzhiyun 	spi_master_put(master);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
mpc52xx_psc_spi_of_probe(struct platform_device * op)438*4882a593Smuzhiyun static int mpc52xx_psc_spi_of_probe(struct platform_device *op)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	const u32 *regaddr_p;
441*4882a593Smuzhiyun 	u64 regaddr64, size64;
442*4882a593Smuzhiyun 	s16 id = -1;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	regaddr_p = of_get_address(op->dev.of_node, 0, &size64, NULL);
445*4882a593Smuzhiyun 	if (!regaddr_p) {
446*4882a593Smuzhiyun 		dev_err(&op->dev, "Invalid PSC address\n");
447*4882a593Smuzhiyun 		return -EINVAL;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	regaddr64 = of_translate_address(op->dev.of_node, regaddr_p);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* get PSC id (1..6, used by port_config) */
452*4882a593Smuzhiyun 	if (op->dev.platform_data == NULL) {
453*4882a593Smuzhiyun 		const u32 *psc_nump;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		psc_nump = of_get_property(op->dev.of_node, "cell-index", NULL);
456*4882a593Smuzhiyun 		if (!psc_nump || *psc_nump > 5) {
457*4882a593Smuzhiyun 			dev_err(&op->dev, "Invalid cell-index property\n");
458*4882a593Smuzhiyun 			return -EINVAL;
459*4882a593Smuzhiyun 		}
460*4882a593Smuzhiyun 		id = *psc_nump + 1;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return mpc52xx_psc_spi_do_probe(&op->dev, (u32)regaddr64, (u32)size64,
464*4882a593Smuzhiyun 				irq_of_parse_and_map(op->dev.of_node, 0), id);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
mpc52xx_psc_spi_of_remove(struct platform_device * op)467*4882a593Smuzhiyun static int mpc52xx_psc_spi_of_remove(struct platform_device *op)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct spi_master *master = spi_master_get(platform_get_drvdata(op));
470*4882a593Smuzhiyun 	struct mpc52xx_psc_spi *mps = spi_master_get_devdata(master);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	flush_work(&mps->work);
473*4882a593Smuzhiyun 	spi_unregister_master(master);
474*4882a593Smuzhiyun 	free_irq(mps->irq, mps);
475*4882a593Smuzhiyun 	if (mps->psc)
476*4882a593Smuzhiyun 		iounmap(mps->psc);
477*4882a593Smuzhiyun 	spi_master_put(master);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct of_device_id mpc52xx_psc_spi_of_match[] = {
483*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-psc-spi", },
484*4882a593Smuzhiyun 	{ .compatible = "mpc5200-psc-spi", }, /* old */
485*4882a593Smuzhiyun 	{}
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mpc52xx_psc_spi_of_match);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static struct platform_driver mpc52xx_psc_spi_of_driver = {
491*4882a593Smuzhiyun 	.probe = mpc52xx_psc_spi_of_probe,
492*4882a593Smuzhiyun 	.remove = mpc52xx_psc_spi_of_remove,
493*4882a593Smuzhiyun 	.driver = {
494*4882a593Smuzhiyun 		.name = "mpc52xx-psc-spi",
495*4882a593Smuzhiyun 		.of_match_table = mpc52xx_psc_spi_of_match,
496*4882a593Smuzhiyun 	},
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun module_platform_driver(mpc52xx_psc_spi_of_driver);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun MODULE_AUTHOR("Dragos Carp");
501*4882a593Smuzhiyun MODULE_DESCRIPTION("MPC52xx PSC SPI Driver");
502*4882a593Smuzhiyun MODULE_LICENSE("GPL");
503