1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for Amlogic Meson SPI communication controller (SPICC)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) BayLibre, SAS
5*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * The Meson SPICC controller could support DMA based transfers, but is not
27*4882a593Smuzhiyun * implemented by the vendor code, and while having the registers documentation
28*4882a593Smuzhiyun * it has never worked on the GXL Hardware.
29*4882a593Smuzhiyun * The PIO mode is the only mode implemented, and due to badly designed HW :
30*4882a593Smuzhiyun * - all transfers are cutted in 16 words burst because the FIFO hangs on
31*4882a593Smuzhiyun * TX underflow, and there is no TX "Half-Empty" interrupt, so we go by
32*4882a593Smuzhiyun * FIFO max size chunk only
33*4882a593Smuzhiyun * - CS management is dumb, and goes UP between every burst, so is really a
34*4882a593Smuzhiyun * "Data Valid" signal than a Chip Select, GPIO link should be used instead
35*4882a593Smuzhiyun * to have a CS go down over the full transfer
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SPICC_MAX_BURST 128
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* Register Map */
41*4882a593Smuzhiyun #define SPICC_RXDATA 0x00
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SPICC_TXDATA 0x04
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define SPICC_CONREG 0x08
46*4882a593Smuzhiyun #define SPICC_ENABLE BIT(0)
47*4882a593Smuzhiyun #define SPICC_MODE_MASTER BIT(1)
48*4882a593Smuzhiyun #define SPICC_XCH BIT(2)
49*4882a593Smuzhiyun #define SPICC_SMC BIT(3)
50*4882a593Smuzhiyun #define SPICC_POL BIT(4)
51*4882a593Smuzhiyun #define SPICC_PHA BIT(5)
52*4882a593Smuzhiyun #define SPICC_SSCTL BIT(6)
53*4882a593Smuzhiyun #define SPICC_SSPOL BIT(7)
54*4882a593Smuzhiyun #define SPICC_DRCTL_MASK GENMASK(9, 8)
55*4882a593Smuzhiyun #define SPICC_DRCTL_IGNORE 0
56*4882a593Smuzhiyun #define SPICC_DRCTL_FALLING 1
57*4882a593Smuzhiyun #define SPICC_DRCTL_LOWLEVEL 2
58*4882a593Smuzhiyun #define SPICC_CS_MASK GENMASK(13, 12)
59*4882a593Smuzhiyun #define SPICC_DATARATE_MASK GENMASK(18, 16)
60*4882a593Smuzhiyun #define SPICC_DATARATE_DIV4 0
61*4882a593Smuzhiyun #define SPICC_DATARATE_DIV8 1
62*4882a593Smuzhiyun #define SPICC_DATARATE_DIV16 2
63*4882a593Smuzhiyun #define SPICC_DATARATE_DIV32 3
64*4882a593Smuzhiyun #define SPICC_BITLENGTH_MASK GENMASK(24, 19)
65*4882a593Smuzhiyun #define SPICC_BURSTLENGTH_MASK GENMASK(31, 25)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define SPICC_INTREG 0x0c
68*4882a593Smuzhiyun #define SPICC_TE_EN BIT(0) /* TX FIFO Empty Interrupt */
69*4882a593Smuzhiyun #define SPICC_TH_EN BIT(1) /* TX FIFO Half-Full Interrupt */
70*4882a593Smuzhiyun #define SPICC_TF_EN BIT(2) /* TX FIFO Full Interrupt */
71*4882a593Smuzhiyun #define SPICC_RR_EN BIT(3) /* RX FIFO Ready Interrupt */
72*4882a593Smuzhiyun #define SPICC_RH_EN BIT(4) /* RX FIFO Half-Full Interrupt */
73*4882a593Smuzhiyun #define SPICC_RF_EN BIT(5) /* RX FIFO Full Interrupt */
74*4882a593Smuzhiyun #define SPICC_RO_EN BIT(6) /* RX FIFO Overflow Interrupt */
75*4882a593Smuzhiyun #define SPICC_TC_EN BIT(7) /* Transfert Complete Interrupt */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SPICC_DMAREG 0x10
78*4882a593Smuzhiyun #define SPICC_DMA_ENABLE BIT(0)
79*4882a593Smuzhiyun #define SPICC_TXFIFO_THRESHOLD_MASK GENMASK(5, 1)
80*4882a593Smuzhiyun #define SPICC_RXFIFO_THRESHOLD_MASK GENMASK(10, 6)
81*4882a593Smuzhiyun #define SPICC_READ_BURST_MASK GENMASK(14, 11)
82*4882a593Smuzhiyun #define SPICC_WRITE_BURST_MASK GENMASK(18, 15)
83*4882a593Smuzhiyun #define SPICC_DMA_URGENT BIT(19)
84*4882a593Smuzhiyun #define SPICC_DMA_THREADID_MASK GENMASK(25, 20)
85*4882a593Smuzhiyun #define SPICC_DMA_BURSTNUM_MASK GENMASK(31, 26)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SPICC_STATREG 0x14
88*4882a593Smuzhiyun #define SPICC_TE BIT(0) /* TX FIFO Empty Interrupt */
89*4882a593Smuzhiyun #define SPICC_TH BIT(1) /* TX FIFO Half-Full Interrupt */
90*4882a593Smuzhiyun #define SPICC_TF BIT(2) /* TX FIFO Full Interrupt */
91*4882a593Smuzhiyun #define SPICC_RR BIT(3) /* RX FIFO Ready Interrupt */
92*4882a593Smuzhiyun #define SPICC_RH BIT(4) /* RX FIFO Half-Full Interrupt */
93*4882a593Smuzhiyun #define SPICC_RF BIT(5) /* RX FIFO Full Interrupt */
94*4882a593Smuzhiyun #define SPICC_RO BIT(6) /* RX FIFO Overflow Interrupt */
95*4882a593Smuzhiyun #define SPICC_TC BIT(7) /* Transfert Complete Interrupt */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define SPICC_PERIODREG 0x18
98*4882a593Smuzhiyun #define SPICC_PERIOD GENMASK(14, 0) /* Wait cycles */
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define SPICC_TESTREG 0x1c
101*4882a593Smuzhiyun #define SPICC_TXCNT_MASK GENMASK(4, 0) /* TX FIFO Counter */
102*4882a593Smuzhiyun #define SPICC_RXCNT_MASK GENMASK(9, 5) /* RX FIFO Counter */
103*4882a593Smuzhiyun #define SPICC_SMSTATUS_MASK GENMASK(12, 10) /* State Machine Status */
104*4882a593Smuzhiyun #define SPICC_LBC_RO BIT(13) /* Loop Back Control Read-Only */
105*4882a593Smuzhiyun #define SPICC_LBC_W1 BIT(14) /* Loop Back Control Write-Only */
106*4882a593Smuzhiyun #define SPICC_SWAP_RO BIT(14) /* RX FIFO Data Swap Read-Only */
107*4882a593Smuzhiyun #define SPICC_SWAP_W1 BIT(15) /* RX FIFO Data Swap Write-Only */
108*4882a593Smuzhiyun #define SPICC_DLYCTL_RO_MASK GENMASK(20, 15) /* Delay Control Read-Only */
109*4882a593Smuzhiyun #define SPICC_MO_DELAY_MASK GENMASK(17, 16) /* Master Output Delay */
110*4882a593Smuzhiyun #define SPICC_MO_NO_DELAY 0
111*4882a593Smuzhiyun #define SPICC_MO_DELAY_1_CYCLE 1
112*4882a593Smuzhiyun #define SPICC_MO_DELAY_2_CYCLE 2
113*4882a593Smuzhiyun #define SPICC_MO_DELAY_3_CYCLE 3
114*4882a593Smuzhiyun #define SPICC_MI_DELAY_MASK GENMASK(19, 18) /* Master Input Delay */
115*4882a593Smuzhiyun #define SPICC_MI_NO_DELAY 0
116*4882a593Smuzhiyun #define SPICC_MI_DELAY_1_CYCLE 1
117*4882a593Smuzhiyun #define SPICC_MI_DELAY_2_CYCLE 2
118*4882a593Smuzhiyun #define SPICC_MI_DELAY_3_CYCLE 3
119*4882a593Smuzhiyun #define SPICC_MI_CAP_DELAY_MASK GENMASK(21, 20) /* Master Capture Delay */
120*4882a593Smuzhiyun #define SPICC_CAP_AHEAD_2_CYCLE 0
121*4882a593Smuzhiyun #define SPICC_CAP_AHEAD_1_CYCLE 1
122*4882a593Smuzhiyun #define SPICC_CAP_NO_DELAY 2
123*4882a593Smuzhiyun #define SPICC_CAP_DELAY_1_CYCLE 3
124*4882a593Smuzhiyun #define SPICC_FIFORST_RO_MASK GENMASK(22, 21) /* FIFO Softreset Read-Only */
125*4882a593Smuzhiyun #define SPICC_FIFORST_W1_MASK GENMASK(23, 22) /* FIFO Softreset Write-Only */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define SPICC_DRADDR 0x20 /* Read Address of DMA */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define SPICC_DWADDR 0x24 /* Write Address of DMA */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define SPICC_ENH_CTL0 0x38 /* Enhanced Feature */
132*4882a593Smuzhiyun #define SPICC_ENH_CLK_CS_DELAY_MASK GENMASK(15, 0)
133*4882a593Smuzhiyun #define SPICC_ENH_DATARATE_MASK GENMASK(23, 16)
134*4882a593Smuzhiyun #define SPICC_ENH_DATARATE_EN BIT(24)
135*4882a593Smuzhiyun #define SPICC_ENH_MOSI_OEN BIT(25)
136*4882a593Smuzhiyun #define SPICC_ENH_CLK_OEN BIT(26)
137*4882a593Smuzhiyun #define SPICC_ENH_CS_OEN BIT(27)
138*4882a593Smuzhiyun #define SPICC_ENH_CLK_CS_DELAY_EN BIT(28)
139*4882a593Smuzhiyun #define SPICC_ENH_MAIN_CLK_AO BIT(29)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define writel_bits_relaxed(mask, val, addr) \
142*4882a593Smuzhiyun writel_relaxed((readl_relaxed(addr) & ~(mask)) | (val), addr)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct meson_spicc_data {
145*4882a593Smuzhiyun unsigned int max_speed_hz;
146*4882a593Smuzhiyun unsigned int min_speed_hz;
147*4882a593Smuzhiyun unsigned int fifo_size;
148*4882a593Smuzhiyun bool has_oen;
149*4882a593Smuzhiyun bool has_enhance_clk_div;
150*4882a593Smuzhiyun bool has_pclk;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct meson_spicc_device {
154*4882a593Smuzhiyun struct spi_master *master;
155*4882a593Smuzhiyun struct platform_device *pdev;
156*4882a593Smuzhiyun void __iomem *base;
157*4882a593Smuzhiyun struct clk *core;
158*4882a593Smuzhiyun struct clk *pclk;
159*4882a593Smuzhiyun struct clk_divider pow2_div;
160*4882a593Smuzhiyun struct clk *clk;
161*4882a593Smuzhiyun struct spi_message *message;
162*4882a593Smuzhiyun struct spi_transfer *xfer;
163*4882a593Smuzhiyun const struct meson_spicc_data *data;
164*4882a593Smuzhiyun u8 *tx_buf;
165*4882a593Smuzhiyun u8 *rx_buf;
166*4882a593Smuzhiyun unsigned int bytes_per_word;
167*4882a593Smuzhiyun unsigned long tx_remain;
168*4882a593Smuzhiyun unsigned long rx_remain;
169*4882a593Smuzhiyun unsigned long xfer_remain;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define pow2_clk_to_spicc(_div) container_of(_div, struct meson_spicc_device, pow2_div)
173*4882a593Smuzhiyun
meson_spicc_oen_enable(struct meson_spicc_device * spicc)174*4882a593Smuzhiyun static void meson_spicc_oen_enable(struct meson_spicc_device *spicc)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun u32 conf;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (!spicc->data->has_oen)
179*4882a593Smuzhiyun return;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun conf = readl_relaxed(spicc->base + SPICC_ENH_CTL0) |
182*4882a593Smuzhiyun SPICC_ENH_MOSI_OEN | SPICC_ENH_CLK_OEN | SPICC_ENH_CS_OEN;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun writel_relaxed(conf, spicc->base + SPICC_ENH_CTL0);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
meson_spicc_txfull(struct meson_spicc_device * spicc)187*4882a593Smuzhiyun static inline bool meson_spicc_txfull(struct meson_spicc_device *spicc)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return !!FIELD_GET(SPICC_TF,
190*4882a593Smuzhiyun readl_relaxed(spicc->base + SPICC_STATREG));
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
meson_spicc_rxready(struct meson_spicc_device * spicc)193*4882a593Smuzhiyun static inline bool meson_spicc_rxready(struct meson_spicc_device *spicc)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return FIELD_GET(SPICC_RH | SPICC_RR | SPICC_RF,
196*4882a593Smuzhiyun readl_relaxed(spicc->base + SPICC_STATREG));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
meson_spicc_pull_data(struct meson_spicc_device * spicc)199*4882a593Smuzhiyun static inline u32 meson_spicc_pull_data(struct meson_spicc_device *spicc)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun unsigned int bytes = spicc->bytes_per_word;
202*4882a593Smuzhiyun unsigned int byte_shift = 0;
203*4882a593Smuzhiyun u32 data = 0;
204*4882a593Smuzhiyun u8 byte;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun while (bytes--) {
207*4882a593Smuzhiyun byte = *spicc->tx_buf++;
208*4882a593Smuzhiyun data |= (byte & 0xff) << byte_shift;
209*4882a593Smuzhiyun byte_shift += 8;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun spicc->tx_remain--;
213*4882a593Smuzhiyun return data;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
meson_spicc_push_data(struct meson_spicc_device * spicc,u32 data)216*4882a593Smuzhiyun static inline void meson_spicc_push_data(struct meson_spicc_device *spicc,
217*4882a593Smuzhiyun u32 data)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun unsigned int bytes = spicc->bytes_per_word;
220*4882a593Smuzhiyun unsigned int byte_shift = 0;
221*4882a593Smuzhiyun u8 byte;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun while (bytes--) {
224*4882a593Smuzhiyun byte = (data >> byte_shift) & 0xff;
225*4882a593Smuzhiyun *spicc->rx_buf++ = byte;
226*4882a593Smuzhiyun byte_shift += 8;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun spicc->rx_remain--;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
meson_spicc_rx(struct meson_spicc_device * spicc)232*4882a593Smuzhiyun static inline void meson_spicc_rx(struct meson_spicc_device *spicc)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun /* Empty RX FIFO */
235*4882a593Smuzhiyun while (spicc->rx_remain &&
236*4882a593Smuzhiyun meson_spicc_rxready(spicc))
237*4882a593Smuzhiyun meson_spicc_push_data(spicc,
238*4882a593Smuzhiyun readl_relaxed(spicc->base + SPICC_RXDATA));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
meson_spicc_tx(struct meson_spicc_device * spicc)241*4882a593Smuzhiyun static inline void meson_spicc_tx(struct meson_spicc_device *spicc)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun /* Fill Up TX FIFO */
244*4882a593Smuzhiyun while (spicc->tx_remain &&
245*4882a593Smuzhiyun !meson_spicc_txfull(spicc))
246*4882a593Smuzhiyun writel_relaxed(meson_spicc_pull_data(spicc),
247*4882a593Smuzhiyun spicc->base + SPICC_TXDATA);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
meson_spicc_setup_burst(struct meson_spicc_device * spicc)250*4882a593Smuzhiyun static inline void meson_spicc_setup_burst(struct meson_spicc_device *spicc)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun unsigned int burst_len = min_t(unsigned int,
254*4882a593Smuzhiyun spicc->xfer_remain /
255*4882a593Smuzhiyun spicc->bytes_per_word,
256*4882a593Smuzhiyun spicc->data->fifo_size);
257*4882a593Smuzhiyun /* Setup Xfer variables */
258*4882a593Smuzhiyun spicc->tx_remain = burst_len;
259*4882a593Smuzhiyun spicc->rx_remain = burst_len;
260*4882a593Smuzhiyun spicc->xfer_remain -= burst_len * spicc->bytes_per_word;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Setup burst length */
263*4882a593Smuzhiyun writel_bits_relaxed(SPICC_BURSTLENGTH_MASK,
264*4882a593Smuzhiyun FIELD_PREP(SPICC_BURSTLENGTH_MASK,
265*4882a593Smuzhiyun burst_len - 1),
266*4882a593Smuzhiyun spicc->base + SPICC_CONREG);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Fill TX FIFO */
269*4882a593Smuzhiyun meson_spicc_tx(spicc);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
meson_spicc_irq(int irq,void * data)272*4882a593Smuzhiyun static irqreturn_t meson_spicc_irq(int irq, void *data)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct meson_spicc_device *spicc = (void *) data;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun writel_bits_relaxed(SPICC_TC, SPICC_TC, spicc->base + SPICC_STATREG);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Empty RX FIFO */
279*4882a593Smuzhiyun meson_spicc_rx(spicc);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (!spicc->xfer_remain) {
282*4882a593Smuzhiyun /* Disable all IRQs */
283*4882a593Smuzhiyun writel(0, spicc->base + SPICC_INTREG);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun spi_finalize_current_transfer(spicc->master);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return IRQ_HANDLED;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Setup burst */
291*4882a593Smuzhiyun meson_spicc_setup_burst(spicc);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Start burst */
294*4882a593Smuzhiyun writel_bits_relaxed(SPICC_XCH, SPICC_XCH, spicc->base + SPICC_CONREG);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return IRQ_HANDLED;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
meson_spicc_auto_io_delay(struct meson_spicc_device * spicc)299*4882a593Smuzhiyun static void meson_spicc_auto_io_delay(struct meson_spicc_device *spicc)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun u32 div, hz;
302*4882a593Smuzhiyun u32 mi_delay, cap_delay;
303*4882a593Smuzhiyun u32 conf;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (spicc->data->has_enhance_clk_div) {
306*4882a593Smuzhiyun div = FIELD_GET(SPICC_ENH_DATARATE_MASK,
307*4882a593Smuzhiyun readl_relaxed(spicc->base + SPICC_ENH_CTL0));
308*4882a593Smuzhiyun div++;
309*4882a593Smuzhiyun div <<= 1;
310*4882a593Smuzhiyun } else {
311*4882a593Smuzhiyun div = FIELD_GET(SPICC_DATARATE_MASK,
312*4882a593Smuzhiyun readl_relaxed(spicc->base + SPICC_CONREG));
313*4882a593Smuzhiyun div += 2;
314*4882a593Smuzhiyun div = 1 << div;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun mi_delay = SPICC_MI_NO_DELAY;
318*4882a593Smuzhiyun cap_delay = SPICC_CAP_AHEAD_2_CYCLE;
319*4882a593Smuzhiyun hz = clk_get_rate(spicc->clk);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (hz >= 100000000)
322*4882a593Smuzhiyun cap_delay = SPICC_CAP_DELAY_1_CYCLE;
323*4882a593Smuzhiyun else if (hz >= 80000000)
324*4882a593Smuzhiyun cap_delay = SPICC_CAP_NO_DELAY;
325*4882a593Smuzhiyun else if (hz >= 40000000)
326*4882a593Smuzhiyun cap_delay = SPICC_CAP_AHEAD_1_CYCLE;
327*4882a593Smuzhiyun else if (div >= 16)
328*4882a593Smuzhiyun mi_delay = SPICC_MI_DELAY_3_CYCLE;
329*4882a593Smuzhiyun else if (div >= 8)
330*4882a593Smuzhiyun mi_delay = SPICC_MI_DELAY_2_CYCLE;
331*4882a593Smuzhiyun else if (div >= 6)
332*4882a593Smuzhiyun mi_delay = SPICC_MI_DELAY_1_CYCLE;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun conf = readl_relaxed(spicc->base + SPICC_TESTREG);
335*4882a593Smuzhiyun conf &= ~(SPICC_MO_DELAY_MASK | SPICC_MI_DELAY_MASK
336*4882a593Smuzhiyun | SPICC_MI_CAP_DELAY_MASK);
337*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_MI_DELAY_MASK, mi_delay);
338*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_MI_CAP_DELAY_MASK, cap_delay);
339*4882a593Smuzhiyun writel_relaxed(conf, spicc->base + SPICC_TESTREG);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
meson_spicc_setup_xfer(struct meson_spicc_device * spicc,struct spi_transfer * xfer)342*4882a593Smuzhiyun static void meson_spicc_setup_xfer(struct meson_spicc_device *spicc,
343*4882a593Smuzhiyun struct spi_transfer *xfer)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun u32 conf, conf_orig;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Read original configuration */
348*4882a593Smuzhiyun conf = conf_orig = readl_relaxed(spicc->base + SPICC_CONREG);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Setup word width */
351*4882a593Smuzhiyun conf &= ~SPICC_BITLENGTH_MASK;
352*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_BITLENGTH_MASK,
353*4882a593Smuzhiyun (spicc->bytes_per_word << 3) - 1);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Ignore if unchanged */
356*4882a593Smuzhiyun if (conf != conf_orig)
357*4882a593Smuzhiyun writel_relaxed(conf, spicc->base + SPICC_CONREG);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun clk_set_rate(spicc->clk, xfer->speed_hz);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun meson_spicc_auto_io_delay(spicc);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun writel_relaxed(0, spicc->base + SPICC_DMAREG);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
meson_spicc_reset_fifo(struct meson_spicc_device * spicc)366*4882a593Smuzhiyun static void meson_spicc_reset_fifo(struct meson_spicc_device *spicc)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun if (spicc->data->has_oen)
369*4882a593Smuzhiyun writel_bits_relaxed(SPICC_ENH_MAIN_CLK_AO,
370*4882a593Smuzhiyun SPICC_ENH_MAIN_CLK_AO,
371*4882a593Smuzhiyun spicc->base + SPICC_ENH_CTL0);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun writel_bits_relaxed(SPICC_FIFORST_W1_MASK, SPICC_FIFORST_W1_MASK,
374*4882a593Smuzhiyun spicc->base + SPICC_TESTREG);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun while (meson_spicc_rxready(spicc))
377*4882a593Smuzhiyun readl_relaxed(spicc->base + SPICC_RXDATA);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (spicc->data->has_oen)
380*4882a593Smuzhiyun writel_bits_relaxed(SPICC_ENH_MAIN_CLK_AO, 0,
381*4882a593Smuzhiyun spicc->base + SPICC_ENH_CTL0);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
meson_spicc_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)384*4882a593Smuzhiyun static int meson_spicc_transfer_one(struct spi_master *master,
385*4882a593Smuzhiyun struct spi_device *spi,
386*4882a593Smuzhiyun struct spi_transfer *xfer)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct meson_spicc_device *spicc = spi_master_get_devdata(master);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Store current transfer */
391*4882a593Smuzhiyun spicc->xfer = xfer;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Setup transfer parameters */
394*4882a593Smuzhiyun spicc->tx_buf = (u8 *)xfer->tx_buf;
395*4882a593Smuzhiyun spicc->rx_buf = (u8 *)xfer->rx_buf;
396*4882a593Smuzhiyun spicc->xfer_remain = xfer->len;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Pre-calculate word size */
399*4882a593Smuzhiyun spicc->bytes_per_word =
400*4882a593Smuzhiyun DIV_ROUND_UP(spicc->xfer->bits_per_word, 8);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (xfer->len % spicc->bytes_per_word)
403*4882a593Smuzhiyun return -EINVAL;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Setup transfer parameters */
406*4882a593Smuzhiyun meson_spicc_setup_xfer(spicc, xfer);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun meson_spicc_reset_fifo(spicc);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Setup burst */
411*4882a593Smuzhiyun meson_spicc_setup_burst(spicc);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Start burst */
414*4882a593Smuzhiyun writel_bits_relaxed(SPICC_XCH, SPICC_XCH, spicc->base + SPICC_CONREG);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Enable interrupts */
417*4882a593Smuzhiyun writel_relaxed(SPICC_TC_EN, spicc->base + SPICC_INTREG);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 1;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
meson_spicc_prepare_message(struct spi_master * master,struct spi_message * message)422*4882a593Smuzhiyun static int meson_spicc_prepare_message(struct spi_master *master,
423*4882a593Smuzhiyun struct spi_message *message)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct meson_spicc_device *spicc = spi_master_get_devdata(master);
426*4882a593Smuzhiyun struct spi_device *spi = message->spi;
427*4882a593Smuzhiyun u32 conf = readl_relaxed(spicc->base + SPICC_CONREG) & SPICC_DATARATE_MASK;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Store current message */
430*4882a593Smuzhiyun spicc->message = message;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Enable Master */
433*4882a593Smuzhiyun conf |= SPICC_ENABLE;
434*4882a593Smuzhiyun conf |= SPICC_MODE_MASTER;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* SMC = 0 */
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Setup transfer mode */
439*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
440*4882a593Smuzhiyun conf |= SPICC_POL;
441*4882a593Smuzhiyun else
442*4882a593Smuzhiyun conf &= ~SPICC_POL;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
445*4882a593Smuzhiyun conf |= SPICC_PHA;
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun conf &= ~SPICC_PHA;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* SSCTL = 0 */
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
452*4882a593Smuzhiyun conf |= SPICC_SSPOL;
453*4882a593Smuzhiyun else
454*4882a593Smuzhiyun conf &= ~SPICC_SSPOL;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (spi->mode & SPI_READY)
457*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_DRCTL_MASK, SPICC_DRCTL_LOWLEVEL);
458*4882a593Smuzhiyun else
459*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_DRCTL_MASK, SPICC_DRCTL_IGNORE);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Select CS */
462*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_CS_MASK, spi->chip_select);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* Default 8bit word */
465*4882a593Smuzhiyun conf |= FIELD_PREP(SPICC_BITLENGTH_MASK, 8 - 1);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun writel_relaxed(conf, spicc->base + SPICC_CONREG);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* Setup no wait cycles by default */
470*4882a593Smuzhiyun writel_relaxed(0, spicc->base + SPICC_PERIODREG);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun writel_bits_relaxed(SPICC_LBC_W1, 0, spicc->base + SPICC_TESTREG);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
meson_spicc_unprepare_transfer(struct spi_master * master)477*4882a593Smuzhiyun static int meson_spicc_unprepare_transfer(struct spi_master *master)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct meson_spicc_device *spicc = spi_master_get_devdata(master);
480*4882a593Smuzhiyun u32 conf = readl_relaxed(spicc->base + SPICC_CONREG) & SPICC_DATARATE_MASK;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Disable all IRQs */
483*4882a593Smuzhiyun writel(0, spicc->base + SPICC_INTREG);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun device_reset_optional(&spicc->pdev->dev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Set default configuration, keeping datarate field */
488*4882a593Smuzhiyun writel_relaxed(conf, spicc->base + SPICC_CONREG);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
meson_spicc_setup(struct spi_device * spi)493*4882a593Smuzhiyun static int meson_spicc_setup(struct spi_device *spi)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun if (!spi->controller_state)
496*4882a593Smuzhiyun spi->controller_state = spi_master_get_devdata(spi->master);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
meson_spicc_cleanup(struct spi_device * spi)501*4882a593Smuzhiyun static void meson_spicc_cleanup(struct spi_device *spi)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun spi->controller_state = NULL;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun * The Clock Mux
508*4882a593Smuzhiyun * x-----------------x x------------x x------\
509*4882a593Smuzhiyun * |---| pow2 fixed div |---| pow2 div |----| |
510*4882a593Smuzhiyun * | x-----------------x x------------x | |
511*4882a593Smuzhiyun * src ---| | mux |-- out
512*4882a593Smuzhiyun * | x-----------------x x------------x | |
513*4882a593Smuzhiyun * |---| enh fixed div |---| enh div |0---| |
514*4882a593Smuzhiyun * x-----------------x x------------x x------/
515*4882a593Smuzhiyun *
516*4882a593Smuzhiyun * Clk path for GX series:
517*4882a593Smuzhiyun * src -> pow2 fixed div -> pow2 div -> out
518*4882a593Smuzhiyun *
519*4882a593Smuzhiyun * Clk path for AXG series:
520*4882a593Smuzhiyun * src -> pow2 fixed div -> pow2 div -> mux -> out
521*4882a593Smuzhiyun * src -> enh fixed div -> enh div -> mux -> out
522*4882a593Smuzhiyun *
523*4882a593Smuzhiyun * Clk path for G12A series:
524*4882a593Smuzhiyun * pclk -> pow2 fixed div -> pow2 div -> mux -> out
525*4882a593Smuzhiyun * pclk -> enh fixed div -> enh div -> mux -> out
526*4882a593Smuzhiyun *
527*4882a593Smuzhiyun * The pow2 divider is tied to the controller HW state, and the
528*4882a593Smuzhiyun * divider is only valid when the controller is initialized.
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun * A set of clock ops is added to make sure we don't read/set this
531*4882a593Smuzhiyun * clock rate while the controller is in an unknown state.
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun
meson_spicc_pow2_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)534*4882a593Smuzhiyun static unsigned long meson_spicc_pow2_recalc_rate(struct clk_hw *hw,
535*4882a593Smuzhiyun unsigned long parent_rate)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct clk_divider *divider = to_clk_divider(hw);
538*4882a593Smuzhiyun struct meson_spicc_device *spicc = pow2_clk_to_spicc(divider);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (!spicc->master->cur_msg)
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return clk_divider_ops.recalc_rate(hw, parent_rate);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
meson_spicc_pow2_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)546*4882a593Smuzhiyun static int meson_spicc_pow2_determine_rate(struct clk_hw *hw,
547*4882a593Smuzhiyun struct clk_rate_request *req)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct clk_divider *divider = to_clk_divider(hw);
550*4882a593Smuzhiyun struct meson_spicc_device *spicc = pow2_clk_to_spicc(divider);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (!spicc->master->cur_msg)
553*4882a593Smuzhiyun return -EINVAL;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return clk_divider_ops.determine_rate(hw, req);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
meson_spicc_pow2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)558*4882a593Smuzhiyun static int meson_spicc_pow2_set_rate(struct clk_hw *hw, unsigned long rate,
559*4882a593Smuzhiyun unsigned long parent_rate)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct clk_divider *divider = to_clk_divider(hw);
562*4882a593Smuzhiyun struct meson_spicc_device *spicc = pow2_clk_to_spicc(divider);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (!spicc->master->cur_msg)
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return clk_divider_ops.set_rate(hw, rate, parent_rate);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun const struct clk_ops meson_spicc_pow2_clk_ops = {
571*4882a593Smuzhiyun .recalc_rate = meson_spicc_pow2_recalc_rate,
572*4882a593Smuzhiyun .determine_rate = meson_spicc_pow2_determine_rate,
573*4882a593Smuzhiyun .set_rate = meson_spicc_pow2_set_rate,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
meson_spicc_pow2_clk_init(struct meson_spicc_device * spicc)576*4882a593Smuzhiyun static int meson_spicc_pow2_clk_init(struct meson_spicc_device *spicc)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct device *dev = &spicc->pdev->dev;
579*4882a593Smuzhiyun struct clk_fixed_factor *pow2_fixed_div;
580*4882a593Smuzhiyun struct clk_init_data init;
581*4882a593Smuzhiyun struct clk *clk;
582*4882a593Smuzhiyun struct clk_parent_data parent_data[2];
583*4882a593Smuzhiyun char name[64];
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun memset(&init, 0, sizeof(init));
586*4882a593Smuzhiyun memset(&parent_data, 0, sizeof(parent_data));
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun init.parent_data = parent_data;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* algorithm for pow2 div: rate = freq / 4 / (2 ^ N) */
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun pow2_fixed_div = devm_kzalloc(dev, sizeof(*pow2_fixed_div), GFP_KERNEL);
593*4882a593Smuzhiyun if (!pow2_fixed_div)
594*4882a593Smuzhiyun return -ENOMEM;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s#pow2_fixed_div", dev_name(dev));
597*4882a593Smuzhiyun init.name = name;
598*4882a593Smuzhiyun init.ops = &clk_fixed_factor_ops;
599*4882a593Smuzhiyun init.flags = 0;
600*4882a593Smuzhiyun if (spicc->data->has_pclk)
601*4882a593Smuzhiyun parent_data[0].hw = __clk_get_hw(spicc->pclk);
602*4882a593Smuzhiyun else
603*4882a593Smuzhiyun parent_data[0].hw = __clk_get_hw(spicc->core);
604*4882a593Smuzhiyun init.num_parents = 1;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun pow2_fixed_div->mult = 1,
607*4882a593Smuzhiyun pow2_fixed_div->div = 4,
608*4882a593Smuzhiyun pow2_fixed_div->hw.init = &init;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun clk = devm_clk_register(dev, &pow2_fixed_div->hw);
611*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk)))
612*4882a593Smuzhiyun return PTR_ERR(clk);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s#pow2_div", dev_name(dev));
615*4882a593Smuzhiyun init.name = name;
616*4882a593Smuzhiyun init.ops = &meson_spicc_pow2_clk_ops;
617*4882a593Smuzhiyun /*
618*4882a593Smuzhiyun * Set NOCACHE here to make sure we read the actual HW value
619*4882a593Smuzhiyun * since we reset the HW after each transfer.
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE;
622*4882a593Smuzhiyun parent_data[0].hw = &pow2_fixed_div->hw;
623*4882a593Smuzhiyun init.num_parents = 1;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun spicc->pow2_div.shift = 16,
626*4882a593Smuzhiyun spicc->pow2_div.width = 3,
627*4882a593Smuzhiyun spicc->pow2_div.flags = CLK_DIVIDER_POWER_OF_TWO,
628*4882a593Smuzhiyun spicc->pow2_div.reg = spicc->base + SPICC_CONREG;
629*4882a593Smuzhiyun spicc->pow2_div.hw.init = &init;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun spicc->clk = devm_clk_register(dev, &spicc->pow2_div.hw);
632*4882a593Smuzhiyun if (WARN_ON(IS_ERR(spicc->clk)))
633*4882a593Smuzhiyun return PTR_ERR(spicc->clk);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return 0;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
meson_spicc_enh_clk_init(struct meson_spicc_device * spicc)638*4882a593Smuzhiyun static int meson_spicc_enh_clk_init(struct meson_spicc_device *spicc)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct device *dev = &spicc->pdev->dev;
641*4882a593Smuzhiyun struct clk_fixed_factor *enh_fixed_div;
642*4882a593Smuzhiyun struct clk_divider *enh_div;
643*4882a593Smuzhiyun struct clk_mux *mux;
644*4882a593Smuzhiyun struct clk_init_data init;
645*4882a593Smuzhiyun struct clk *clk;
646*4882a593Smuzhiyun struct clk_parent_data parent_data[2];
647*4882a593Smuzhiyun char name[64];
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun memset(&init, 0, sizeof(init));
650*4882a593Smuzhiyun memset(&parent_data, 0, sizeof(parent_data));
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun init.parent_data = parent_data;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* algorithm for enh div: rate = freq / 2 / (N + 1) */
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun enh_fixed_div = devm_kzalloc(dev, sizeof(*enh_fixed_div), GFP_KERNEL);
657*4882a593Smuzhiyun if (!enh_fixed_div)
658*4882a593Smuzhiyun return -ENOMEM;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s#enh_fixed_div", dev_name(dev));
661*4882a593Smuzhiyun init.name = name;
662*4882a593Smuzhiyun init.ops = &clk_fixed_factor_ops;
663*4882a593Smuzhiyun init.flags = 0;
664*4882a593Smuzhiyun if (spicc->data->has_pclk)
665*4882a593Smuzhiyun parent_data[0].hw = __clk_get_hw(spicc->pclk);
666*4882a593Smuzhiyun else
667*4882a593Smuzhiyun parent_data[0].hw = __clk_get_hw(spicc->core);
668*4882a593Smuzhiyun init.num_parents = 1;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun enh_fixed_div->mult = 1,
671*4882a593Smuzhiyun enh_fixed_div->div = 2,
672*4882a593Smuzhiyun enh_fixed_div->hw.init = &init;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun clk = devm_clk_register(dev, &enh_fixed_div->hw);
675*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk)))
676*4882a593Smuzhiyun return PTR_ERR(clk);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun enh_div = devm_kzalloc(dev, sizeof(*enh_div), GFP_KERNEL);
679*4882a593Smuzhiyun if (!enh_div)
680*4882a593Smuzhiyun return -ENOMEM;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s#enh_div", dev_name(dev));
683*4882a593Smuzhiyun init.name = name;
684*4882a593Smuzhiyun init.ops = &clk_divider_ops;
685*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT;
686*4882a593Smuzhiyun parent_data[0].hw = &enh_fixed_div->hw;
687*4882a593Smuzhiyun init.num_parents = 1;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun enh_div->shift = 16,
690*4882a593Smuzhiyun enh_div->width = 8,
691*4882a593Smuzhiyun enh_div->reg = spicc->base + SPICC_ENH_CTL0;
692*4882a593Smuzhiyun enh_div->hw.init = &init;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun clk = devm_clk_register(dev, &enh_div->hw);
695*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk)))
696*4882a593Smuzhiyun return PTR_ERR(clk);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
699*4882a593Smuzhiyun if (!mux)
700*4882a593Smuzhiyun return -ENOMEM;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s#sel", dev_name(dev));
703*4882a593Smuzhiyun init.name = name;
704*4882a593Smuzhiyun init.ops = &clk_mux_ops;
705*4882a593Smuzhiyun parent_data[0].hw = &spicc->pow2_div.hw;
706*4882a593Smuzhiyun parent_data[1].hw = &enh_div->hw;
707*4882a593Smuzhiyun init.num_parents = 2;
708*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun mux->mask = 0x1,
711*4882a593Smuzhiyun mux->shift = 24,
712*4882a593Smuzhiyun mux->reg = spicc->base + SPICC_ENH_CTL0;
713*4882a593Smuzhiyun mux->hw.init = &init;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun spicc->clk = devm_clk_register(dev, &mux->hw);
716*4882a593Smuzhiyun if (WARN_ON(IS_ERR(spicc->clk)))
717*4882a593Smuzhiyun return PTR_ERR(spicc->clk);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
meson_spicc_probe(struct platform_device * pdev)722*4882a593Smuzhiyun static int meson_spicc_probe(struct platform_device *pdev)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct spi_master *master;
725*4882a593Smuzhiyun struct meson_spicc_device *spicc;
726*4882a593Smuzhiyun int ret, irq;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev, sizeof(*spicc));
729*4882a593Smuzhiyun if (!master) {
730*4882a593Smuzhiyun dev_err(&pdev->dev, "master allocation failed\n");
731*4882a593Smuzhiyun return -ENOMEM;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun spicc = spi_master_get_devdata(master);
734*4882a593Smuzhiyun spicc->master = master;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun spicc->data = of_device_get_match_data(&pdev->dev);
737*4882a593Smuzhiyun if (!spicc->data) {
738*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get match data\n");
739*4882a593Smuzhiyun ret = -EINVAL;
740*4882a593Smuzhiyun goto out_master;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun spicc->pdev = pdev;
744*4882a593Smuzhiyun platform_set_drvdata(pdev, spicc);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun spicc->base = devm_platform_ioremap_resource(pdev, 0);
747*4882a593Smuzhiyun if (IS_ERR(spicc->base)) {
748*4882a593Smuzhiyun dev_err(&pdev->dev, "io resource mapping failed\n");
749*4882a593Smuzhiyun ret = PTR_ERR(spicc->base);
750*4882a593Smuzhiyun goto out_master;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* Set master mode and enable controller */
754*4882a593Smuzhiyun writel_relaxed(SPICC_ENABLE | SPICC_MODE_MASTER,
755*4882a593Smuzhiyun spicc->base + SPICC_CONREG);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Disable all IRQs */
758*4882a593Smuzhiyun writel_relaxed(0, spicc->base + SPICC_INTREG);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
761*4882a593Smuzhiyun if (irq < 0) {
762*4882a593Smuzhiyun ret = irq;
763*4882a593Smuzhiyun goto out_master;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, meson_spicc_irq,
767*4882a593Smuzhiyun 0, NULL, spicc);
768*4882a593Smuzhiyun if (ret) {
769*4882a593Smuzhiyun dev_err(&pdev->dev, "irq request failed\n");
770*4882a593Smuzhiyun goto out_master;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun spicc->core = devm_clk_get(&pdev->dev, "core");
774*4882a593Smuzhiyun if (IS_ERR(spicc->core)) {
775*4882a593Smuzhiyun dev_err(&pdev->dev, "core clock request failed\n");
776*4882a593Smuzhiyun ret = PTR_ERR(spicc->core);
777*4882a593Smuzhiyun goto out_master;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (spicc->data->has_pclk) {
781*4882a593Smuzhiyun spicc->pclk = devm_clk_get(&pdev->dev, "pclk");
782*4882a593Smuzhiyun if (IS_ERR(spicc->pclk)) {
783*4882a593Smuzhiyun dev_err(&pdev->dev, "pclk clock request failed\n");
784*4882a593Smuzhiyun ret = PTR_ERR(spicc->pclk);
785*4882a593Smuzhiyun goto out_master;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun ret = clk_prepare_enable(spicc->core);
790*4882a593Smuzhiyun if (ret) {
791*4882a593Smuzhiyun dev_err(&pdev->dev, "core clock enable failed\n");
792*4882a593Smuzhiyun goto out_master;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ret = clk_prepare_enable(spicc->pclk);
796*4882a593Smuzhiyun if (ret) {
797*4882a593Smuzhiyun dev_err(&pdev->dev, "pclk clock enable failed\n");
798*4882a593Smuzhiyun goto out_core_clk;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun device_reset_optional(&pdev->dev);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun master->num_chipselect = 4;
804*4882a593Smuzhiyun master->dev.of_node = pdev->dev.of_node;
805*4882a593Smuzhiyun master->mode_bits = SPI_CPHA | SPI_CPOL | SPI_CS_HIGH;
806*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_MASK(32) |
807*4882a593Smuzhiyun SPI_BPW_MASK(24) |
808*4882a593Smuzhiyun SPI_BPW_MASK(16) |
809*4882a593Smuzhiyun SPI_BPW_MASK(8);
810*4882a593Smuzhiyun master->flags = (SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX);
811*4882a593Smuzhiyun master->min_speed_hz = spicc->data->min_speed_hz;
812*4882a593Smuzhiyun master->max_speed_hz = spicc->data->max_speed_hz;
813*4882a593Smuzhiyun master->setup = meson_spicc_setup;
814*4882a593Smuzhiyun master->cleanup = meson_spicc_cleanup;
815*4882a593Smuzhiyun master->prepare_message = meson_spicc_prepare_message;
816*4882a593Smuzhiyun master->unprepare_transfer_hardware = meson_spicc_unprepare_transfer;
817*4882a593Smuzhiyun master->transfer_one = meson_spicc_transfer_one;
818*4882a593Smuzhiyun master->use_gpio_descriptors = true;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun meson_spicc_oen_enable(spicc);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun ret = meson_spicc_pow2_clk_init(spicc);
823*4882a593Smuzhiyun if (ret) {
824*4882a593Smuzhiyun dev_err(&pdev->dev, "pow2 clock registration failed\n");
825*4882a593Smuzhiyun goto out_clk;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (spicc->data->has_enhance_clk_div) {
829*4882a593Smuzhiyun ret = meson_spicc_enh_clk_init(spicc);
830*4882a593Smuzhiyun if (ret) {
831*4882a593Smuzhiyun dev_err(&pdev->dev, "clock registration failed\n");
832*4882a593Smuzhiyun goto out_clk;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun ret = devm_spi_register_master(&pdev->dev, master);
837*4882a593Smuzhiyun if (ret) {
838*4882a593Smuzhiyun dev_err(&pdev->dev, "spi master registration failed\n");
839*4882a593Smuzhiyun goto out_clk;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun out_clk:
845*4882a593Smuzhiyun clk_disable_unprepare(spicc->pclk);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun out_core_clk:
848*4882a593Smuzhiyun clk_disable_unprepare(spicc->core);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun out_master:
851*4882a593Smuzhiyun spi_master_put(master);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
meson_spicc_remove(struct platform_device * pdev)856*4882a593Smuzhiyun static int meson_spicc_remove(struct platform_device *pdev)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun struct meson_spicc_device *spicc = platform_get_drvdata(pdev);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Disable SPI */
861*4882a593Smuzhiyun writel(0, spicc->base + SPICC_CONREG);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun clk_disable_unprepare(spicc->core);
864*4882a593Smuzhiyun clk_disable_unprepare(spicc->pclk);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun spi_master_put(spicc->master);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static const struct meson_spicc_data meson_spicc_gx_data = {
872*4882a593Smuzhiyun .max_speed_hz = 30000000,
873*4882a593Smuzhiyun .min_speed_hz = 325000,
874*4882a593Smuzhiyun .fifo_size = 16,
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun static const struct meson_spicc_data meson_spicc_axg_data = {
878*4882a593Smuzhiyun .max_speed_hz = 80000000,
879*4882a593Smuzhiyun .min_speed_hz = 325000,
880*4882a593Smuzhiyun .fifo_size = 16,
881*4882a593Smuzhiyun .has_oen = true,
882*4882a593Smuzhiyun .has_enhance_clk_div = true,
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun static const struct meson_spicc_data meson_spicc_g12a_data = {
886*4882a593Smuzhiyun .max_speed_hz = 166666666,
887*4882a593Smuzhiyun .min_speed_hz = 50000,
888*4882a593Smuzhiyun .fifo_size = 15,
889*4882a593Smuzhiyun .has_oen = true,
890*4882a593Smuzhiyun .has_enhance_clk_div = true,
891*4882a593Smuzhiyun .has_pclk = true,
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun static const struct of_device_id meson_spicc_of_match[] = {
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun .compatible = "amlogic,meson-gx-spicc",
897*4882a593Smuzhiyun .data = &meson_spicc_gx_data,
898*4882a593Smuzhiyun },
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun .compatible = "amlogic,meson-axg-spicc",
901*4882a593Smuzhiyun .data = &meson_spicc_axg_data,
902*4882a593Smuzhiyun },
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun .compatible = "amlogic,meson-g12a-spicc",
905*4882a593Smuzhiyun .data = &meson_spicc_g12a_data,
906*4882a593Smuzhiyun },
907*4882a593Smuzhiyun { /* sentinel */ }
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_spicc_of_match);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun static struct platform_driver meson_spicc_driver = {
912*4882a593Smuzhiyun .probe = meson_spicc_probe,
913*4882a593Smuzhiyun .remove = meson_spicc_remove,
914*4882a593Smuzhiyun .driver = {
915*4882a593Smuzhiyun .name = "meson-spicc",
916*4882a593Smuzhiyun .of_match_table = of_match_ptr(meson_spicc_of_match),
917*4882a593Smuzhiyun },
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun module_platform_driver(meson_spicc_driver);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun MODULE_DESCRIPTION("Meson SPI Communication Controller driver");
923*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
924*4882a593Smuzhiyun MODULE_LICENSE("GPL");
925