1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun // Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3*4882a593Smuzhiyun // Copyright (C) 2008 Juergen Beisert
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/completion.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/dmaengine.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun #include <linux/spi/spi_bitbang.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/property.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DRIVER_NAME "spi_imx"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static bool use_dma = true;
32*4882a593Smuzhiyun module_param(use_dma, bool, 0644);
33*4882a593Smuzhiyun MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define MXC_RPM_TIMEOUT 2000 /* 2000ms */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define MXC_CSPIRXDATA 0x00
38*4882a593Smuzhiyun #define MXC_CSPITXDATA 0x04
39*4882a593Smuzhiyun #define MXC_CSPICTRL 0x08
40*4882a593Smuzhiyun #define MXC_CSPIINT 0x0c
41*4882a593Smuzhiyun #define MXC_RESET 0x1c
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* generic defines to abstract from the different register layouts */
44*4882a593Smuzhiyun #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
45*4882a593Smuzhiyun #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
46*4882a593Smuzhiyun #define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* The maximum bytes that a sdma BD can transfer. */
49*4882a593Smuzhiyun #define MAX_SDMA_BD_BYTES (1 << 15)
50*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_MAX_BURST 512
51*4882a593Smuzhiyun /* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
52*4882a593Smuzhiyun #define MX53_MAX_TRANSFER_BYTES 512
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun enum spi_imx_devtype {
55*4882a593Smuzhiyun IMX1_CSPI,
56*4882a593Smuzhiyun IMX21_CSPI,
57*4882a593Smuzhiyun IMX27_CSPI,
58*4882a593Smuzhiyun IMX31_CSPI,
59*4882a593Smuzhiyun IMX35_CSPI, /* CSPI on all i.mx except above */
60*4882a593Smuzhiyun IMX51_ECSPI, /* ECSPI on i.mx51 */
61*4882a593Smuzhiyun IMX53_ECSPI, /* ECSPI on i.mx53 and later */
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct spi_imx_data;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct spi_imx_devtype_data {
67*4882a593Smuzhiyun void (*intctrl)(struct spi_imx_data *, int);
68*4882a593Smuzhiyun int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
69*4882a593Smuzhiyun int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *);
70*4882a593Smuzhiyun void (*trigger)(struct spi_imx_data *);
71*4882a593Smuzhiyun int (*rx_available)(struct spi_imx_data *);
72*4882a593Smuzhiyun void (*reset)(struct spi_imx_data *);
73*4882a593Smuzhiyun void (*setup_wml)(struct spi_imx_data *);
74*4882a593Smuzhiyun void (*disable)(struct spi_imx_data *);
75*4882a593Smuzhiyun void (*disable_dma)(struct spi_imx_data *);
76*4882a593Smuzhiyun bool has_dmamode;
77*4882a593Smuzhiyun bool has_slavemode;
78*4882a593Smuzhiyun unsigned int fifo_size;
79*4882a593Smuzhiyun bool dynamic_burst;
80*4882a593Smuzhiyun enum spi_imx_devtype devtype;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct spi_imx_data {
84*4882a593Smuzhiyun struct spi_bitbang bitbang;
85*4882a593Smuzhiyun struct device *dev;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct completion xfer_done;
88*4882a593Smuzhiyun void __iomem *base;
89*4882a593Smuzhiyun unsigned long base_phys;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct clk *clk_per;
92*4882a593Smuzhiyun struct clk *clk_ipg;
93*4882a593Smuzhiyun unsigned long spi_clk;
94*4882a593Smuzhiyun unsigned int spi_bus_clk;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun unsigned int bits_per_word;
97*4882a593Smuzhiyun unsigned int spi_drctl;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun unsigned int count, remainder;
100*4882a593Smuzhiyun void (*tx)(struct spi_imx_data *);
101*4882a593Smuzhiyun void (*rx)(struct spi_imx_data *);
102*4882a593Smuzhiyun void *rx_buf;
103*4882a593Smuzhiyun const void *tx_buf;
104*4882a593Smuzhiyun unsigned int txfifo; /* number of words pushed in tx FIFO */
105*4882a593Smuzhiyun unsigned int dynamic_burst;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Slave mode */
108*4882a593Smuzhiyun bool slave_mode;
109*4882a593Smuzhiyun bool slave_aborted;
110*4882a593Smuzhiyun unsigned int slave_burst;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* DMA */
113*4882a593Smuzhiyun bool usedma;
114*4882a593Smuzhiyun u32 wml;
115*4882a593Smuzhiyun struct completion dma_rx_completion;
116*4882a593Smuzhiyun struct completion dma_tx_completion;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun const struct spi_imx_devtype_data *devtype_data;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
is_imx27_cspi(struct spi_imx_data * d)121*4882a593Smuzhiyun static inline int is_imx27_cspi(struct spi_imx_data *d)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return d->devtype_data->devtype == IMX27_CSPI;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
is_imx35_cspi(struct spi_imx_data * d)126*4882a593Smuzhiyun static inline int is_imx35_cspi(struct spi_imx_data *d)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun return d->devtype_data->devtype == IMX35_CSPI;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
is_imx51_ecspi(struct spi_imx_data * d)131*4882a593Smuzhiyun static inline int is_imx51_ecspi(struct spi_imx_data *d)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun return d->devtype_data->devtype == IMX51_ECSPI;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
is_imx53_ecspi(struct spi_imx_data * d)136*4882a593Smuzhiyun static inline int is_imx53_ecspi(struct spi_imx_data *d)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return d->devtype_data->devtype == IMX53_ECSPI;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define MXC_SPI_BUF_RX(type) \
142*4882a593Smuzhiyun static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
143*4882a593Smuzhiyun { \
144*4882a593Smuzhiyun unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
145*4882a593Smuzhiyun \
146*4882a593Smuzhiyun if (spi_imx->rx_buf) { \
147*4882a593Smuzhiyun *(type *)spi_imx->rx_buf = val; \
148*4882a593Smuzhiyun spi_imx->rx_buf += sizeof(type); \
149*4882a593Smuzhiyun } \
150*4882a593Smuzhiyun \
151*4882a593Smuzhiyun spi_imx->remainder -= sizeof(type); \
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define MXC_SPI_BUF_TX(type) \
155*4882a593Smuzhiyun static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
156*4882a593Smuzhiyun { \
157*4882a593Smuzhiyun type val = 0; \
158*4882a593Smuzhiyun \
159*4882a593Smuzhiyun if (spi_imx->tx_buf) { \
160*4882a593Smuzhiyun val = *(type *)spi_imx->tx_buf; \
161*4882a593Smuzhiyun spi_imx->tx_buf += sizeof(type); \
162*4882a593Smuzhiyun } \
163*4882a593Smuzhiyun \
164*4882a593Smuzhiyun spi_imx->count -= sizeof(type); \
165*4882a593Smuzhiyun \
166*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPITXDATA); \
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun MXC_SPI_BUF_RX(u8)
170*4882a593Smuzhiyun MXC_SPI_BUF_TX(u8)
171*4882a593Smuzhiyun MXC_SPI_BUF_RX(u16)
172*4882a593Smuzhiyun MXC_SPI_BUF_TX(u16)
173*4882a593Smuzhiyun MXC_SPI_BUF_RX(u32)
174*4882a593Smuzhiyun MXC_SPI_BUF_TX(u32)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
177*4882a593Smuzhiyun * (which is currently not the case in this driver)
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
180*4882a593Smuzhiyun 256, 384, 512, 768, 1024};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* MX21, MX27 */
spi_imx_clkdiv_1(unsigned int fin,unsigned int fspi,unsigned int max,unsigned int * fres)183*4882a593Smuzhiyun static unsigned int spi_imx_clkdiv_1(unsigned int fin,
184*4882a593Smuzhiyun unsigned int fspi, unsigned int max, unsigned int *fres)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun int i;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun for (i = 2; i < max; i++)
189*4882a593Smuzhiyun if (fspi * mxc_clkdivs[i] >= fin)
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun *fres = fin / mxc_clkdivs[i];
193*4882a593Smuzhiyun return i;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* MX1, MX31, MX35, MX51 CSPI */
spi_imx_clkdiv_2(unsigned int fin,unsigned int fspi,unsigned int * fres)197*4882a593Smuzhiyun static unsigned int spi_imx_clkdiv_2(unsigned int fin,
198*4882a593Smuzhiyun unsigned int fspi, unsigned int *fres)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun int i, div = 4;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
203*4882a593Smuzhiyun if (fspi * div >= fin)
204*4882a593Smuzhiyun goto out;
205*4882a593Smuzhiyun div <<= 1;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun out:
209*4882a593Smuzhiyun *fres = fin / div;
210*4882a593Smuzhiyun return i;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
spi_imx_bytes_per_word(const int bits_per_word)213*4882a593Smuzhiyun static int spi_imx_bytes_per_word(const int bits_per_word)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun if (bits_per_word <= 8)
216*4882a593Smuzhiyun return 1;
217*4882a593Smuzhiyun else if (bits_per_word <= 16)
218*4882a593Smuzhiyun return 2;
219*4882a593Smuzhiyun else
220*4882a593Smuzhiyun return 4;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
spi_imx_can_dma(struct spi_master * master,struct spi_device * spi,struct spi_transfer * transfer)223*4882a593Smuzhiyun static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
224*4882a593Smuzhiyun struct spi_transfer *transfer)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (!use_dma || master->fallback)
229*4882a593Smuzhiyun return false;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!master->dma_rx)
232*4882a593Smuzhiyun return false;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (spi_imx->slave_mode)
235*4882a593Smuzhiyun return false;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (transfer->len < spi_imx->devtype_data->fifo_size)
238*4882a593Smuzhiyun return false;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun spi_imx->dynamic_burst = 0;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return true;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define MX51_ECSPI_CTRL 0x08
246*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_ENABLE (1 << 0)
247*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_XCH (1 << 2)
248*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_SMC (1 << 3)
249*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
250*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
251*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
252*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
253*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
254*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_BL_OFFSET 20
255*4882a593Smuzhiyun #define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define MX51_ECSPI_CONFIG 0x0c
258*4882a593Smuzhiyun #define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
259*4882a593Smuzhiyun #define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
260*4882a593Smuzhiyun #define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
261*4882a593Smuzhiyun #define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
262*4882a593Smuzhiyun #define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define MX51_ECSPI_INT 0x10
265*4882a593Smuzhiyun #define MX51_ECSPI_INT_TEEN (1 << 0)
266*4882a593Smuzhiyun #define MX51_ECSPI_INT_RREN (1 << 3)
267*4882a593Smuzhiyun #define MX51_ECSPI_INT_RDREN (1 << 4)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define MX51_ECSPI_DMA 0x14
270*4882a593Smuzhiyun #define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
271*4882a593Smuzhiyun #define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
272*4882a593Smuzhiyun #define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun #define MX51_ECSPI_DMA_TEDEN (1 << 7)
275*4882a593Smuzhiyun #define MX51_ECSPI_DMA_RXDEN (1 << 23)
276*4882a593Smuzhiyun #define MX51_ECSPI_DMA_RXTDEN (1 << 31)
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define MX51_ECSPI_STAT 0x18
279*4882a593Smuzhiyun #define MX51_ECSPI_STAT_RR (1 << 3)
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define MX51_ECSPI_TESTREG 0x20
282*4882a593Smuzhiyun #define MX51_ECSPI_TESTREG_LBC BIT(31)
283*4882a593Smuzhiyun
spi_imx_buf_rx_swap_u32(struct spi_imx_data * spi_imx)284*4882a593Smuzhiyun static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
287*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
288*4882a593Smuzhiyun unsigned int bytes_per_word;
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (spi_imx->rx_buf) {
292*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
293*4882a593Smuzhiyun bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
294*4882a593Smuzhiyun if (bytes_per_word == 1)
295*4882a593Smuzhiyun val = cpu_to_be32(val);
296*4882a593Smuzhiyun else if (bytes_per_word == 2)
297*4882a593Smuzhiyun val = (val << 16) | (val >> 16);
298*4882a593Smuzhiyun #endif
299*4882a593Smuzhiyun *(u32 *)spi_imx->rx_buf = val;
300*4882a593Smuzhiyun spi_imx->rx_buf += sizeof(u32);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun spi_imx->remainder -= sizeof(u32);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
spi_imx_buf_rx_swap(struct spi_imx_data * spi_imx)306*4882a593Smuzhiyun static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun int unaligned;
309*4882a593Smuzhiyun u32 val;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun unaligned = spi_imx->remainder % 4;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (!unaligned) {
314*4882a593Smuzhiyun spi_imx_buf_rx_swap_u32(spi_imx);
315*4882a593Smuzhiyun return;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
319*4882a593Smuzhiyun spi_imx_buf_rx_u16(spi_imx);
320*4882a593Smuzhiyun return;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun val = readl(spi_imx->base + MXC_CSPIRXDATA);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun while (unaligned--) {
326*4882a593Smuzhiyun if (spi_imx->rx_buf) {
327*4882a593Smuzhiyun *(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
328*4882a593Smuzhiyun spi_imx->rx_buf++;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun spi_imx->remainder--;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
spi_imx_buf_tx_swap_u32(struct spi_imx_data * spi_imx)334*4882a593Smuzhiyun static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun u32 val = 0;
337*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
338*4882a593Smuzhiyun unsigned int bytes_per_word;
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (spi_imx->tx_buf) {
342*4882a593Smuzhiyun val = *(u32 *)spi_imx->tx_buf;
343*4882a593Smuzhiyun spi_imx->tx_buf += sizeof(u32);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun spi_imx->count -= sizeof(u32);
347*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
348*4882a593Smuzhiyun bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (bytes_per_word == 1)
351*4882a593Smuzhiyun val = cpu_to_be32(val);
352*4882a593Smuzhiyun else if (bytes_per_word == 2)
353*4882a593Smuzhiyun val = (val << 16) | (val >> 16);
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPITXDATA);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
spi_imx_buf_tx_swap(struct spi_imx_data * spi_imx)358*4882a593Smuzhiyun static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun int unaligned;
361*4882a593Smuzhiyun u32 val = 0;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun unaligned = spi_imx->count % 4;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (!unaligned) {
366*4882a593Smuzhiyun spi_imx_buf_tx_swap_u32(spi_imx);
367*4882a593Smuzhiyun return;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
371*4882a593Smuzhiyun spi_imx_buf_tx_u16(spi_imx);
372*4882a593Smuzhiyun return;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun while (unaligned--) {
376*4882a593Smuzhiyun if (spi_imx->tx_buf) {
377*4882a593Smuzhiyun val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
378*4882a593Smuzhiyun spi_imx->tx_buf++;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun spi_imx->count--;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPITXDATA);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
mx53_ecspi_rx_slave(struct spi_imx_data * spi_imx)386*4882a593Smuzhiyun static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (spi_imx->rx_buf) {
391*4882a593Smuzhiyun int n_bytes = spi_imx->slave_burst % sizeof(val);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (!n_bytes)
394*4882a593Smuzhiyun n_bytes = sizeof(val);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun memcpy(spi_imx->rx_buf,
397*4882a593Smuzhiyun ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun spi_imx->rx_buf += n_bytes;
400*4882a593Smuzhiyun spi_imx->slave_burst -= n_bytes;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun spi_imx->remainder -= sizeof(u32);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
mx53_ecspi_tx_slave(struct spi_imx_data * spi_imx)406*4882a593Smuzhiyun static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun u32 val = 0;
409*4882a593Smuzhiyun int n_bytes = spi_imx->count % sizeof(val);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (!n_bytes)
412*4882a593Smuzhiyun n_bytes = sizeof(val);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (spi_imx->tx_buf) {
415*4882a593Smuzhiyun memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
416*4882a593Smuzhiyun spi_imx->tx_buf, n_bytes);
417*4882a593Smuzhiyun val = cpu_to_be32(val);
418*4882a593Smuzhiyun spi_imx->tx_buf += n_bytes;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun spi_imx->count -= n_bytes;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPITXDATA);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* MX51 eCSPI */
mx51_ecspi_clkdiv(struct spi_imx_data * spi_imx,unsigned int fspi,unsigned int * fres)427*4882a593Smuzhiyun static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
428*4882a593Smuzhiyun unsigned int fspi, unsigned int *fres)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun * there are two 4-bit dividers, the pre-divider divides by
432*4882a593Smuzhiyun * $pre, the post-divider by 2^$post
433*4882a593Smuzhiyun */
434*4882a593Smuzhiyun unsigned int pre, post;
435*4882a593Smuzhiyun unsigned int fin = spi_imx->spi_clk;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun fspi = min(fspi, fin);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun post = fls(fin) - fls(fspi);
440*4882a593Smuzhiyun if (fin > fspi << post)
441*4882a593Smuzhiyun post++;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* now we have: (fin <= fspi << post) with post being minimal */
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun post = max(4U, post) - 4;
446*4882a593Smuzhiyun if (unlikely(post > 0xf)) {
447*4882a593Smuzhiyun dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
448*4882a593Smuzhiyun fspi, fin);
449*4882a593Smuzhiyun return 0xff;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun pre = DIV_ROUND_UP(fin, fspi << post) - 1;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
455*4882a593Smuzhiyun __func__, fin, fspi, post, pre);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Resulting frequency for the SCLK line. */
458*4882a593Smuzhiyun *fres = (fin / (pre + 1)) >> post;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
461*4882a593Smuzhiyun (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
mx51_ecspi_intctrl(struct spi_imx_data * spi_imx,int enable)464*4882a593Smuzhiyun static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun unsigned val = 0;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (enable & MXC_INT_TE)
469*4882a593Smuzhiyun val |= MX51_ECSPI_INT_TEEN;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (enable & MXC_INT_RR)
472*4882a593Smuzhiyun val |= MX51_ECSPI_INT_RREN;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (enable & MXC_INT_RDR)
475*4882a593Smuzhiyun val |= MX51_ECSPI_INT_RDREN;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun writel(val, spi_imx->base + MX51_ECSPI_INT);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
mx51_ecspi_trigger(struct spi_imx_data * spi_imx)480*4882a593Smuzhiyun static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun u32 reg;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
485*4882a593Smuzhiyun reg |= MX51_ECSPI_CTRL_XCH;
486*4882a593Smuzhiyun writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
mx51_disable_dma(struct spi_imx_data * spi_imx)489*4882a593Smuzhiyun static void mx51_disable_dma(struct spi_imx_data *spi_imx)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun writel(0, spi_imx->base + MX51_ECSPI_DMA);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
mx51_ecspi_disable(struct spi_imx_data * spi_imx)494*4882a593Smuzhiyun static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun u32 ctrl;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
499*4882a593Smuzhiyun ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
500*4882a593Smuzhiyun writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
mx51_ecspi_prepare_message(struct spi_imx_data * spi_imx,struct spi_message * msg)503*4882a593Smuzhiyun static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
504*4882a593Smuzhiyun struct spi_message *msg)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct spi_device *spi = msg->spi;
507*4882a593Smuzhiyun struct spi_transfer *xfer;
508*4882a593Smuzhiyun u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
509*4882a593Smuzhiyun u32 min_speed_hz = ~0U;
510*4882a593Smuzhiyun u32 testreg, delay;
511*4882a593Smuzhiyun u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* set Master or Slave mode */
514*4882a593Smuzhiyun if (spi_imx->slave_mode)
515*4882a593Smuzhiyun ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
516*4882a593Smuzhiyun else
517*4882a593Smuzhiyun ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * Enable SPI_RDY handling (falling edge/level triggered).
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun if (spi->mode & SPI_READY)
523*4882a593Smuzhiyun ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* set chip select to use */
526*4882a593Smuzhiyun ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun * The ctrl register must be written first, with the EN bit set other
530*4882a593Smuzhiyun * registers must not be written to.
531*4882a593Smuzhiyun */
532*4882a593Smuzhiyun writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
535*4882a593Smuzhiyun if (spi->mode & SPI_LOOP)
536*4882a593Smuzhiyun testreg |= MX51_ECSPI_TESTREG_LBC;
537*4882a593Smuzhiyun else
538*4882a593Smuzhiyun testreg &= ~MX51_ECSPI_TESTREG_LBC;
539*4882a593Smuzhiyun writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun * eCSPI burst completion by Chip Select signal in Slave mode
543*4882a593Smuzhiyun * is not functional for imx53 Soc, config SPI burst completed when
544*4882a593Smuzhiyun * BURST_LENGTH + 1 bits are received
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
547*4882a593Smuzhiyun cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
548*4882a593Smuzhiyun else
549*4882a593Smuzhiyun cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
552*4882a593Smuzhiyun cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
553*4882a593Smuzhiyun else
554*4882a593Smuzhiyun cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (spi->mode & SPI_CPOL) {
557*4882a593Smuzhiyun cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
558*4882a593Smuzhiyun cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
559*4882a593Smuzhiyun } else {
560*4882a593Smuzhiyun cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
561*4882a593Smuzhiyun cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
565*4882a593Smuzhiyun cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
566*4882a593Smuzhiyun else
567*4882a593Smuzhiyun cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * Wait until the changes in the configuration register CONFIGREG
573*4882a593Smuzhiyun * propagate into the hardware. It takes exactly one tick of the
574*4882a593Smuzhiyun * SCLK clock, but we will wait two SCLK clock just to be sure. The
575*4882a593Smuzhiyun * effect of the delay it takes for the hardware to apply changes
576*4882a593Smuzhiyun * is noticable if the SCLK clock run very slow. In such a case, if
577*4882a593Smuzhiyun * the polarity of SCLK should be inverted, the GPIO ChipSelect might
578*4882a593Smuzhiyun * be asserted before the SCLK polarity changes, which would disrupt
579*4882a593Smuzhiyun * the SPI communication as the device on the other end would consider
580*4882a593Smuzhiyun * the change of SCLK polarity as a clock tick already.
581*4882a593Smuzhiyun *
582*4882a593Smuzhiyun * Because spi_imx->spi_bus_clk is only set in bitbang prepare_message
583*4882a593Smuzhiyun * callback, iterate over all the transfers in spi_message, find the
584*4882a593Smuzhiyun * one with lowest bus frequency, and use that bus frequency for the
585*4882a593Smuzhiyun * delay calculation. In case all transfers have speed_hz == 0, then
586*4882a593Smuzhiyun * min_speed_hz is ~0 and the resulting delay is zero.
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun list_for_each_entry(xfer, &msg->transfers, transfer_list) {
589*4882a593Smuzhiyun if (!xfer->speed_hz)
590*4882a593Smuzhiyun continue;
591*4882a593Smuzhiyun min_speed_hz = min(xfer->speed_hz, min_speed_hz);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun delay = (2 * 1000000) / min_speed_hz;
595*4882a593Smuzhiyun if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
596*4882a593Smuzhiyun udelay(delay);
597*4882a593Smuzhiyun else /* SCLK is _very_ slow */
598*4882a593Smuzhiyun usleep_range(delay, delay + 10);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return 0;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
mx51_ecspi_prepare_transfer(struct spi_imx_data * spi_imx,struct spi_device * spi)603*4882a593Smuzhiyun static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
604*4882a593Smuzhiyun struct spi_device *spi)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
607*4882a593Smuzhiyun u32 clk;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Clear BL field and set the right value */
610*4882a593Smuzhiyun ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
611*4882a593Smuzhiyun if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
612*4882a593Smuzhiyun ctrl |= (spi_imx->slave_burst * 8 - 1)
613*4882a593Smuzhiyun << MX51_ECSPI_CTRL_BL_OFFSET;
614*4882a593Smuzhiyun else
615*4882a593Smuzhiyun ctrl |= (spi_imx->bits_per_word - 1)
616*4882a593Smuzhiyun << MX51_ECSPI_CTRL_BL_OFFSET;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* set clock speed */
619*4882a593Smuzhiyun ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
620*4882a593Smuzhiyun 0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
621*4882a593Smuzhiyun ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->spi_bus_clk, &clk);
622*4882a593Smuzhiyun spi_imx->spi_bus_clk = clk;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (spi_imx->usedma)
625*4882a593Smuzhiyun ctrl |= MX51_ECSPI_CTRL_SMC;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return 0;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
mx51_setup_wml(struct spi_imx_data * spi_imx)632*4882a593Smuzhiyun static void mx51_setup_wml(struct spi_imx_data *spi_imx)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun /*
635*4882a593Smuzhiyun * Configure the DMA register: setup the watermark
636*4882a593Smuzhiyun * and enable DMA request.
637*4882a593Smuzhiyun */
638*4882a593Smuzhiyun writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
639*4882a593Smuzhiyun MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
640*4882a593Smuzhiyun MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
641*4882a593Smuzhiyun MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
642*4882a593Smuzhiyun MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
mx51_ecspi_rx_available(struct spi_imx_data * spi_imx)645*4882a593Smuzhiyun static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
mx51_ecspi_reset(struct spi_imx_data * spi_imx)650*4882a593Smuzhiyun static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun /* drain receive buffer */
653*4882a593Smuzhiyun while (mx51_ecspi_rx_available(spi_imx))
654*4882a593Smuzhiyun readl(spi_imx->base + MXC_CSPIRXDATA);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun #define MX31_INTREG_TEEN (1 << 0)
658*4882a593Smuzhiyun #define MX31_INTREG_RREN (1 << 3)
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun #define MX31_CSPICTRL_ENABLE (1 << 0)
661*4882a593Smuzhiyun #define MX31_CSPICTRL_MASTER (1 << 1)
662*4882a593Smuzhiyun #define MX31_CSPICTRL_XCH (1 << 2)
663*4882a593Smuzhiyun #define MX31_CSPICTRL_SMC (1 << 3)
664*4882a593Smuzhiyun #define MX31_CSPICTRL_POL (1 << 4)
665*4882a593Smuzhiyun #define MX31_CSPICTRL_PHA (1 << 5)
666*4882a593Smuzhiyun #define MX31_CSPICTRL_SSCTL (1 << 6)
667*4882a593Smuzhiyun #define MX31_CSPICTRL_SSPOL (1 << 7)
668*4882a593Smuzhiyun #define MX31_CSPICTRL_BC_SHIFT 8
669*4882a593Smuzhiyun #define MX35_CSPICTRL_BL_SHIFT 20
670*4882a593Smuzhiyun #define MX31_CSPICTRL_CS_SHIFT 24
671*4882a593Smuzhiyun #define MX35_CSPICTRL_CS_SHIFT 12
672*4882a593Smuzhiyun #define MX31_CSPICTRL_DR_SHIFT 16
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun #define MX31_CSPI_DMAREG 0x10
675*4882a593Smuzhiyun #define MX31_DMAREG_RH_DEN (1<<4)
676*4882a593Smuzhiyun #define MX31_DMAREG_TH_DEN (1<<1)
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun #define MX31_CSPISTATUS 0x14
679*4882a593Smuzhiyun #define MX31_STATUS_RR (1 << 3)
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun #define MX31_CSPI_TESTREG 0x1C
682*4882a593Smuzhiyun #define MX31_TEST_LBC (1 << 14)
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* These functions also work for the i.MX35, but be aware that
685*4882a593Smuzhiyun * the i.MX35 has a slightly different register layout for bits
686*4882a593Smuzhiyun * we do not use here.
687*4882a593Smuzhiyun */
mx31_intctrl(struct spi_imx_data * spi_imx,int enable)688*4882a593Smuzhiyun static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun unsigned int val = 0;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (enable & MXC_INT_TE)
693*4882a593Smuzhiyun val |= MX31_INTREG_TEEN;
694*4882a593Smuzhiyun if (enable & MXC_INT_RR)
695*4882a593Smuzhiyun val |= MX31_INTREG_RREN;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPIINT);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
mx31_trigger(struct spi_imx_data * spi_imx)700*4882a593Smuzhiyun static void mx31_trigger(struct spi_imx_data *spi_imx)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun unsigned int reg;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun reg = readl(spi_imx->base + MXC_CSPICTRL);
705*4882a593Smuzhiyun reg |= MX31_CSPICTRL_XCH;
706*4882a593Smuzhiyun writel(reg, spi_imx->base + MXC_CSPICTRL);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
mx31_prepare_message(struct spi_imx_data * spi_imx,struct spi_message * msg)709*4882a593Smuzhiyun static int mx31_prepare_message(struct spi_imx_data *spi_imx,
710*4882a593Smuzhiyun struct spi_message *msg)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
mx31_prepare_transfer(struct spi_imx_data * spi_imx,struct spi_device * spi)715*4882a593Smuzhiyun static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
716*4882a593Smuzhiyun struct spi_device *spi)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
719*4882a593Smuzhiyun unsigned int clk;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->spi_bus_clk, &clk) <<
722*4882a593Smuzhiyun MX31_CSPICTRL_DR_SHIFT;
723*4882a593Smuzhiyun spi_imx->spi_bus_clk = clk;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (is_imx35_cspi(spi_imx)) {
726*4882a593Smuzhiyun reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
727*4882a593Smuzhiyun reg |= MX31_CSPICTRL_SSCTL;
728*4882a593Smuzhiyun } else {
729*4882a593Smuzhiyun reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
733*4882a593Smuzhiyun reg |= MX31_CSPICTRL_PHA;
734*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
735*4882a593Smuzhiyun reg |= MX31_CSPICTRL_POL;
736*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
737*4882a593Smuzhiyun reg |= MX31_CSPICTRL_SSPOL;
738*4882a593Smuzhiyun if (!spi->cs_gpiod)
739*4882a593Smuzhiyun reg |= (spi->chip_select) <<
740*4882a593Smuzhiyun (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
741*4882a593Smuzhiyun MX31_CSPICTRL_CS_SHIFT);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (spi_imx->usedma)
744*4882a593Smuzhiyun reg |= MX31_CSPICTRL_SMC;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun writel(reg, spi_imx->base + MXC_CSPICTRL);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
749*4882a593Smuzhiyun if (spi->mode & SPI_LOOP)
750*4882a593Smuzhiyun reg |= MX31_TEST_LBC;
751*4882a593Smuzhiyun else
752*4882a593Smuzhiyun reg &= ~MX31_TEST_LBC;
753*4882a593Smuzhiyun writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (spi_imx->usedma) {
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * configure DMA requests when RXFIFO is half full and
758*4882a593Smuzhiyun * when TXFIFO is half empty
759*4882a593Smuzhiyun */
760*4882a593Smuzhiyun writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
761*4882a593Smuzhiyun spi_imx->base + MX31_CSPI_DMAREG);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
mx31_rx_available(struct spi_imx_data * spi_imx)767*4882a593Smuzhiyun static int mx31_rx_available(struct spi_imx_data *spi_imx)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
mx31_reset(struct spi_imx_data * spi_imx)772*4882a593Smuzhiyun static void mx31_reset(struct spi_imx_data *spi_imx)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun /* drain receive buffer */
775*4882a593Smuzhiyun while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
776*4882a593Smuzhiyun readl(spi_imx->base + MXC_CSPIRXDATA);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun #define MX21_INTREG_RR (1 << 4)
780*4882a593Smuzhiyun #define MX21_INTREG_TEEN (1 << 9)
781*4882a593Smuzhiyun #define MX21_INTREG_RREN (1 << 13)
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun #define MX21_CSPICTRL_POL (1 << 5)
784*4882a593Smuzhiyun #define MX21_CSPICTRL_PHA (1 << 6)
785*4882a593Smuzhiyun #define MX21_CSPICTRL_SSPOL (1 << 8)
786*4882a593Smuzhiyun #define MX21_CSPICTRL_XCH (1 << 9)
787*4882a593Smuzhiyun #define MX21_CSPICTRL_ENABLE (1 << 10)
788*4882a593Smuzhiyun #define MX21_CSPICTRL_MASTER (1 << 11)
789*4882a593Smuzhiyun #define MX21_CSPICTRL_DR_SHIFT 14
790*4882a593Smuzhiyun #define MX21_CSPICTRL_CS_SHIFT 19
791*4882a593Smuzhiyun
mx21_intctrl(struct spi_imx_data * spi_imx,int enable)792*4882a593Smuzhiyun static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun unsigned int val = 0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (enable & MXC_INT_TE)
797*4882a593Smuzhiyun val |= MX21_INTREG_TEEN;
798*4882a593Smuzhiyun if (enable & MXC_INT_RR)
799*4882a593Smuzhiyun val |= MX21_INTREG_RREN;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPIINT);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
mx21_trigger(struct spi_imx_data * spi_imx)804*4882a593Smuzhiyun static void mx21_trigger(struct spi_imx_data *spi_imx)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun unsigned int reg;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun reg = readl(spi_imx->base + MXC_CSPICTRL);
809*4882a593Smuzhiyun reg |= MX21_CSPICTRL_XCH;
810*4882a593Smuzhiyun writel(reg, spi_imx->base + MXC_CSPICTRL);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
mx21_prepare_message(struct spi_imx_data * spi_imx,struct spi_message * msg)813*4882a593Smuzhiyun static int mx21_prepare_message(struct spi_imx_data *spi_imx,
814*4882a593Smuzhiyun struct spi_message *msg)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
mx21_prepare_transfer(struct spi_imx_data * spi_imx,struct spi_device * spi)819*4882a593Smuzhiyun static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
820*4882a593Smuzhiyun struct spi_device *spi)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
823*4882a593Smuzhiyun unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
824*4882a593Smuzhiyun unsigned int clk;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->spi_bus_clk, max, &clk)
827*4882a593Smuzhiyun << MX21_CSPICTRL_DR_SHIFT;
828*4882a593Smuzhiyun spi_imx->spi_bus_clk = clk;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun reg |= spi_imx->bits_per_word - 1;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
833*4882a593Smuzhiyun reg |= MX21_CSPICTRL_PHA;
834*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
835*4882a593Smuzhiyun reg |= MX21_CSPICTRL_POL;
836*4882a593Smuzhiyun if (spi->mode & SPI_CS_HIGH)
837*4882a593Smuzhiyun reg |= MX21_CSPICTRL_SSPOL;
838*4882a593Smuzhiyun if (!spi->cs_gpiod)
839*4882a593Smuzhiyun reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun writel(reg, spi_imx->base + MXC_CSPICTRL);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
mx21_rx_available(struct spi_imx_data * spi_imx)846*4882a593Smuzhiyun static int mx21_rx_available(struct spi_imx_data *spi_imx)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
mx21_reset(struct spi_imx_data * spi_imx)851*4882a593Smuzhiyun static void mx21_reset(struct spi_imx_data *spi_imx)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun writel(1, spi_imx->base + MXC_RESET);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun #define MX1_INTREG_RR (1 << 3)
857*4882a593Smuzhiyun #define MX1_INTREG_TEEN (1 << 8)
858*4882a593Smuzhiyun #define MX1_INTREG_RREN (1 << 11)
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun #define MX1_CSPICTRL_POL (1 << 4)
861*4882a593Smuzhiyun #define MX1_CSPICTRL_PHA (1 << 5)
862*4882a593Smuzhiyun #define MX1_CSPICTRL_XCH (1 << 8)
863*4882a593Smuzhiyun #define MX1_CSPICTRL_ENABLE (1 << 9)
864*4882a593Smuzhiyun #define MX1_CSPICTRL_MASTER (1 << 10)
865*4882a593Smuzhiyun #define MX1_CSPICTRL_DR_SHIFT 13
866*4882a593Smuzhiyun
mx1_intctrl(struct spi_imx_data * spi_imx,int enable)867*4882a593Smuzhiyun static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun unsigned int val = 0;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (enable & MXC_INT_TE)
872*4882a593Smuzhiyun val |= MX1_INTREG_TEEN;
873*4882a593Smuzhiyun if (enable & MXC_INT_RR)
874*4882a593Smuzhiyun val |= MX1_INTREG_RREN;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun writel(val, spi_imx->base + MXC_CSPIINT);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
mx1_trigger(struct spi_imx_data * spi_imx)879*4882a593Smuzhiyun static void mx1_trigger(struct spi_imx_data *spi_imx)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun unsigned int reg;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun reg = readl(spi_imx->base + MXC_CSPICTRL);
884*4882a593Smuzhiyun reg |= MX1_CSPICTRL_XCH;
885*4882a593Smuzhiyun writel(reg, spi_imx->base + MXC_CSPICTRL);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
mx1_prepare_message(struct spi_imx_data * spi_imx,struct spi_message * msg)888*4882a593Smuzhiyun static int mx1_prepare_message(struct spi_imx_data *spi_imx,
889*4882a593Smuzhiyun struct spi_message *msg)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
mx1_prepare_transfer(struct spi_imx_data * spi_imx,struct spi_device * spi)894*4882a593Smuzhiyun static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
895*4882a593Smuzhiyun struct spi_device *spi)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
898*4882a593Smuzhiyun unsigned int clk;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->spi_bus_clk, &clk) <<
901*4882a593Smuzhiyun MX1_CSPICTRL_DR_SHIFT;
902*4882a593Smuzhiyun spi_imx->spi_bus_clk = clk;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun reg |= spi_imx->bits_per_word - 1;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
907*4882a593Smuzhiyun reg |= MX1_CSPICTRL_PHA;
908*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
909*4882a593Smuzhiyun reg |= MX1_CSPICTRL_POL;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun writel(reg, spi_imx->base + MXC_CSPICTRL);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun return 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
mx1_rx_available(struct spi_imx_data * spi_imx)916*4882a593Smuzhiyun static int mx1_rx_available(struct spi_imx_data *spi_imx)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
mx1_reset(struct spi_imx_data * spi_imx)921*4882a593Smuzhiyun static void mx1_reset(struct spi_imx_data *spi_imx)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun writel(1, spi_imx->base + MXC_RESET);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
927*4882a593Smuzhiyun .intctrl = mx1_intctrl,
928*4882a593Smuzhiyun .prepare_message = mx1_prepare_message,
929*4882a593Smuzhiyun .prepare_transfer = mx1_prepare_transfer,
930*4882a593Smuzhiyun .trigger = mx1_trigger,
931*4882a593Smuzhiyun .rx_available = mx1_rx_available,
932*4882a593Smuzhiyun .reset = mx1_reset,
933*4882a593Smuzhiyun .fifo_size = 8,
934*4882a593Smuzhiyun .has_dmamode = false,
935*4882a593Smuzhiyun .dynamic_burst = false,
936*4882a593Smuzhiyun .has_slavemode = false,
937*4882a593Smuzhiyun .devtype = IMX1_CSPI,
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
941*4882a593Smuzhiyun .intctrl = mx21_intctrl,
942*4882a593Smuzhiyun .prepare_message = mx21_prepare_message,
943*4882a593Smuzhiyun .prepare_transfer = mx21_prepare_transfer,
944*4882a593Smuzhiyun .trigger = mx21_trigger,
945*4882a593Smuzhiyun .rx_available = mx21_rx_available,
946*4882a593Smuzhiyun .reset = mx21_reset,
947*4882a593Smuzhiyun .fifo_size = 8,
948*4882a593Smuzhiyun .has_dmamode = false,
949*4882a593Smuzhiyun .dynamic_burst = false,
950*4882a593Smuzhiyun .has_slavemode = false,
951*4882a593Smuzhiyun .devtype = IMX21_CSPI,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
955*4882a593Smuzhiyun /* i.mx27 cspi shares the functions with i.mx21 one */
956*4882a593Smuzhiyun .intctrl = mx21_intctrl,
957*4882a593Smuzhiyun .prepare_message = mx21_prepare_message,
958*4882a593Smuzhiyun .prepare_transfer = mx21_prepare_transfer,
959*4882a593Smuzhiyun .trigger = mx21_trigger,
960*4882a593Smuzhiyun .rx_available = mx21_rx_available,
961*4882a593Smuzhiyun .reset = mx21_reset,
962*4882a593Smuzhiyun .fifo_size = 8,
963*4882a593Smuzhiyun .has_dmamode = false,
964*4882a593Smuzhiyun .dynamic_burst = false,
965*4882a593Smuzhiyun .has_slavemode = false,
966*4882a593Smuzhiyun .devtype = IMX27_CSPI,
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
970*4882a593Smuzhiyun .intctrl = mx31_intctrl,
971*4882a593Smuzhiyun .prepare_message = mx31_prepare_message,
972*4882a593Smuzhiyun .prepare_transfer = mx31_prepare_transfer,
973*4882a593Smuzhiyun .trigger = mx31_trigger,
974*4882a593Smuzhiyun .rx_available = mx31_rx_available,
975*4882a593Smuzhiyun .reset = mx31_reset,
976*4882a593Smuzhiyun .fifo_size = 8,
977*4882a593Smuzhiyun .has_dmamode = false,
978*4882a593Smuzhiyun .dynamic_burst = false,
979*4882a593Smuzhiyun .has_slavemode = false,
980*4882a593Smuzhiyun .devtype = IMX31_CSPI,
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
984*4882a593Smuzhiyun /* i.mx35 and later cspi shares the functions with i.mx31 one */
985*4882a593Smuzhiyun .intctrl = mx31_intctrl,
986*4882a593Smuzhiyun .prepare_message = mx31_prepare_message,
987*4882a593Smuzhiyun .prepare_transfer = mx31_prepare_transfer,
988*4882a593Smuzhiyun .trigger = mx31_trigger,
989*4882a593Smuzhiyun .rx_available = mx31_rx_available,
990*4882a593Smuzhiyun .reset = mx31_reset,
991*4882a593Smuzhiyun .fifo_size = 8,
992*4882a593Smuzhiyun .has_dmamode = true,
993*4882a593Smuzhiyun .dynamic_burst = false,
994*4882a593Smuzhiyun .has_slavemode = false,
995*4882a593Smuzhiyun .devtype = IMX35_CSPI,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
999*4882a593Smuzhiyun .intctrl = mx51_ecspi_intctrl,
1000*4882a593Smuzhiyun .prepare_message = mx51_ecspi_prepare_message,
1001*4882a593Smuzhiyun .prepare_transfer = mx51_ecspi_prepare_transfer,
1002*4882a593Smuzhiyun .trigger = mx51_ecspi_trigger,
1003*4882a593Smuzhiyun .rx_available = mx51_ecspi_rx_available,
1004*4882a593Smuzhiyun .reset = mx51_ecspi_reset,
1005*4882a593Smuzhiyun .setup_wml = mx51_setup_wml,
1006*4882a593Smuzhiyun .disable_dma = mx51_disable_dma,
1007*4882a593Smuzhiyun .fifo_size = 64,
1008*4882a593Smuzhiyun .has_dmamode = true,
1009*4882a593Smuzhiyun .dynamic_burst = true,
1010*4882a593Smuzhiyun .has_slavemode = true,
1011*4882a593Smuzhiyun .disable = mx51_ecspi_disable,
1012*4882a593Smuzhiyun .devtype = IMX51_ECSPI,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
1016*4882a593Smuzhiyun .intctrl = mx51_ecspi_intctrl,
1017*4882a593Smuzhiyun .prepare_message = mx51_ecspi_prepare_message,
1018*4882a593Smuzhiyun .prepare_transfer = mx51_ecspi_prepare_transfer,
1019*4882a593Smuzhiyun .trigger = mx51_ecspi_trigger,
1020*4882a593Smuzhiyun .rx_available = mx51_ecspi_rx_available,
1021*4882a593Smuzhiyun .disable_dma = mx51_disable_dma,
1022*4882a593Smuzhiyun .reset = mx51_ecspi_reset,
1023*4882a593Smuzhiyun .fifo_size = 64,
1024*4882a593Smuzhiyun .has_dmamode = true,
1025*4882a593Smuzhiyun .has_slavemode = true,
1026*4882a593Smuzhiyun .disable = mx51_ecspi_disable,
1027*4882a593Smuzhiyun .devtype = IMX53_ECSPI,
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun static const struct platform_device_id spi_imx_devtype[] = {
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun .name = "imx1-cspi",
1033*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
1034*4882a593Smuzhiyun }, {
1035*4882a593Smuzhiyun .name = "imx21-cspi",
1036*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
1037*4882a593Smuzhiyun }, {
1038*4882a593Smuzhiyun .name = "imx27-cspi",
1039*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
1040*4882a593Smuzhiyun }, {
1041*4882a593Smuzhiyun .name = "imx31-cspi",
1042*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
1043*4882a593Smuzhiyun }, {
1044*4882a593Smuzhiyun .name = "imx35-cspi",
1045*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
1046*4882a593Smuzhiyun }, {
1047*4882a593Smuzhiyun .name = "imx51-ecspi",
1048*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1049*4882a593Smuzhiyun }, {
1050*4882a593Smuzhiyun .name = "imx53-ecspi",
1051*4882a593Smuzhiyun .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1052*4882a593Smuzhiyun }, {
1053*4882a593Smuzhiyun /* sentinel */
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static const struct of_device_id spi_imx_dt_ids[] = {
1058*4882a593Smuzhiyun { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
1059*4882a593Smuzhiyun { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
1060*4882a593Smuzhiyun { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
1061*4882a593Smuzhiyun { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
1062*4882a593Smuzhiyun { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
1063*4882a593Smuzhiyun { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1064*4882a593Smuzhiyun { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1065*4882a593Smuzhiyun { /* sentinel */ }
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1068*4882a593Smuzhiyun
spi_imx_set_burst_len(struct spi_imx_data * spi_imx,int n_bits)1069*4882a593Smuzhiyun static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun u32 ctrl;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
1074*4882a593Smuzhiyun ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
1075*4882a593Smuzhiyun ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
1076*4882a593Smuzhiyun writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
spi_imx_push(struct spi_imx_data * spi_imx)1079*4882a593Smuzhiyun static void spi_imx_push(struct spi_imx_data *spi_imx)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun unsigned int burst_len, fifo_words;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (spi_imx->dynamic_burst)
1084*4882a593Smuzhiyun fifo_words = 4;
1085*4882a593Smuzhiyun else
1086*4882a593Smuzhiyun fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun * Reload the FIFO when the remaining bytes to be transferred in the
1089*4882a593Smuzhiyun * current burst is 0. This only applies when bits_per_word is a
1090*4882a593Smuzhiyun * multiple of 8.
1091*4882a593Smuzhiyun */
1092*4882a593Smuzhiyun if (!spi_imx->remainder) {
1093*4882a593Smuzhiyun if (spi_imx->dynamic_burst) {
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* We need to deal unaligned data first */
1096*4882a593Smuzhiyun burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (!burst_len)
1099*4882a593Smuzhiyun burst_len = MX51_ECSPI_CTRL_MAX_BURST;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun spi_imx_set_burst_len(spi_imx, burst_len * 8);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun spi_imx->remainder = burst_len;
1104*4882a593Smuzhiyun } else {
1105*4882a593Smuzhiyun spi_imx->remainder = fifo_words;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1110*4882a593Smuzhiyun if (!spi_imx->count)
1111*4882a593Smuzhiyun break;
1112*4882a593Smuzhiyun if (spi_imx->dynamic_burst &&
1113*4882a593Smuzhiyun spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1114*4882a593Smuzhiyun fifo_words))
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun spi_imx->tx(spi_imx);
1117*4882a593Smuzhiyun spi_imx->txfifo++;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (!spi_imx->slave_mode)
1121*4882a593Smuzhiyun spi_imx->devtype_data->trigger(spi_imx);
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
spi_imx_isr(int irq,void * dev_id)1124*4882a593Smuzhiyun static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun struct spi_imx_data *spi_imx = dev_id;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun while (spi_imx->txfifo &&
1129*4882a593Smuzhiyun spi_imx->devtype_data->rx_available(spi_imx)) {
1130*4882a593Smuzhiyun spi_imx->rx(spi_imx);
1131*4882a593Smuzhiyun spi_imx->txfifo--;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (spi_imx->count) {
1135*4882a593Smuzhiyun spi_imx_push(spi_imx);
1136*4882a593Smuzhiyun return IRQ_HANDLED;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (spi_imx->txfifo) {
1140*4882a593Smuzhiyun /* No data left to push, but still waiting for rx data,
1141*4882a593Smuzhiyun * enable receive data available interrupt.
1142*4882a593Smuzhiyun */
1143*4882a593Smuzhiyun spi_imx->devtype_data->intctrl(
1144*4882a593Smuzhiyun spi_imx, MXC_INT_RR);
1145*4882a593Smuzhiyun return IRQ_HANDLED;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun spi_imx->devtype_data->intctrl(spi_imx, 0);
1149*4882a593Smuzhiyun complete(&spi_imx->xfer_done);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun return IRQ_HANDLED;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
spi_imx_dma_configure(struct spi_master * master)1154*4882a593Smuzhiyun static int spi_imx_dma_configure(struct spi_master *master)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun int ret;
1157*4882a593Smuzhiyun enum dma_slave_buswidth buswidth;
1158*4882a593Smuzhiyun struct dma_slave_config rx = {}, tx = {};
1159*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1162*4882a593Smuzhiyun case 4:
1163*4882a593Smuzhiyun buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1164*4882a593Smuzhiyun break;
1165*4882a593Smuzhiyun case 2:
1166*4882a593Smuzhiyun buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1167*4882a593Smuzhiyun break;
1168*4882a593Smuzhiyun case 1:
1169*4882a593Smuzhiyun buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1170*4882a593Smuzhiyun break;
1171*4882a593Smuzhiyun default:
1172*4882a593Smuzhiyun return -EINVAL;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun tx.direction = DMA_MEM_TO_DEV;
1176*4882a593Smuzhiyun tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1177*4882a593Smuzhiyun tx.dst_addr_width = buswidth;
1178*4882a593Smuzhiyun tx.dst_maxburst = spi_imx->wml;
1179*4882a593Smuzhiyun ret = dmaengine_slave_config(master->dma_tx, &tx);
1180*4882a593Smuzhiyun if (ret) {
1181*4882a593Smuzhiyun dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1182*4882a593Smuzhiyun return ret;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun rx.direction = DMA_DEV_TO_MEM;
1186*4882a593Smuzhiyun rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1187*4882a593Smuzhiyun rx.src_addr_width = buswidth;
1188*4882a593Smuzhiyun rx.src_maxburst = spi_imx->wml;
1189*4882a593Smuzhiyun ret = dmaengine_slave_config(master->dma_rx, &rx);
1190*4882a593Smuzhiyun if (ret) {
1191*4882a593Smuzhiyun dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1192*4882a593Smuzhiyun return ret;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
spi_imx_setupxfer(struct spi_device * spi,struct spi_transfer * t)1198*4882a593Smuzhiyun static int spi_imx_setupxfer(struct spi_device *spi,
1199*4882a593Smuzhiyun struct spi_transfer *t)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun if (!t)
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (!t->speed_hz) {
1207*4882a593Smuzhiyun if (!spi->max_speed_hz) {
1208*4882a593Smuzhiyun dev_err(&spi->dev, "no speed_hz provided!\n");
1209*4882a593Smuzhiyun return -EINVAL;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun dev_dbg(&spi->dev, "using spi->max_speed_hz!\n");
1212*4882a593Smuzhiyun spi_imx->spi_bus_clk = spi->max_speed_hz;
1213*4882a593Smuzhiyun } else
1214*4882a593Smuzhiyun spi_imx->spi_bus_clk = t->speed_hz;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun spi_imx->bits_per_word = t->bits_per_word;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /*
1219*4882a593Smuzhiyun * Initialize the functions for transfer. To transfer non byte-aligned
1220*4882a593Smuzhiyun * words, we have to use multiple word-size bursts, we can't use
1221*4882a593Smuzhiyun * dynamic_burst in that case.
1222*4882a593Smuzhiyun */
1223*4882a593Smuzhiyun if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1224*4882a593Smuzhiyun (spi_imx->bits_per_word == 8 ||
1225*4882a593Smuzhiyun spi_imx->bits_per_word == 16 ||
1226*4882a593Smuzhiyun spi_imx->bits_per_word == 32)) {
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun spi_imx->rx = spi_imx_buf_rx_swap;
1229*4882a593Smuzhiyun spi_imx->tx = spi_imx_buf_tx_swap;
1230*4882a593Smuzhiyun spi_imx->dynamic_burst = 1;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun } else {
1233*4882a593Smuzhiyun if (spi_imx->bits_per_word <= 8) {
1234*4882a593Smuzhiyun spi_imx->rx = spi_imx_buf_rx_u8;
1235*4882a593Smuzhiyun spi_imx->tx = spi_imx_buf_tx_u8;
1236*4882a593Smuzhiyun } else if (spi_imx->bits_per_word <= 16) {
1237*4882a593Smuzhiyun spi_imx->rx = spi_imx_buf_rx_u16;
1238*4882a593Smuzhiyun spi_imx->tx = spi_imx_buf_tx_u16;
1239*4882a593Smuzhiyun } else {
1240*4882a593Smuzhiyun spi_imx->rx = spi_imx_buf_rx_u32;
1241*4882a593Smuzhiyun spi_imx->tx = spi_imx_buf_tx_u32;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun spi_imx->dynamic_burst = 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1247*4882a593Smuzhiyun spi_imx->usedma = true;
1248*4882a593Smuzhiyun else
1249*4882a593Smuzhiyun spi_imx->usedma = false;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1252*4882a593Smuzhiyun spi_imx->rx = mx53_ecspi_rx_slave;
1253*4882a593Smuzhiyun spi_imx->tx = mx53_ecspi_tx_slave;
1254*4882a593Smuzhiyun spi_imx->slave_burst = t->len;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun spi_imx->devtype_data->prepare_transfer(spi_imx, spi);
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
spi_imx_sdma_exit(struct spi_imx_data * spi_imx)1262*4882a593Smuzhiyun static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun struct spi_master *master = spi_imx->bitbang.master;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (master->dma_rx) {
1267*4882a593Smuzhiyun dma_release_channel(master->dma_rx);
1268*4882a593Smuzhiyun master->dma_rx = NULL;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (master->dma_tx) {
1272*4882a593Smuzhiyun dma_release_channel(master->dma_tx);
1273*4882a593Smuzhiyun master->dma_tx = NULL;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
spi_imx_sdma_init(struct device * dev,struct spi_imx_data * spi_imx,struct spi_master * master)1277*4882a593Smuzhiyun static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1278*4882a593Smuzhiyun struct spi_master *master)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun int ret;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun /* use pio mode for i.mx6dl chip TKT238285 */
1283*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6dl"))
1284*4882a593Smuzhiyun return 0;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* Prepare for TX DMA: */
1289*4882a593Smuzhiyun master->dma_tx = dma_request_chan(dev, "tx");
1290*4882a593Smuzhiyun if (IS_ERR(master->dma_tx)) {
1291*4882a593Smuzhiyun ret = PTR_ERR(master->dma_tx);
1292*4882a593Smuzhiyun dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1293*4882a593Smuzhiyun master->dma_tx = NULL;
1294*4882a593Smuzhiyun goto err;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* Prepare for RX : */
1298*4882a593Smuzhiyun master->dma_rx = dma_request_chan(dev, "rx");
1299*4882a593Smuzhiyun if (IS_ERR(master->dma_rx)) {
1300*4882a593Smuzhiyun ret = PTR_ERR(master->dma_rx);
1301*4882a593Smuzhiyun dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1302*4882a593Smuzhiyun master->dma_rx = NULL;
1303*4882a593Smuzhiyun goto err;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun init_completion(&spi_imx->dma_rx_completion);
1307*4882a593Smuzhiyun init_completion(&spi_imx->dma_tx_completion);
1308*4882a593Smuzhiyun master->can_dma = spi_imx_can_dma;
1309*4882a593Smuzhiyun master->max_dma_len = MAX_SDMA_BD_BYTES;
1310*4882a593Smuzhiyun spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1311*4882a593Smuzhiyun SPI_MASTER_MUST_TX;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun return 0;
1314*4882a593Smuzhiyun err:
1315*4882a593Smuzhiyun spi_imx_sdma_exit(spi_imx);
1316*4882a593Smuzhiyun return ret;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
spi_imx_dma_rx_callback(void * cookie)1319*4882a593Smuzhiyun static void spi_imx_dma_rx_callback(void *cookie)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun complete(&spi_imx->dma_rx_completion);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
spi_imx_dma_tx_callback(void * cookie)1326*4882a593Smuzhiyun static void spi_imx_dma_tx_callback(void *cookie)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun complete(&spi_imx->dma_tx_completion);
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
spi_imx_calculate_timeout(struct spi_imx_data * spi_imx,int size)1333*4882a593Smuzhiyun static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun unsigned long timeout = 0;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* Time with actual data transfer and CS change delay related to HW */
1338*4882a593Smuzhiyun timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* Add extra second for scheduler related activities */
1341*4882a593Smuzhiyun timeout += 1;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /* Double calculated timeout */
1344*4882a593Smuzhiyun return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
spi_imx_dma_transfer(struct spi_imx_data * spi_imx,struct spi_transfer * transfer)1347*4882a593Smuzhiyun static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1348*4882a593Smuzhiyun struct spi_transfer *transfer)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1351*4882a593Smuzhiyun unsigned long transfer_timeout;
1352*4882a593Smuzhiyun unsigned long timeout;
1353*4882a593Smuzhiyun struct spi_master *master = spi_imx->bitbang.master;
1354*4882a593Smuzhiyun struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1355*4882a593Smuzhiyun struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
1356*4882a593Smuzhiyun unsigned int bytes_per_word, i;
1357*4882a593Smuzhiyun int ret;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /* Get the right burst length from the last sg to ensure no tail data */
1360*4882a593Smuzhiyun bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
1361*4882a593Smuzhiyun for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
1362*4882a593Smuzhiyun if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
1363*4882a593Smuzhiyun break;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun /* Use 1 as wml in case no available burst length got */
1366*4882a593Smuzhiyun if (i == 0)
1367*4882a593Smuzhiyun i = 1;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun spi_imx->wml = i;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun ret = spi_imx_dma_configure(master);
1372*4882a593Smuzhiyun if (ret)
1373*4882a593Smuzhiyun goto dma_failure_no_start;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun if (!spi_imx->devtype_data->setup_wml) {
1376*4882a593Smuzhiyun dev_err(spi_imx->dev, "No setup_wml()?\n");
1377*4882a593Smuzhiyun ret = -EINVAL;
1378*4882a593Smuzhiyun goto dma_failure_no_start;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun spi_imx->devtype_data->setup_wml(spi_imx);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /*
1383*4882a593Smuzhiyun * The TX DMA setup starts the transfer, so make sure RX is configured
1384*4882a593Smuzhiyun * before TX.
1385*4882a593Smuzhiyun */
1386*4882a593Smuzhiyun desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1387*4882a593Smuzhiyun rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1388*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1389*4882a593Smuzhiyun if (!desc_rx) {
1390*4882a593Smuzhiyun ret = -EINVAL;
1391*4882a593Smuzhiyun goto dma_failure_no_start;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun desc_rx->callback = spi_imx_dma_rx_callback;
1395*4882a593Smuzhiyun desc_rx->callback_param = (void *)spi_imx;
1396*4882a593Smuzhiyun dmaengine_submit(desc_rx);
1397*4882a593Smuzhiyun reinit_completion(&spi_imx->dma_rx_completion);
1398*4882a593Smuzhiyun dma_async_issue_pending(master->dma_rx);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1401*4882a593Smuzhiyun tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1402*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1403*4882a593Smuzhiyun if (!desc_tx) {
1404*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_tx);
1405*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_rx);
1406*4882a593Smuzhiyun return -EINVAL;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun desc_tx->callback = spi_imx_dma_tx_callback;
1410*4882a593Smuzhiyun desc_tx->callback_param = (void *)spi_imx;
1411*4882a593Smuzhiyun dmaengine_submit(desc_tx);
1412*4882a593Smuzhiyun reinit_completion(&spi_imx->dma_tx_completion);
1413*4882a593Smuzhiyun dma_async_issue_pending(master->dma_tx);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Wait SDMA to finish the data transfer.*/
1418*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1419*4882a593Smuzhiyun transfer_timeout);
1420*4882a593Smuzhiyun if (!timeout) {
1421*4882a593Smuzhiyun dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
1422*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_tx);
1423*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_rx);
1424*4882a593Smuzhiyun return -ETIMEDOUT;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1428*4882a593Smuzhiyun transfer_timeout);
1429*4882a593Smuzhiyun if (!timeout) {
1430*4882a593Smuzhiyun dev_err(&master->dev, "I/O Error in DMA RX\n");
1431*4882a593Smuzhiyun spi_imx->devtype_data->reset(spi_imx);
1432*4882a593Smuzhiyun dmaengine_terminate_all(master->dma_rx);
1433*4882a593Smuzhiyun return -ETIMEDOUT;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun return transfer->len;
1437*4882a593Smuzhiyun /* fallback to pio */
1438*4882a593Smuzhiyun dma_failure_no_start:
1439*4882a593Smuzhiyun transfer->error |= SPI_TRANS_FAIL_NO_START;
1440*4882a593Smuzhiyun return ret;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
spi_imx_pio_transfer(struct spi_device * spi,struct spi_transfer * transfer)1443*4882a593Smuzhiyun static int spi_imx_pio_transfer(struct spi_device *spi,
1444*4882a593Smuzhiyun struct spi_transfer *transfer)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1447*4882a593Smuzhiyun unsigned long transfer_timeout;
1448*4882a593Smuzhiyun unsigned long timeout;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun spi_imx->tx_buf = transfer->tx_buf;
1451*4882a593Smuzhiyun spi_imx->rx_buf = transfer->rx_buf;
1452*4882a593Smuzhiyun spi_imx->count = transfer->len;
1453*4882a593Smuzhiyun spi_imx->txfifo = 0;
1454*4882a593Smuzhiyun spi_imx->remainder = 0;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun reinit_completion(&spi_imx->xfer_done);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun spi_imx_push(spi_imx);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1465*4882a593Smuzhiyun transfer_timeout);
1466*4882a593Smuzhiyun if (!timeout) {
1467*4882a593Smuzhiyun dev_err(&spi->dev, "I/O Error in PIO\n");
1468*4882a593Smuzhiyun spi_imx->devtype_data->reset(spi_imx);
1469*4882a593Smuzhiyun return -ETIMEDOUT;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun return transfer->len;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
spi_imx_pio_transfer_slave(struct spi_device * spi,struct spi_transfer * transfer)1475*4882a593Smuzhiyun static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1476*4882a593Smuzhiyun struct spi_transfer *transfer)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1479*4882a593Smuzhiyun int ret = transfer->len;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (is_imx53_ecspi(spi_imx) &&
1482*4882a593Smuzhiyun transfer->len > MX53_MAX_TRANSFER_BYTES) {
1483*4882a593Smuzhiyun dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1484*4882a593Smuzhiyun MX53_MAX_TRANSFER_BYTES);
1485*4882a593Smuzhiyun return -EMSGSIZE;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun spi_imx->tx_buf = transfer->tx_buf;
1489*4882a593Smuzhiyun spi_imx->rx_buf = transfer->rx_buf;
1490*4882a593Smuzhiyun spi_imx->count = transfer->len;
1491*4882a593Smuzhiyun spi_imx->txfifo = 0;
1492*4882a593Smuzhiyun spi_imx->remainder = 0;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun reinit_completion(&spi_imx->xfer_done);
1495*4882a593Smuzhiyun spi_imx->slave_aborted = false;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun spi_imx_push(spi_imx);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1502*4882a593Smuzhiyun spi_imx->slave_aborted) {
1503*4882a593Smuzhiyun dev_dbg(&spi->dev, "interrupted\n");
1504*4882a593Smuzhiyun ret = -EINTR;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* ecspi has a HW issue when works in Slave mode,
1508*4882a593Smuzhiyun * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1509*4882a593Smuzhiyun * ECSPI_TXDATA keeps shift out the last word data,
1510*4882a593Smuzhiyun * so we have to disable ECSPI when in slave mode after the
1511*4882a593Smuzhiyun * transfer completes
1512*4882a593Smuzhiyun */
1513*4882a593Smuzhiyun if (spi_imx->devtype_data->disable)
1514*4882a593Smuzhiyun spi_imx->devtype_data->disable(spi_imx);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun return ret;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
spi_imx_transfer(struct spi_device * spi,struct spi_transfer * transfer)1519*4882a593Smuzhiyun static int spi_imx_transfer(struct spi_device *spi,
1520*4882a593Smuzhiyun struct spi_transfer *transfer)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun transfer->effective_speed_hz = spi_imx->spi_bus_clk;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun /* flush rxfifo before transfer */
1527*4882a593Smuzhiyun while (spi_imx->devtype_data->rx_available(spi_imx))
1528*4882a593Smuzhiyun readl(spi_imx->base + MXC_CSPIRXDATA);
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun if (spi_imx->slave_mode)
1531*4882a593Smuzhiyun return spi_imx_pio_transfer_slave(spi, transfer);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (spi_imx->usedma)
1534*4882a593Smuzhiyun return spi_imx_dma_transfer(spi_imx, transfer);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun return spi_imx_pio_transfer(spi, transfer);
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
spi_imx_setup(struct spi_device * spi)1539*4882a593Smuzhiyun static int spi_imx_setup(struct spi_device *spi)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1542*4882a593Smuzhiyun spi->mode, spi->bits_per_word, spi->max_speed_hz);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun return 0;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
spi_imx_cleanup(struct spi_device * spi)1547*4882a593Smuzhiyun static void spi_imx_cleanup(struct spi_device *spi)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun static int
spi_imx_prepare_message(struct spi_master * master,struct spi_message * msg)1552*4882a593Smuzhiyun spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1555*4882a593Smuzhiyun int ret;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun ret = pm_runtime_get_sync(spi_imx->dev);
1558*4882a593Smuzhiyun if (ret < 0) {
1559*4882a593Smuzhiyun pm_runtime_put_noidle(spi_imx->dev);
1560*4882a593Smuzhiyun dev_err(spi_imx->dev, "failed to enable clock\n");
1561*4882a593Smuzhiyun return ret;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
1565*4882a593Smuzhiyun if (ret) {
1566*4882a593Smuzhiyun pm_runtime_mark_last_busy(spi_imx->dev);
1567*4882a593Smuzhiyun pm_runtime_put_autosuspend(spi_imx->dev);
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun return ret;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun static int
spi_imx_unprepare_message(struct spi_master * master,struct spi_message * msg)1574*4882a593Smuzhiyun spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun pm_runtime_mark_last_busy(spi_imx->dev);
1579*4882a593Smuzhiyun pm_runtime_put_autosuspend(spi_imx->dev);
1580*4882a593Smuzhiyun return 0;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
spi_imx_slave_abort(struct spi_master * master)1583*4882a593Smuzhiyun static int spi_imx_slave_abort(struct spi_master *master)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun spi_imx->slave_aborted = true;
1588*4882a593Smuzhiyun complete(&spi_imx->xfer_done);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun return 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
spi_imx_probe(struct platform_device * pdev)1593*4882a593Smuzhiyun static int spi_imx_probe(struct platform_device *pdev)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1596*4882a593Smuzhiyun const struct of_device_id *of_id =
1597*4882a593Smuzhiyun of_match_device(spi_imx_dt_ids, &pdev->dev);
1598*4882a593Smuzhiyun struct spi_master *master;
1599*4882a593Smuzhiyun struct spi_imx_data *spi_imx;
1600*4882a593Smuzhiyun struct resource *res;
1601*4882a593Smuzhiyun int ret, irq, spi_drctl;
1602*4882a593Smuzhiyun const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1603*4882a593Smuzhiyun (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1604*4882a593Smuzhiyun bool slave_mode;
1605*4882a593Smuzhiyun u32 val;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun slave_mode = devtype_data->has_slavemode &&
1608*4882a593Smuzhiyun of_property_read_bool(np, "spi-slave");
1609*4882a593Smuzhiyun if (slave_mode)
1610*4882a593Smuzhiyun master = spi_alloc_slave(&pdev->dev,
1611*4882a593Smuzhiyun sizeof(struct spi_imx_data));
1612*4882a593Smuzhiyun else
1613*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev,
1614*4882a593Smuzhiyun sizeof(struct spi_imx_data));
1615*4882a593Smuzhiyun if (!master)
1616*4882a593Smuzhiyun return -ENOMEM;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1619*4882a593Smuzhiyun if ((ret < 0) || (spi_drctl >= 0x3)) {
1620*4882a593Smuzhiyun /* '11' is reserved */
1621*4882a593Smuzhiyun spi_drctl = 0;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1627*4882a593Smuzhiyun master->bus_num = np ? -1 : pdev->id;
1628*4882a593Smuzhiyun master->use_gpio_descriptors = true;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun spi_imx = spi_master_get_devdata(master);
1631*4882a593Smuzhiyun spi_imx->bitbang.master = master;
1632*4882a593Smuzhiyun spi_imx->dev = &pdev->dev;
1633*4882a593Smuzhiyun spi_imx->slave_mode = slave_mode;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun spi_imx->devtype_data = devtype_data;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /*
1638*4882a593Smuzhiyun * Get number of chip selects from device properties. This can be
1639*4882a593Smuzhiyun * coming from device tree or boardfiles, if it is not defined,
1640*4882a593Smuzhiyun * a default value of 3 chip selects will be used, as all the legacy
1641*4882a593Smuzhiyun * board files have <= 3 chip selects.
1642*4882a593Smuzhiyun */
1643*4882a593Smuzhiyun if (!device_property_read_u32(&pdev->dev, "num-cs", &val))
1644*4882a593Smuzhiyun master->num_chipselect = val;
1645*4882a593Smuzhiyun else
1646*4882a593Smuzhiyun master->num_chipselect = 3;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1649*4882a593Smuzhiyun spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1650*4882a593Smuzhiyun spi_imx->bitbang.master->setup = spi_imx_setup;
1651*4882a593Smuzhiyun spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1652*4882a593Smuzhiyun spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1653*4882a593Smuzhiyun spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1654*4882a593Smuzhiyun spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
1655*4882a593Smuzhiyun spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1656*4882a593Smuzhiyun | SPI_NO_CS;
1657*4882a593Smuzhiyun if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1658*4882a593Smuzhiyun is_imx53_ecspi(spi_imx))
1659*4882a593Smuzhiyun spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun spi_imx->spi_drctl = spi_drctl;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun init_completion(&spi_imx->xfer_done);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1666*4882a593Smuzhiyun spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1667*4882a593Smuzhiyun if (IS_ERR(spi_imx->base)) {
1668*4882a593Smuzhiyun ret = PTR_ERR(spi_imx->base);
1669*4882a593Smuzhiyun goto out_master_put;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun spi_imx->base_phys = res->start;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1674*4882a593Smuzhiyun if (irq < 0) {
1675*4882a593Smuzhiyun ret = irq;
1676*4882a593Smuzhiyun goto out_master_put;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1680*4882a593Smuzhiyun dev_name(&pdev->dev), spi_imx);
1681*4882a593Smuzhiyun if (ret) {
1682*4882a593Smuzhiyun dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
1683*4882a593Smuzhiyun goto out_master_put;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1687*4882a593Smuzhiyun if (IS_ERR(spi_imx->clk_ipg)) {
1688*4882a593Smuzhiyun ret = PTR_ERR(spi_imx->clk_ipg);
1689*4882a593Smuzhiyun goto out_master_put;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1693*4882a593Smuzhiyun if (IS_ERR(spi_imx->clk_per)) {
1694*4882a593Smuzhiyun ret = PTR_ERR(spi_imx->clk_per);
1695*4882a593Smuzhiyun goto out_master_put;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun ret = clk_prepare_enable(spi_imx->clk_per);
1699*4882a593Smuzhiyun if (ret)
1700*4882a593Smuzhiyun goto out_master_put;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun ret = clk_prepare_enable(spi_imx->clk_ipg);
1703*4882a593Smuzhiyun if (ret)
1704*4882a593Smuzhiyun goto out_put_per;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(spi_imx->dev, MXC_RPM_TIMEOUT);
1707*4882a593Smuzhiyun pm_runtime_use_autosuspend(spi_imx->dev);
1708*4882a593Smuzhiyun pm_runtime_get_noresume(spi_imx->dev);
1709*4882a593Smuzhiyun pm_runtime_set_active(spi_imx->dev);
1710*4882a593Smuzhiyun pm_runtime_enable(spi_imx->dev);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
1713*4882a593Smuzhiyun /*
1714*4882a593Smuzhiyun * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1715*4882a593Smuzhiyun * if validated on other chips.
1716*4882a593Smuzhiyun */
1717*4882a593Smuzhiyun if (spi_imx->devtype_data->has_dmamode) {
1718*4882a593Smuzhiyun ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1719*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
1720*4882a593Smuzhiyun goto out_runtime_pm_put;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun if (ret < 0)
1723*4882a593Smuzhiyun dev_dbg(&pdev->dev, "dma setup error %d, use pio\n",
1724*4882a593Smuzhiyun ret);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun spi_imx->devtype_data->reset(spi_imx);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun spi_imx->devtype_data->intctrl(spi_imx, 0);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun master->dev.of_node = pdev->dev.of_node;
1732*4882a593Smuzhiyun ret = spi_bitbang_start(&spi_imx->bitbang);
1733*4882a593Smuzhiyun if (ret) {
1734*4882a593Smuzhiyun dev_err_probe(&pdev->dev, ret, "bitbang start failed\n");
1735*4882a593Smuzhiyun goto out_bitbang_start;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun pm_runtime_mark_last_busy(spi_imx->dev);
1739*4882a593Smuzhiyun pm_runtime_put_autosuspend(spi_imx->dev);
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun return ret;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun out_bitbang_start:
1744*4882a593Smuzhiyun if (spi_imx->devtype_data->has_dmamode)
1745*4882a593Smuzhiyun spi_imx_sdma_exit(spi_imx);
1746*4882a593Smuzhiyun out_runtime_pm_put:
1747*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(spi_imx->dev);
1748*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
1749*4882a593Smuzhiyun pm_runtime_disable(spi_imx->dev);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun clk_disable_unprepare(spi_imx->clk_ipg);
1752*4882a593Smuzhiyun out_put_per:
1753*4882a593Smuzhiyun clk_disable_unprepare(spi_imx->clk_per);
1754*4882a593Smuzhiyun out_master_put:
1755*4882a593Smuzhiyun spi_master_put(master);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun return ret;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
spi_imx_remove(struct platform_device * pdev)1760*4882a593Smuzhiyun static int spi_imx_remove(struct platform_device *pdev)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun struct spi_master *master = platform_get_drvdata(pdev);
1763*4882a593Smuzhiyun struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1764*4882a593Smuzhiyun int ret;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun spi_bitbang_stop(&spi_imx->bitbang);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun ret = pm_runtime_get_sync(spi_imx->dev);
1769*4882a593Smuzhiyun if (ret < 0) {
1770*4882a593Smuzhiyun pm_runtime_put_noidle(spi_imx->dev);
1771*4882a593Smuzhiyun dev_err(spi_imx->dev, "failed to enable clock\n");
1772*4882a593Smuzhiyun return ret;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun writel(0, spi_imx->base + MXC_CSPICTRL);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(spi_imx->dev);
1778*4882a593Smuzhiyun pm_runtime_put_sync(spi_imx->dev);
1779*4882a593Smuzhiyun pm_runtime_disable(spi_imx->dev);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun spi_imx_sdma_exit(spi_imx);
1782*4882a593Smuzhiyun spi_master_put(master);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun return 0;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
spi_imx_runtime_resume(struct device * dev)1787*4882a593Smuzhiyun static int __maybe_unused spi_imx_runtime_resume(struct device *dev)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
1790*4882a593Smuzhiyun struct spi_imx_data *spi_imx;
1791*4882a593Smuzhiyun int ret;
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun spi_imx = spi_master_get_devdata(master);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun ret = clk_prepare_enable(spi_imx->clk_per);
1796*4882a593Smuzhiyun if (ret)
1797*4882a593Smuzhiyun return ret;
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun ret = clk_prepare_enable(spi_imx->clk_ipg);
1800*4882a593Smuzhiyun if (ret) {
1801*4882a593Smuzhiyun clk_disable_unprepare(spi_imx->clk_per);
1802*4882a593Smuzhiyun return ret;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun return 0;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun
spi_imx_runtime_suspend(struct device * dev)1808*4882a593Smuzhiyun static int __maybe_unused spi_imx_runtime_suspend(struct device *dev)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
1811*4882a593Smuzhiyun struct spi_imx_data *spi_imx;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun spi_imx = spi_master_get_devdata(master);
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun clk_disable_unprepare(spi_imx->clk_per);
1816*4882a593Smuzhiyun clk_disable_unprepare(spi_imx->clk_ipg);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun return 0;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
spi_imx_suspend(struct device * dev)1821*4882a593Smuzhiyun static int __maybe_unused spi_imx_suspend(struct device *dev)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun pinctrl_pm_select_sleep_state(dev);
1824*4882a593Smuzhiyun return 0;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
spi_imx_resume(struct device * dev)1827*4882a593Smuzhiyun static int __maybe_unused spi_imx_resume(struct device *dev)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun pinctrl_pm_select_default_state(dev);
1830*4882a593Smuzhiyun return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun static const struct dev_pm_ops imx_spi_pm = {
1834*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(spi_imx_runtime_suspend,
1835*4882a593Smuzhiyun spi_imx_runtime_resume, NULL)
1836*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(spi_imx_suspend, spi_imx_resume)
1837*4882a593Smuzhiyun };
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun static struct platform_driver spi_imx_driver = {
1840*4882a593Smuzhiyun .driver = {
1841*4882a593Smuzhiyun .name = DRIVER_NAME,
1842*4882a593Smuzhiyun .of_match_table = spi_imx_dt_ids,
1843*4882a593Smuzhiyun .pm = &imx_spi_pm,
1844*4882a593Smuzhiyun },
1845*4882a593Smuzhiyun .id_table = spi_imx_devtype,
1846*4882a593Smuzhiyun .probe = spi_imx_probe,
1847*4882a593Smuzhiyun .remove = spi_imx_remove,
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun module_platform_driver(spi_imx_driver);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun MODULE_DESCRIPTION("SPI Controller driver");
1852*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1853*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1854*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
1855