xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-hisi-sfc-v3xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // HiSilicon SPI NOR V3XX Flash Controller Driver for hi16xx chipsets
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2019 HiSilicon Technologies Co., Ltd.
6*4882a593Smuzhiyun // Author: John Garry <john.garry@huawei.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/acpi.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/completion.h>
11*4882a593Smuzhiyun #include <linux/dmi.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define HISI_SFC_V3XX_VERSION (0x1f8)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define HISI_SFC_V3XX_RAW_INT_STAT (0x120)
23*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_STAT (0x124)
24*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_MASK (0x128)
25*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_CLR (0x12c)
26*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG (0x300)
27*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_DATA_CNT_OFF 9
28*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_RW_MSK BIT(8)
29*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_DATA_EN_MSK BIT(7)
30*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_DUMMY_CNT_OFF 4
31*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_ADDR_EN_MSK BIT(3)
32*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_CS_SEL_OFF 1
33*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_CFG_START_MSK BIT(0)
34*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_INS (0x308)
35*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_ADDR (0x30c)
36*4882a593Smuzhiyun #define HISI_SFC_V3XX_CMD_DATABUF0 (0x400)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Common definition of interrupt bit masks */
39*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_MASK_ALL (0x1ff)	/* all the masks */
40*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_MASK_CPLT BIT(0)	/* command execution complete */
41*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_MASK_PP_ERR BIT(2)	/* page progrom error */
42*4882a593Smuzhiyun #define HISI_SFC_V3XX_INT_MASK_IACCES BIT(5)	/* error visiting inaccessible/
43*4882a593Smuzhiyun 						 * protected address
44*4882a593Smuzhiyun 						 */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* IO Mode definition in HISI_SFC_V3XX_CMD_CFG */
47*4882a593Smuzhiyun #define HISI_SFC_V3XX_STD (0 << 17)
48*4882a593Smuzhiyun #define HISI_SFC_V3XX_DIDO (1 << 17)
49*4882a593Smuzhiyun #define HISI_SFC_V3XX_DIO (2 << 17)
50*4882a593Smuzhiyun #define HISI_SFC_V3XX_FULL_DIO (3 << 17)
51*4882a593Smuzhiyun #define HISI_SFC_V3XX_QIQO (5 << 17)
52*4882a593Smuzhiyun #define HISI_SFC_V3XX_QIO (6 << 17)
53*4882a593Smuzhiyun #define HISI_SFC_V3XX_FULL_QIO (7 << 17)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * The IO modes lookup table. hisi_sfc_v3xx_io_modes[(z - 1) / 2][y / 2][x / 2]
57*4882a593Smuzhiyun  * stands for x-y-z mode, as described in SFDP terminology. -EIO indicates
58*4882a593Smuzhiyun  * an invalid mode.
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun static const int hisi_sfc_v3xx_io_modes[2][3][3] = {
61*4882a593Smuzhiyun 	{
62*4882a593Smuzhiyun 		{ HISI_SFC_V3XX_DIDO, HISI_SFC_V3XX_DIDO, HISI_SFC_V3XX_DIDO },
63*4882a593Smuzhiyun 		{ HISI_SFC_V3XX_DIO, HISI_SFC_V3XX_FULL_DIO, -EIO },
64*4882a593Smuzhiyun 		{ -EIO, -EIO, -EIO },
65*4882a593Smuzhiyun 	},
66*4882a593Smuzhiyun 	{
67*4882a593Smuzhiyun 		{ HISI_SFC_V3XX_QIQO, HISI_SFC_V3XX_QIQO, HISI_SFC_V3XX_QIQO },
68*4882a593Smuzhiyun 		{ -EIO, -EIO, -EIO },
69*4882a593Smuzhiyun 		{ HISI_SFC_V3XX_QIO, -EIO, HISI_SFC_V3XX_FULL_QIO },
70*4882a593Smuzhiyun 	},
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct hisi_sfc_v3xx_host {
74*4882a593Smuzhiyun 	struct device *dev;
75*4882a593Smuzhiyun 	void __iomem *regbase;
76*4882a593Smuzhiyun 	int max_cmd_dword;
77*4882a593Smuzhiyun 	struct completion *completion;
78*4882a593Smuzhiyun 	int irq;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
hisi_sfc_v3xx_disable_int(struct hisi_sfc_v3xx_host * host)81*4882a593Smuzhiyun static void hisi_sfc_v3xx_disable_int(struct hisi_sfc_v3xx_host *host)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	writel(0, host->regbase + HISI_SFC_V3XX_INT_MASK);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
hisi_sfc_v3xx_enable_int(struct hisi_sfc_v3xx_host * host)86*4882a593Smuzhiyun static void hisi_sfc_v3xx_enable_int(struct hisi_sfc_v3xx_host *host)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	writel(HISI_SFC_V3XX_INT_MASK_ALL, host->regbase + HISI_SFC_V3XX_INT_MASK);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
hisi_sfc_v3xx_clear_int(struct hisi_sfc_v3xx_host * host)91*4882a593Smuzhiyun static void hisi_sfc_v3xx_clear_int(struct hisi_sfc_v3xx_host *host)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	writel(HISI_SFC_V3XX_INT_MASK_ALL, host->regbase + HISI_SFC_V3XX_INT_CLR);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * The interrupt status register indicates whether an error occurs
98*4882a593Smuzhiyun  * after per operation. Check it, and clear the interrupts for
99*4882a593Smuzhiyun  * next time judgement.
100*4882a593Smuzhiyun  */
hisi_sfc_v3xx_handle_completion(struct hisi_sfc_v3xx_host * host)101*4882a593Smuzhiyun static int hisi_sfc_v3xx_handle_completion(struct hisi_sfc_v3xx_host *host)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	u32 reg;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	reg = readl(host->regbase + HISI_SFC_V3XX_RAW_INT_STAT);
106*4882a593Smuzhiyun 	hisi_sfc_v3xx_clear_int(host);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (reg & HISI_SFC_V3XX_INT_MASK_IACCES) {
109*4882a593Smuzhiyun 		dev_err(host->dev, "fail to access protected address\n");
110*4882a593Smuzhiyun 		return -EIO;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (reg & HISI_SFC_V3XX_INT_MASK_PP_ERR) {
114*4882a593Smuzhiyun 		dev_err(host->dev, "page program operation failed\n");
115*4882a593Smuzhiyun 		return -EIO;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * The other bits of the interrupt registers is not currently
120*4882a593Smuzhiyun 	 * used and probably not be triggered in this driver. When it
121*4882a593Smuzhiyun 	 * happens, we regard it as an unsupported error here.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	if (!(reg & HISI_SFC_V3XX_INT_MASK_CPLT)) {
124*4882a593Smuzhiyun 		dev_err(host->dev, "unsupported error occurred, status=0x%x\n", reg);
125*4882a593Smuzhiyun 		return -EIO;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define HISI_SFC_V3XX_WAIT_TIMEOUT_US		1000000
132*4882a593Smuzhiyun #define HISI_SFC_V3XX_WAIT_POLL_INTERVAL_US	10
133*4882a593Smuzhiyun 
hisi_sfc_v3xx_wait_cmd_idle(struct hisi_sfc_v3xx_host * host)134*4882a593Smuzhiyun static int hisi_sfc_v3xx_wait_cmd_idle(struct hisi_sfc_v3xx_host *host)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	u32 reg;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return readl_poll_timeout(host->regbase + HISI_SFC_V3XX_CMD_CFG, reg,
139*4882a593Smuzhiyun 				  !(reg & HISI_SFC_V3XX_CMD_CFG_START_MSK),
140*4882a593Smuzhiyun 				  HISI_SFC_V3XX_WAIT_POLL_INTERVAL_US,
141*4882a593Smuzhiyun 				  HISI_SFC_V3XX_WAIT_TIMEOUT_US);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
hisi_sfc_v3xx_adjust_op_size(struct spi_mem * mem,struct spi_mem_op * op)144*4882a593Smuzhiyun static int hisi_sfc_v3xx_adjust_op_size(struct spi_mem *mem,
145*4882a593Smuzhiyun 					struct spi_mem_op *op)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct spi_device *spi = mem->spi;
148*4882a593Smuzhiyun 	struct hisi_sfc_v3xx_host *host;
149*4882a593Smuzhiyun 	uintptr_t addr = (uintptr_t)op->data.buf.in;
150*4882a593Smuzhiyun 	int max_byte_count;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	host = spi_controller_get_devdata(spi->master);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	max_byte_count = host->max_cmd_dword * 4;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (!IS_ALIGNED(addr, 4) && op->data.nbytes >= 4)
157*4882a593Smuzhiyun 		op->data.nbytes = 4 - (addr % 4);
158*4882a593Smuzhiyun 	else if (op->data.nbytes > max_byte_count)
159*4882a593Smuzhiyun 		op->data.nbytes = max_byte_count;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * The controller only supports Standard SPI mode, Duall mode and
166*4882a593Smuzhiyun  * Quad mode. Double sanitize the ops here to avoid OOB access.
167*4882a593Smuzhiyun  */
hisi_sfc_v3xx_supports_op(struct spi_mem * mem,const struct spi_mem_op * op)168*4882a593Smuzhiyun static bool hisi_sfc_v3xx_supports_op(struct spi_mem *mem,
169*4882a593Smuzhiyun 				      const struct spi_mem_op *op)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	if (op->data.buswidth > 4 || op->dummy.buswidth > 4 ||
172*4882a593Smuzhiyun 	    op->addr.buswidth > 4 || op->cmd.buswidth > 4)
173*4882a593Smuzhiyun 		return false;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return spi_mem_default_supports_op(mem, op);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun  * memcpy_{to,from}io doesn't gurantee 32b accesses - which we require for the
180*4882a593Smuzhiyun  * DATABUF registers -so use __io{read,write}32_copy when possible. For
181*4882a593Smuzhiyun  * trailing bytes, copy them byte-by-byte from the DATABUF register, as we
182*4882a593Smuzhiyun  * can't clobber outside the source/dest buffer.
183*4882a593Smuzhiyun  *
184*4882a593Smuzhiyun  * For efficient data read/write, we try to put any start 32b unaligned data
185*4882a593Smuzhiyun  * into a separate transaction in hisi_sfc_v3xx_adjust_op_size().
186*4882a593Smuzhiyun  */
hisi_sfc_v3xx_read_databuf(struct hisi_sfc_v3xx_host * host,u8 * to,unsigned int len)187*4882a593Smuzhiyun static void hisi_sfc_v3xx_read_databuf(struct hisi_sfc_v3xx_host *host,
188*4882a593Smuzhiyun 				       u8 *to, unsigned int len)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	void __iomem *from;
191*4882a593Smuzhiyun 	int i;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	from = host->regbase + HISI_SFC_V3XX_CMD_DATABUF0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (IS_ALIGNED((uintptr_t)to, 4)) {
196*4882a593Smuzhiyun 		int words = len / 4;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		__ioread32_copy(to, from, words);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		len -= words * 4;
201*4882a593Smuzhiyun 		if (len) {
202*4882a593Smuzhiyun 			u32 val;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 			to += words * 4;
205*4882a593Smuzhiyun 			from += words * 4;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 			val = __raw_readl(from);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 			for (i = 0; i < len; i++, val >>= 8, to++)
210*4882a593Smuzhiyun 				*to = (u8)val;
211*4882a593Smuzhiyun 		}
212*4882a593Smuzhiyun 	} else {
213*4882a593Smuzhiyun 		for (i = 0; i < DIV_ROUND_UP(len, 4); i++, from += 4) {
214*4882a593Smuzhiyun 			u32 val = __raw_readl(from);
215*4882a593Smuzhiyun 			int j;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 			for (j = 0; j < 4 && (j + (i * 4) < len);
218*4882a593Smuzhiyun 			     to++, val >>= 8, j++)
219*4882a593Smuzhiyun 				*to = (u8)val;
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
hisi_sfc_v3xx_write_databuf(struct hisi_sfc_v3xx_host * host,const u8 * from,unsigned int len)224*4882a593Smuzhiyun static void hisi_sfc_v3xx_write_databuf(struct hisi_sfc_v3xx_host *host,
225*4882a593Smuzhiyun 					const u8 *from, unsigned int len)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	void __iomem *to;
228*4882a593Smuzhiyun 	int i;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	to = host->regbase + HISI_SFC_V3XX_CMD_DATABUF0;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (IS_ALIGNED((uintptr_t)from, 4)) {
233*4882a593Smuzhiyun 		int words = len / 4;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		__iowrite32_copy(to, from, words);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		len -= words * 4;
238*4882a593Smuzhiyun 		if (len) {
239*4882a593Smuzhiyun 			u32 val = 0;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 			to += words * 4;
242*4882a593Smuzhiyun 			from += words * 4;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 			for (i = 0; i < len; i++, from++)
245*4882a593Smuzhiyun 				val |= *from << i * 8;
246*4882a593Smuzhiyun 			__raw_writel(val, to);
247*4882a593Smuzhiyun 		}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	} else {
250*4882a593Smuzhiyun 		for (i = 0; i < DIV_ROUND_UP(len, 4); i++, to += 4) {
251*4882a593Smuzhiyun 			u32 val = 0;
252*4882a593Smuzhiyun 			int j;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 			for (j = 0; j < 4 && (j + (i * 4) < len);
255*4882a593Smuzhiyun 			     from++, j++)
256*4882a593Smuzhiyun 				val |= *from << j * 8;
257*4882a593Smuzhiyun 			__raw_writel(val, to);
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
hisi_sfc_v3xx_start_bus(struct hisi_sfc_v3xx_host * host,const struct spi_mem_op * op,u8 chip_select)262*4882a593Smuzhiyun static int hisi_sfc_v3xx_start_bus(struct hisi_sfc_v3xx_host *host,
263*4882a593Smuzhiyun 				   const struct spi_mem_op *op,
264*4882a593Smuzhiyun 				   u8 chip_select)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	int len = op->data.nbytes, buswidth_mode;
267*4882a593Smuzhiyun 	u32 config = 0;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (op->addr.nbytes)
270*4882a593Smuzhiyun 		config |= HISI_SFC_V3XX_CMD_CFG_ADDR_EN_MSK;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (op->data.buswidth == 0 || op->data.buswidth == 1) {
273*4882a593Smuzhiyun 		buswidth_mode = HISI_SFC_V3XX_STD;
274*4882a593Smuzhiyun 	} else {
275*4882a593Smuzhiyun 		int data_idx, addr_idx, cmd_idx;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		data_idx = (op->data.buswidth - 1) / 2;
278*4882a593Smuzhiyun 		addr_idx = op->addr.buswidth / 2;
279*4882a593Smuzhiyun 		cmd_idx = op->cmd.buswidth / 2;
280*4882a593Smuzhiyun 		buswidth_mode = hisi_sfc_v3xx_io_modes[data_idx][addr_idx][cmd_idx];
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 	if (buswidth_mode < 0)
283*4882a593Smuzhiyun 		return buswidth_mode;
284*4882a593Smuzhiyun 	config |= buswidth_mode;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (op->data.dir != SPI_MEM_NO_DATA) {
287*4882a593Smuzhiyun 		config |= (len - 1) << HISI_SFC_V3XX_CMD_CFG_DATA_CNT_OFF;
288*4882a593Smuzhiyun 		config |= HISI_SFC_V3XX_CMD_CFG_DATA_EN_MSK;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_IN)
292*4882a593Smuzhiyun 		config |= HISI_SFC_V3XX_CMD_CFG_RW_MSK;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	config |= op->dummy.nbytes << HISI_SFC_V3XX_CMD_CFG_DUMMY_CNT_OFF |
295*4882a593Smuzhiyun 		  chip_select << HISI_SFC_V3XX_CMD_CFG_CS_SEL_OFF |
296*4882a593Smuzhiyun 		  HISI_SFC_V3XX_CMD_CFG_START_MSK;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	writel(op->addr.val, host->regbase + HISI_SFC_V3XX_CMD_ADDR);
299*4882a593Smuzhiyun 	writel(op->cmd.opcode, host->regbase + HISI_SFC_V3XX_CMD_INS);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	writel(config, host->regbase + HISI_SFC_V3XX_CMD_CFG);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
hisi_sfc_v3xx_generic_exec_op(struct hisi_sfc_v3xx_host * host,const struct spi_mem_op * op,u8 chip_select)306*4882a593Smuzhiyun static int hisi_sfc_v3xx_generic_exec_op(struct hisi_sfc_v3xx_host *host,
307*4882a593Smuzhiyun 					 const struct spi_mem_op *op,
308*4882a593Smuzhiyun 					 u8 chip_select)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	DECLARE_COMPLETION_ONSTACK(done);
311*4882a593Smuzhiyun 	int ret;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (host->irq) {
314*4882a593Smuzhiyun 		host->completion = &done;
315*4882a593Smuzhiyun 		hisi_sfc_v3xx_enable_int(host);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_OUT)
319*4882a593Smuzhiyun 		hisi_sfc_v3xx_write_databuf(host, op->data.buf.out, op->data.nbytes);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ret = hisi_sfc_v3xx_start_bus(host, op, chip_select);
322*4882a593Smuzhiyun 	if (ret)
323*4882a593Smuzhiyun 		return ret;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (host->irq) {
326*4882a593Smuzhiyun 		ret = wait_for_completion_timeout(host->completion,
327*4882a593Smuzhiyun 						  usecs_to_jiffies(HISI_SFC_V3XX_WAIT_TIMEOUT_US));
328*4882a593Smuzhiyun 		if (!ret)
329*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
330*4882a593Smuzhiyun 		else
331*4882a593Smuzhiyun 			ret = 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		hisi_sfc_v3xx_disable_int(host);
334*4882a593Smuzhiyun 		host->completion = NULL;
335*4882a593Smuzhiyun 	} else {
336*4882a593Smuzhiyun 		ret = hisi_sfc_v3xx_wait_cmd_idle(host);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 	if (hisi_sfc_v3xx_handle_completion(host) || ret)
339*4882a593Smuzhiyun 		return -EIO;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (op->data.dir == SPI_MEM_DATA_IN)
342*4882a593Smuzhiyun 		hisi_sfc_v3xx_read_databuf(host, op->data.buf.in, op->data.nbytes);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
hisi_sfc_v3xx_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)347*4882a593Smuzhiyun static int hisi_sfc_v3xx_exec_op(struct spi_mem *mem,
348*4882a593Smuzhiyun 				 const struct spi_mem_op *op)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct hisi_sfc_v3xx_host *host;
351*4882a593Smuzhiyun 	struct spi_device *spi = mem->spi;
352*4882a593Smuzhiyun 	u8 chip_select = spi->chip_select;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	host = spi_controller_get_devdata(spi->master);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return hisi_sfc_v3xx_generic_exec_op(host, op, chip_select);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const struct spi_controller_mem_ops hisi_sfc_v3xx_mem_ops = {
360*4882a593Smuzhiyun 	.adjust_op_size = hisi_sfc_v3xx_adjust_op_size,
361*4882a593Smuzhiyun 	.supports_op = hisi_sfc_v3xx_supports_op,
362*4882a593Smuzhiyun 	.exec_op = hisi_sfc_v3xx_exec_op,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
hisi_sfc_v3xx_isr(int irq,void * data)365*4882a593Smuzhiyun static irqreturn_t hisi_sfc_v3xx_isr(int irq, void *data)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct hisi_sfc_v3xx_host *host = data;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	hisi_sfc_v3xx_disable_int(host);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	complete(host->completion);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return IRQ_HANDLED;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static int hisi_sfc_v3xx_buswidth_override_bits;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun  * ACPI FW does not allow us to currently set the device buswidth, so quirk it
380*4882a593Smuzhiyun  * depending on the board.
381*4882a593Smuzhiyun  */
hisi_sfc_v3xx_dmi_quirk(const struct dmi_system_id * d)382*4882a593Smuzhiyun static int __init hisi_sfc_v3xx_dmi_quirk(const struct dmi_system_id *d)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	hisi_sfc_v3xx_buswidth_override_bits = SPI_RX_QUAD | SPI_TX_QUAD;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static const struct dmi_system_id hisi_sfc_v3xx_dmi_quirk_table[]  = {
390*4882a593Smuzhiyun 	{
391*4882a593Smuzhiyun 	.callback = hisi_sfc_v3xx_dmi_quirk,
392*4882a593Smuzhiyun 	.matches = {
393*4882a593Smuzhiyun 		DMI_MATCH(DMI_SYS_VENDOR, "Huawei"),
394*4882a593Smuzhiyun 		DMI_MATCH(DMI_PRODUCT_NAME, "D06"),
395*4882a593Smuzhiyun 	},
396*4882a593Smuzhiyun 	},
397*4882a593Smuzhiyun 	{
398*4882a593Smuzhiyun 	.callback = hisi_sfc_v3xx_dmi_quirk,
399*4882a593Smuzhiyun 	.matches = {
400*4882a593Smuzhiyun 		DMI_MATCH(DMI_SYS_VENDOR, "Huawei"),
401*4882a593Smuzhiyun 		DMI_MATCH(DMI_PRODUCT_NAME, "TaiShan 2280 V2"),
402*4882a593Smuzhiyun 	},
403*4882a593Smuzhiyun 	},
404*4882a593Smuzhiyun 	{
405*4882a593Smuzhiyun 	.callback = hisi_sfc_v3xx_dmi_quirk,
406*4882a593Smuzhiyun 	.matches = {
407*4882a593Smuzhiyun 		DMI_MATCH(DMI_SYS_VENDOR, "Huawei"),
408*4882a593Smuzhiyun 		DMI_MATCH(DMI_PRODUCT_NAME, "TaiShan 200 (Model 2280)"),
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun 	},
411*4882a593Smuzhiyun 	{}
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
hisi_sfc_v3xx_probe(struct platform_device * pdev)414*4882a593Smuzhiyun static int hisi_sfc_v3xx_probe(struct platform_device *pdev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
417*4882a593Smuzhiyun 	struct hisi_sfc_v3xx_host *host;
418*4882a593Smuzhiyun 	struct spi_controller *ctlr;
419*4882a593Smuzhiyun 	u32 version;
420*4882a593Smuzhiyun 	int ret;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ctlr = spi_alloc_master(&pdev->dev, sizeof(*host));
423*4882a593Smuzhiyun 	if (!ctlr)
424*4882a593Smuzhiyun 		return -ENOMEM;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	ctlr->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD |
427*4882a593Smuzhiyun 			  SPI_TX_DUAL | SPI_TX_QUAD;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	ctlr->buswidth_override_bits = hisi_sfc_v3xx_buswidth_override_bits;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	host = spi_controller_get_devdata(ctlr);
432*4882a593Smuzhiyun 	host->dev = dev;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	platform_set_drvdata(pdev, host);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	host->regbase = devm_platform_ioremap_resource(pdev, 0);
437*4882a593Smuzhiyun 	if (IS_ERR(host->regbase)) {
438*4882a593Smuzhiyun 		ret = PTR_ERR(host->regbase);
439*4882a593Smuzhiyun 		goto err_put_master;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	host->irq = platform_get_irq_optional(pdev, 0);
443*4882a593Smuzhiyun 	if (host->irq == -EPROBE_DEFER) {
444*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
445*4882a593Smuzhiyun 		goto err_put_master;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	hisi_sfc_v3xx_disable_int(host);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (host->irq > 0) {
451*4882a593Smuzhiyun 		ret = devm_request_irq(dev, host->irq, hisi_sfc_v3xx_isr, 0,
452*4882a593Smuzhiyun 				       "hisi-sfc-v3xx", host);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 		if (ret) {
455*4882a593Smuzhiyun 			dev_err(dev, "failed to request irq%d, ret = %d\n", host->irq, ret);
456*4882a593Smuzhiyun 			host->irq = 0;
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 	} else {
459*4882a593Smuzhiyun 		host->irq = 0;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	ctlr->bus_num = -1;
463*4882a593Smuzhiyun 	ctlr->num_chipselect = 1;
464*4882a593Smuzhiyun 	ctlr->mem_ops = &hisi_sfc_v3xx_mem_ops;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	version = readl(host->regbase + HISI_SFC_V3XX_VERSION);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	switch (version) {
469*4882a593Smuzhiyun 	case 0x351:
470*4882a593Smuzhiyun 		host->max_cmd_dword = 64;
471*4882a593Smuzhiyun 		break;
472*4882a593Smuzhiyun 	default:
473*4882a593Smuzhiyun 		host->max_cmd_dword = 16;
474*4882a593Smuzhiyun 		break;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ret = devm_spi_register_controller(dev, ctlr);
478*4882a593Smuzhiyun 	if (ret)
479*4882a593Smuzhiyun 		goto err_put_master;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	dev_info(&pdev->dev, "hw version 0x%x, %s mode.\n",
482*4882a593Smuzhiyun 		 version, host->irq ? "irq" : "polling");
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	return 0;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun err_put_master:
487*4882a593Smuzhiyun 	spi_master_put(ctlr);
488*4882a593Smuzhiyun 	return ret;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ACPI)
492*4882a593Smuzhiyun static const struct acpi_device_id hisi_sfc_v3xx_acpi_ids[] = {
493*4882a593Smuzhiyun 	{"HISI0341", 0},
494*4882a593Smuzhiyun 	{}
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, hisi_sfc_v3xx_acpi_ids);
497*4882a593Smuzhiyun #endif
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static struct platform_driver hisi_sfc_v3xx_spi_driver = {
500*4882a593Smuzhiyun 	.driver = {
501*4882a593Smuzhiyun 		.name	= "hisi-sfc-v3xx",
502*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(hisi_sfc_v3xx_acpi_ids),
503*4882a593Smuzhiyun 	},
504*4882a593Smuzhiyun 	.probe	= hisi_sfc_v3xx_probe,
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun 
hisi_sfc_v3xx_spi_init(void)507*4882a593Smuzhiyun static int __init hisi_sfc_v3xx_spi_init(void)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	dmi_check_system(hisi_sfc_v3xx_dmi_quirk_table);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return platform_driver_register(&hisi_sfc_v3xx_spi_driver);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
hisi_sfc_v3xx_spi_exit(void)514*4882a593Smuzhiyun static void __exit hisi_sfc_v3xx_spi_exit(void)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	platform_driver_unregister(&hisi_sfc_v3xx_spi_driver);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun module_init(hisi_sfc_v3xx_spi_init);
520*4882a593Smuzhiyun module_exit(hisi_sfc_v3xx_spi_exit);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun MODULE_LICENSE("GPL");
523*4882a593Smuzhiyun MODULE_AUTHOR("John Garry <john.garry@huawei.com>");
524*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon SPI NOR V3XX Flash Controller Driver for hi16xx chipsets");
525