xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-fsl-spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Freescale SPI controller driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Maintainer: Kumar Gala
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2006 Polycom, Inc.
8*4882a593Smuzhiyun  * Copyright 2010 Freescale Semiconductor, Inc.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * CPM SPI and QE buffer descriptors mode support:
11*4882a593Smuzhiyun  * Copyright (c) 2009  MontaVista Software, Inc.
12*4882a593Smuzhiyun  * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * GRLIB support:
15*4882a593Smuzhiyun  * Copyright (c) 2012 Aeroflex Gaisler AB.
16*4882a593Smuzhiyun  * Author: Andreas Larsson <andreas@gaisler.com>
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/fsl_devices.h>
21*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/kernel.h>
25*4882a593Smuzhiyun #include <linux/mm.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/mutex.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_irq.h>
31*4882a593Smuzhiyun #include <linux/of_platform.h>
32*4882a593Smuzhiyun #include <linux/platform_device.h>
33*4882a593Smuzhiyun #include <linux/spi/spi.h>
34*4882a593Smuzhiyun #include <linux/spi/spi_bitbang.h>
35*4882a593Smuzhiyun #include <linux/types.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_FSL_SOC
38*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Specific to the MPC8306/MPC8309 */
42*4882a593Smuzhiyun #define IMMR_SPI_CS_OFFSET 0x14c
43*4882a593Smuzhiyun #define SPI_BOOT_SEL_BIT   0x80000000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "spi-fsl-lib.h"
46*4882a593Smuzhiyun #include "spi-fsl-cpm.h"
47*4882a593Smuzhiyun #include "spi-fsl-spi.h"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define TYPE_FSL	0
50*4882a593Smuzhiyun #define TYPE_GRLIB	1
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct fsl_spi_match_data {
53*4882a593Smuzhiyun 	int type;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
57*4882a593Smuzhiyun 	.type = TYPE_FSL,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
61*4882a593Smuzhiyun 	.type = TYPE_GRLIB,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct of_device_id of_fsl_spi_match[] = {
65*4882a593Smuzhiyun 	{
66*4882a593Smuzhiyun 		.compatible = "fsl,spi",
67*4882a593Smuzhiyun 		.data = &of_fsl_spi_fsl_config,
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun 	{
70*4882a593Smuzhiyun 		.compatible = "aeroflexgaisler,spictrl",
71*4882a593Smuzhiyun 		.data = &of_fsl_spi_grlib_config,
72*4882a593Smuzhiyun 	},
73*4882a593Smuzhiyun 	{}
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
76*4882a593Smuzhiyun 
fsl_spi_get_type(struct device * dev)77*4882a593Smuzhiyun static int fsl_spi_get_type(struct device *dev)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	const struct of_device_id *match;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (dev->of_node) {
82*4882a593Smuzhiyun 		match = of_match_node(of_fsl_spi_match, dev->of_node);
83*4882a593Smuzhiyun 		if (match && match->data)
84*4882a593Smuzhiyun 			return ((struct fsl_spi_match_data *)match->data)->type;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 	return TYPE_FSL;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
fsl_spi_change_mode(struct spi_device * spi)89*4882a593Smuzhiyun static void fsl_spi_change_mode(struct spi_device *spi)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
92*4882a593Smuzhiyun 	struct spi_mpc8xxx_cs *cs = spi->controller_state;
93*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
94*4882a593Smuzhiyun 	__be32 __iomem *mode = &reg_base->mode;
95*4882a593Smuzhiyun 	unsigned long flags;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
98*4882a593Smuzhiyun 		return;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Turn off IRQs locally to minimize time that SPI is disabled. */
101*4882a593Smuzhiyun 	local_irq_save(flags);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Turn off SPI unit prior changing mode */
104*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* When in CPM mode, we need to reinit tx and rx. */
107*4882a593Smuzhiyun 	if (mspi->flags & SPI_CPM_MODE) {
108*4882a593Smuzhiyun 		fsl_spi_cpm_reinit_txrx(mspi);
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(mode, cs->hw_mode);
111*4882a593Smuzhiyun 	local_irq_restore(flags);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
fsl_spi_chipselect(struct spi_device * spi,int value)114*4882a593Smuzhiyun static void fsl_spi_chipselect(struct spi_device *spi, int value)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
117*4882a593Smuzhiyun 	struct fsl_spi_platform_data *pdata;
118*4882a593Smuzhiyun 	struct spi_mpc8xxx_cs	*cs = spi->controller_state;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	pdata = spi->dev.parent->parent->platform_data;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (value == BITBANG_CS_INACTIVE) {
123*4882a593Smuzhiyun 		if (pdata->cs_control)
124*4882a593Smuzhiyun 			pdata->cs_control(spi, false);
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (value == BITBANG_CS_ACTIVE) {
128*4882a593Smuzhiyun 		mpc8xxx_spi->rx_shift = cs->rx_shift;
129*4882a593Smuzhiyun 		mpc8xxx_spi->tx_shift = cs->tx_shift;
130*4882a593Smuzhiyun 		mpc8xxx_spi->get_rx = cs->get_rx;
131*4882a593Smuzhiyun 		mpc8xxx_spi->get_tx = cs->get_tx;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		fsl_spi_change_mode(spi);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		if (pdata->cs_control)
136*4882a593Smuzhiyun 			pdata->cs_control(spi, true);
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
fsl_spi_qe_cpu_set_shifts(u32 * rx_shift,u32 * tx_shift,int bits_per_word,int msb_first)140*4882a593Smuzhiyun static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
141*4882a593Smuzhiyun 				      int bits_per_word, int msb_first)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	*rx_shift = 0;
144*4882a593Smuzhiyun 	*tx_shift = 0;
145*4882a593Smuzhiyun 	if (msb_first) {
146*4882a593Smuzhiyun 		if (bits_per_word <= 8) {
147*4882a593Smuzhiyun 			*rx_shift = 16;
148*4882a593Smuzhiyun 			*tx_shift = 24;
149*4882a593Smuzhiyun 		} else if (bits_per_word <= 16) {
150*4882a593Smuzhiyun 			*rx_shift = 16;
151*4882a593Smuzhiyun 			*tx_shift = 16;
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 	} else {
154*4882a593Smuzhiyun 		if (bits_per_word <= 8)
155*4882a593Smuzhiyun 			*rx_shift = 8;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
fsl_spi_grlib_set_shifts(u32 * rx_shift,u32 * tx_shift,int bits_per_word,int msb_first)159*4882a593Smuzhiyun static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
160*4882a593Smuzhiyun 				     int bits_per_word, int msb_first)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	*rx_shift = 0;
163*4882a593Smuzhiyun 	*tx_shift = 0;
164*4882a593Smuzhiyun 	if (bits_per_word <= 16) {
165*4882a593Smuzhiyun 		if (msb_first) {
166*4882a593Smuzhiyun 			*rx_shift = 16; /* LSB in bit 16 */
167*4882a593Smuzhiyun 			*tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
168*4882a593Smuzhiyun 		} else {
169*4882a593Smuzhiyun 			*rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs * cs,struct spi_device * spi,struct mpc8xxx_spi * mpc8xxx_spi,int bits_per_word)174*4882a593Smuzhiyun static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
175*4882a593Smuzhiyun 				struct spi_device *spi,
176*4882a593Smuzhiyun 				struct mpc8xxx_spi *mpc8xxx_spi,
177*4882a593Smuzhiyun 				int bits_per_word)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	cs->rx_shift = 0;
180*4882a593Smuzhiyun 	cs->tx_shift = 0;
181*4882a593Smuzhiyun 	if (bits_per_word <= 8) {
182*4882a593Smuzhiyun 		cs->get_rx = mpc8xxx_spi_rx_buf_u8;
183*4882a593Smuzhiyun 		cs->get_tx = mpc8xxx_spi_tx_buf_u8;
184*4882a593Smuzhiyun 	} else if (bits_per_word <= 16) {
185*4882a593Smuzhiyun 		cs->get_rx = mpc8xxx_spi_rx_buf_u16;
186*4882a593Smuzhiyun 		cs->get_tx = mpc8xxx_spi_tx_buf_u16;
187*4882a593Smuzhiyun 	} else if (bits_per_word <= 32) {
188*4882a593Smuzhiyun 		cs->get_rx = mpc8xxx_spi_rx_buf_u32;
189*4882a593Smuzhiyun 		cs->get_tx = mpc8xxx_spi_tx_buf_u32;
190*4882a593Smuzhiyun 	} else
191*4882a593Smuzhiyun 		return -EINVAL;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (mpc8xxx_spi->set_shifts)
194*4882a593Smuzhiyun 		mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
195*4882a593Smuzhiyun 					bits_per_word,
196*4882a593Smuzhiyun 					!(spi->mode & SPI_LSB_FIRST));
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	mpc8xxx_spi->rx_shift = cs->rx_shift;
199*4882a593Smuzhiyun 	mpc8xxx_spi->tx_shift = cs->tx_shift;
200*4882a593Smuzhiyun 	mpc8xxx_spi->get_rx = cs->get_rx;
201*4882a593Smuzhiyun 	mpc8xxx_spi->get_tx = cs->get_tx;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return bits_per_word;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs * cs,struct spi_device * spi,int bits_per_word)206*4882a593Smuzhiyun static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
207*4882a593Smuzhiyun 				struct spi_device *spi,
208*4882a593Smuzhiyun 				int bits_per_word)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	/* QE uses Little Endian for words > 8
211*4882a593Smuzhiyun 	 * so transform all words > 8 into 8 bits
212*4882a593Smuzhiyun 	 * Unfortnatly that doesn't work for LSB so
213*4882a593Smuzhiyun 	 * reject these for now */
214*4882a593Smuzhiyun 	/* Note: 32 bits word, LSB works iff
215*4882a593Smuzhiyun 	 * tfcr/rfcr is set to CPMFCR_GBL */
216*4882a593Smuzhiyun 	if (spi->mode & SPI_LSB_FIRST &&
217*4882a593Smuzhiyun 	    bits_per_word > 8)
218*4882a593Smuzhiyun 		return -EINVAL;
219*4882a593Smuzhiyun 	if (bits_per_word > 8)
220*4882a593Smuzhiyun 		return 8; /* pretend its 8 bits */
221*4882a593Smuzhiyun 	return bits_per_word;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
fsl_spi_setup_transfer(struct spi_device * spi,struct spi_transfer * t)224*4882a593Smuzhiyun static int fsl_spi_setup_transfer(struct spi_device *spi,
225*4882a593Smuzhiyun 					struct spi_transfer *t)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi;
228*4882a593Smuzhiyun 	int bits_per_word = 0;
229*4882a593Smuzhiyun 	u8 pm;
230*4882a593Smuzhiyun 	u32 hz = 0;
231*4882a593Smuzhiyun 	struct spi_mpc8xxx_cs	*cs = spi->controller_state;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	mpc8xxx_spi = spi_master_get_devdata(spi->master);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (t) {
236*4882a593Smuzhiyun 		bits_per_word = t->bits_per_word;
237*4882a593Smuzhiyun 		hz = t->speed_hz;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* spi_transfer level calls that work per-word */
241*4882a593Smuzhiyun 	if (!bits_per_word)
242*4882a593Smuzhiyun 		bits_per_word = spi->bits_per_word;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (!hz)
245*4882a593Smuzhiyun 		hz = spi->max_speed_hz;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
248*4882a593Smuzhiyun 		bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
249*4882a593Smuzhiyun 							   mpc8xxx_spi,
250*4882a593Smuzhiyun 							   bits_per_word);
251*4882a593Smuzhiyun 	else if (mpc8xxx_spi->flags & SPI_QE)
252*4882a593Smuzhiyun 		bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
253*4882a593Smuzhiyun 							  bits_per_word);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (bits_per_word < 0)
256*4882a593Smuzhiyun 		return bits_per_word;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (bits_per_word == 32)
259*4882a593Smuzhiyun 		bits_per_word = 0;
260*4882a593Smuzhiyun 	else
261*4882a593Smuzhiyun 		bits_per_word = bits_per_word - 1;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* mask out bits we are going to set */
264*4882a593Smuzhiyun 	cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
265*4882a593Smuzhiyun 				  | SPMODE_PM(0xF));
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	cs->hw_mode |= SPMODE_LEN(bits_per_word);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if ((mpc8xxx_spi->spibrg / hz) > 64) {
270*4882a593Smuzhiyun 		cs->hw_mode |= SPMODE_DIV16;
271*4882a593Smuzhiyun 		pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
272*4882a593Smuzhiyun 		WARN_ONCE(pm > 16,
273*4882a593Smuzhiyun 			  "%s: Requested speed is too low: %d Hz. Will use %d Hz instead.\n",
274*4882a593Smuzhiyun 			  dev_name(&spi->dev), hz, mpc8xxx_spi->spibrg / 1024);
275*4882a593Smuzhiyun 		if (pm > 16)
276*4882a593Smuzhiyun 			pm = 16;
277*4882a593Smuzhiyun 	} else {
278*4882a593Smuzhiyun 		pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 	if (pm)
281*4882a593Smuzhiyun 		pm--;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	cs->hw_mode |= SPMODE_PM(pm);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	fsl_spi_change_mode(spi);
286*4882a593Smuzhiyun 	return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
fsl_spi_cpu_bufs(struct mpc8xxx_spi * mspi,struct spi_transfer * t,unsigned int len)289*4882a593Smuzhiyun static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
290*4882a593Smuzhiyun 				struct spi_transfer *t, unsigned int len)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	u32 word;
293*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	mspi->count = len;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* enable rx ints */
298*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* transmit word */
301*4882a593Smuzhiyun 	word = mspi->get_tx(mspi);
302*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->transmit, word);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
fsl_spi_bufs(struct spi_device * spi,struct spi_transfer * t,bool is_dma_mapped)307*4882a593Smuzhiyun static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
308*4882a593Smuzhiyun 			    bool is_dma_mapped)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
311*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base;
312*4882a593Smuzhiyun 	unsigned int len = t->len;
313*4882a593Smuzhiyun 	u8 bits_per_word;
314*4882a593Smuzhiyun 	int ret;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	reg_base = mpc8xxx_spi->reg_base;
317*4882a593Smuzhiyun 	bits_per_word = spi->bits_per_word;
318*4882a593Smuzhiyun 	if (t->bits_per_word)
319*4882a593Smuzhiyun 		bits_per_word = t->bits_per_word;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (bits_per_word > 8) {
322*4882a593Smuzhiyun 		/* invalid length? */
323*4882a593Smuzhiyun 		if (len & 1)
324*4882a593Smuzhiyun 			return -EINVAL;
325*4882a593Smuzhiyun 		len /= 2;
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 	if (bits_per_word > 16) {
328*4882a593Smuzhiyun 		/* invalid length? */
329*4882a593Smuzhiyun 		if (len & 1)
330*4882a593Smuzhiyun 			return -EINVAL;
331*4882a593Smuzhiyun 		len /= 2;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	mpc8xxx_spi->tx = t->tx_buf;
335*4882a593Smuzhiyun 	mpc8xxx_spi->rx = t->rx_buf;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	reinit_completion(&mpc8xxx_spi->done);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (mpc8xxx_spi->flags & SPI_CPM_MODE)
340*4882a593Smuzhiyun 		ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
341*4882a593Smuzhiyun 	else
342*4882a593Smuzhiyun 		ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
343*4882a593Smuzhiyun 	if (ret)
344*4882a593Smuzhiyun 		return ret;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	wait_for_completion(&mpc8xxx_spi->done);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* disable rx ints */
349*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->mask, 0);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (mpc8xxx_spi->flags & SPI_CPM_MODE)
352*4882a593Smuzhiyun 		fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return mpc8xxx_spi->count;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
fsl_spi_do_one_msg(struct spi_master * master,struct spi_message * m)357*4882a593Smuzhiyun static int fsl_spi_do_one_msg(struct spi_master *master,
358*4882a593Smuzhiyun 			      struct spi_message *m)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
361*4882a593Smuzhiyun 	struct spi_device *spi = m->spi;
362*4882a593Smuzhiyun 	struct spi_transfer *t, *first;
363*4882a593Smuzhiyun 	unsigned int cs_change;
364*4882a593Smuzhiyun 	const int nsecs = 50;
365*4882a593Smuzhiyun 	int status, last_bpw;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * In CPU mode, optimize large byte transfers to use larger
369*4882a593Smuzhiyun 	 * bits_per_word values to reduce number of interrupts taken.
370*4882a593Smuzhiyun 	 */
371*4882a593Smuzhiyun 	if (!(mpc8xxx_spi->flags & SPI_CPM_MODE)) {
372*4882a593Smuzhiyun 		list_for_each_entry(t, &m->transfers, transfer_list) {
373*4882a593Smuzhiyun 			if (t->len < 256 || t->bits_per_word != 8)
374*4882a593Smuzhiyun 				continue;
375*4882a593Smuzhiyun 			if ((t->len & 3) == 0)
376*4882a593Smuzhiyun 				t->bits_per_word = 32;
377*4882a593Smuzhiyun 			else if ((t->len & 1) == 0)
378*4882a593Smuzhiyun 				t->bits_per_word = 16;
379*4882a593Smuzhiyun 		}
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Don't allow changes if CS is active */
383*4882a593Smuzhiyun 	cs_change = 1;
384*4882a593Smuzhiyun 	list_for_each_entry(t, &m->transfers, transfer_list) {
385*4882a593Smuzhiyun 		if (cs_change)
386*4882a593Smuzhiyun 			first = t;
387*4882a593Smuzhiyun 		cs_change = t->cs_change;
388*4882a593Smuzhiyun 		if (first->speed_hz != t->speed_hz) {
389*4882a593Smuzhiyun 			dev_err(&spi->dev,
390*4882a593Smuzhiyun 				"speed_hz cannot change while CS is active\n");
391*4882a593Smuzhiyun 			return -EINVAL;
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	last_bpw = -1;
396*4882a593Smuzhiyun 	cs_change = 1;
397*4882a593Smuzhiyun 	status = -EINVAL;
398*4882a593Smuzhiyun 	list_for_each_entry(t, &m->transfers, transfer_list) {
399*4882a593Smuzhiyun 		if (cs_change || last_bpw != t->bits_per_word)
400*4882a593Smuzhiyun 			status = fsl_spi_setup_transfer(spi, t);
401*4882a593Smuzhiyun 		if (status < 0)
402*4882a593Smuzhiyun 			break;
403*4882a593Smuzhiyun 		last_bpw = t->bits_per_word;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		if (cs_change) {
406*4882a593Smuzhiyun 			fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
407*4882a593Smuzhiyun 			ndelay(nsecs);
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun 		cs_change = t->cs_change;
410*4882a593Smuzhiyun 		if (t->len)
411*4882a593Smuzhiyun 			status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
412*4882a593Smuzhiyun 		if (status) {
413*4882a593Smuzhiyun 			status = -EMSGSIZE;
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 		}
416*4882a593Smuzhiyun 		m->actual_length += t->len;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		spi_transfer_delay_exec(t);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		if (cs_change) {
421*4882a593Smuzhiyun 			ndelay(nsecs);
422*4882a593Smuzhiyun 			fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
423*4882a593Smuzhiyun 			ndelay(nsecs);
424*4882a593Smuzhiyun 		}
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	m->status = status;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (status || !cs_change) {
430*4882a593Smuzhiyun 		ndelay(nsecs);
431*4882a593Smuzhiyun 		fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	fsl_spi_setup_transfer(spi, NULL);
435*4882a593Smuzhiyun 	spi_finalize_current_message(master);
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
fsl_spi_setup(struct spi_device * spi)439*4882a593Smuzhiyun static int fsl_spi_setup(struct spi_device *spi)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi;
442*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base;
443*4882a593Smuzhiyun 	bool initial_setup = false;
444*4882a593Smuzhiyun 	int retval;
445*4882a593Smuzhiyun 	u32 hw_mode;
446*4882a593Smuzhiyun 	struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (!spi->max_speed_hz)
449*4882a593Smuzhiyun 		return -EINVAL;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if (!cs) {
452*4882a593Smuzhiyun 		cs = kzalloc(sizeof(*cs), GFP_KERNEL);
453*4882a593Smuzhiyun 		if (!cs)
454*4882a593Smuzhiyun 			return -ENOMEM;
455*4882a593Smuzhiyun 		spi_set_ctldata(spi, cs);
456*4882a593Smuzhiyun 		initial_setup = true;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 	mpc8xxx_spi = spi_master_get_devdata(spi->master);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	reg_base = mpc8xxx_spi->reg_base;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	hw_mode = cs->hw_mode; /* Save original settings */
463*4882a593Smuzhiyun 	cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
464*4882a593Smuzhiyun 	/* mask out bits we are going to set */
465*4882a593Smuzhiyun 	cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
466*4882a593Smuzhiyun 			 | SPMODE_REV | SPMODE_LOOP);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (spi->mode & SPI_CPHA)
469*4882a593Smuzhiyun 		cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
470*4882a593Smuzhiyun 	if (spi->mode & SPI_CPOL)
471*4882a593Smuzhiyun 		cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
472*4882a593Smuzhiyun 	if (!(spi->mode & SPI_LSB_FIRST))
473*4882a593Smuzhiyun 		cs->hw_mode |= SPMODE_REV;
474*4882a593Smuzhiyun 	if (spi->mode & SPI_LOOP)
475*4882a593Smuzhiyun 		cs->hw_mode |= SPMODE_LOOP;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	retval = fsl_spi_setup_transfer(spi, NULL);
478*4882a593Smuzhiyun 	if (retval < 0) {
479*4882a593Smuzhiyun 		cs->hw_mode = hw_mode; /* Restore settings */
480*4882a593Smuzhiyun 		if (initial_setup)
481*4882a593Smuzhiyun 			kfree(cs);
482*4882a593Smuzhiyun 		return retval;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* Initialize chipselect - might be active for SPI_CS_HIGH mode */
486*4882a593Smuzhiyun 	fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
fsl_spi_cleanup(struct spi_device * spi)491*4882a593Smuzhiyun static void fsl_spi_cleanup(struct spi_device *spi)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	kfree(cs);
496*4882a593Smuzhiyun 	spi_set_ctldata(spi, NULL);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
fsl_spi_cpu_irq(struct mpc8xxx_spi * mspi,u32 events)499*4882a593Smuzhiyun static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* We need handle RX first */
504*4882a593Smuzhiyun 	if (events & SPIE_NE) {
505*4882a593Smuzhiyun 		u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 		if (mspi->rx)
508*4882a593Smuzhiyun 			mspi->get_rx(rx_data, mspi);
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if ((events & SPIE_NF) == 0)
512*4882a593Smuzhiyun 		/* spin until TX is done */
513*4882a593Smuzhiyun 		while (((events =
514*4882a593Smuzhiyun 			mpc8xxx_spi_read_reg(&reg_base->event)) &
515*4882a593Smuzhiyun 						SPIE_NF) == 0)
516*4882a593Smuzhiyun 			cpu_relax();
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Clear the events */
519*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->event, events);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	mspi->count -= 1;
522*4882a593Smuzhiyun 	if (mspi->count) {
523*4882a593Smuzhiyun 		u32 word = mspi->get_tx(mspi);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		mpc8xxx_spi_write_reg(&reg_base->transmit, word);
526*4882a593Smuzhiyun 	} else {
527*4882a593Smuzhiyun 		complete(&mspi->done);
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
fsl_spi_irq(s32 irq,void * context_data)531*4882a593Smuzhiyun static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct mpc8xxx_spi *mspi = context_data;
534*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
535*4882a593Smuzhiyun 	u32 events;
536*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Get interrupt events(tx/rx) */
539*4882a593Smuzhiyun 	events = mpc8xxx_spi_read_reg(&reg_base->event);
540*4882a593Smuzhiyun 	if (events)
541*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (mspi->flags & SPI_CPM_MODE)
546*4882a593Smuzhiyun 		fsl_spi_cpm_irq(mspi, events);
547*4882a593Smuzhiyun 	else
548*4882a593Smuzhiyun 		fsl_spi_cpu_irq(mspi, events);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return ret;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
fsl_spi_grlib_cs_control(struct spi_device * spi,bool on)553*4882a593Smuzhiyun static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
556*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base = mpc8xxx_spi->reg_base;
557*4882a593Smuzhiyun 	u32 slvsel;
558*4882a593Smuzhiyun 	u16 cs = spi->chip_select;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (spi->cs_gpiod) {
561*4882a593Smuzhiyun 		gpiod_set_value(spi->cs_gpiod, on);
562*4882a593Smuzhiyun 	} else if (cs < mpc8xxx_spi->native_chipselects) {
563*4882a593Smuzhiyun 		slvsel = mpc8xxx_spi_read_reg(&reg_base->slvsel);
564*4882a593Smuzhiyun 		slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
565*4882a593Smuzhiyun 		mpc8xxx_spi_write_reg(&reg_base->slvsel, slvsel);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
fsl_spi_grlib_probe(struct device * dev)569*4882a593Smuzhiyun static void fsl_spi_grlib_probe(struct device *dev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
572*4882a593Smuzhiyun 	struct spi_master *master = dev_get_drvdata(dev);
573*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
574*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base = mpc8xxx_spi->reg_base;
575*4882a593Smuzhiyun 	int mbits;
576*4882a593Smuzhiyun 	u32 capabilities;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	capabilities = mpc8xxx_spi_read_reg(&reg_base->cap);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
581*4882a593Smuzhiyun 	mbits = SPCAP_MAXWLEN(capabilities);
582*4882a593Smuzhiyun 	if (mbits)
583*4882a593Smuzhiyun 		mpc8xxx_spi->max_bits_per_word = mbits + 1;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	mpc8xxx_spi->native_chipselects = 0;
586*4882a593Smuzhiyun 	if (SPCAP_SSEN(capabilities)) {
587*4882a593Smuzhiyun 		mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
588*4882a593Smuzhiyun 		mpc8xxx_spi_write_reg(&reg_base->slvsel, 0xffffffff);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 	master->num_chipselect = mpc8xxx_spi->native_chipselects;
591*4882a593Smuzhiyun 	pdata->cs_control = fsl_spi_grlib_cs_control;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
fsl_spi_probe(struct device * dev,struct resource * mem,unsigned int irq)594*4882a593Smuzhiyun static struct spi_master *fsl_spi_probe(struct device *dev,
595*4882a593Smuzhiyun 		struct resource *mem, unsigned int irq)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
598*4882a593Smuzhiyun 	struct spi_master *master;
599*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi;
600*4882a593Smuzhiyun 	struct fsl_spi_reg __iomem *reg_base;
601*4882a593Smuzhiyun 	u32 regval;
602*4882a593Smuzhiyun 	int ret = 0;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
605*4882a593Smuzhiyun 	if (master == NULL) {
606*4882a593Smuzhiyun 		ret = -ENOMEM;
607*4882a593Smuzhiyun 		goto err;
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	dev_set_drvdata(dev, master);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	mpc8xxx_spi_probe(dev, mem, irq);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	master->setup = fsl_spi_setup;
615*4882a593Smuzhiyun 	master->cleanup = fsl_spi_cleanup;
616*4882a593Smuzhiyun 	master->transfer_one_message = fsl_spi_do_one_msg;
617*4882a593Smuzhiyun 	master->use_gpio_descriptors = true;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	mpc8xxx_spi = spi_master_get_devdata(master);
620*4882a593Smuzhiyun 	mpc8xxx_spi->max_bits_per_word = 32;
621*4882a593Smuzhiyun 	mpc8xxx_spi->type = fsl_spi_get_type(dev);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	ret = fsl_spi_cpm_init(mpc8xxx_spi);
624*4882a593Smuzhiyun 	if (ret)
625*4882a593Smuzhiyun 		goto err_cpm_init;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
628*4882a593Smuzhiyun 	if (IS_ERR(mpc8xxx_spi->reg_base)) {
629*4882a593Smuzhiyun 		ret = PTR_ERR(mpc8xxx_spi->reg_base);
630*4882a593Smuzhiyun 		goto err_probe;
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (mpc8xxx_spi->type == TYPE_GRLIB)
634*4882a593Smuzhiyun 		fsl_spi_grlib_probe(dev);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	master->bits_per_word_mask =
637*4882a593Smuzhiyun 		(SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) &
638*4882a593Smuzhiyun 		SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
641*4882a593Smuzhiyun 		mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if (mpc8xxx_spi->set_shifts)
644*4882a593Smuzhiyun 		/* 8 bits per word and MSB first */
645*4882a593Smuzhiyun 		mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
646*4882a593Smuzhiyun 					&mpc8xxx_spi->tx_shift, 8, 1);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* Register for SPI Interrupt */
649*4882a593Smuzhiyun 	ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_spi_irq,
650*4882a593Smuzhiyun 			       0, "fsl_spi", mpc8xxx_spi);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (ret != 0)
653*4882a593Smuzhiyun 		goto err_probe;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	reg_base = mpc8xxx_spi->reg_base;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* SPI controller initializations */
658*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->mode, 0);
659*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->mask, 0);
660*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->command, 0);
661*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* Enable SPI interface */
664*4882a593Smuzhiyun 	regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
665*4882a593Smuzhiyun 	if (mpc8xxx_spi->max_bits_per_word < 8) {
666*4882a593Smuzhiyun 		regval &= ~SPMODE_LEN(0xF);
667*4882a593Smuzhiyun 		regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 	if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
670*4882a593Smuzhiyun 		regval |= SPMODE_OP;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	mpc8xxx_spi_write_reg(&reg_base->mode, regval);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	ret = devm_spi_register_master(dev, master);
675*4882a593Smuzhiyun 	if (ret < 0)
676*4882a593Smuzhiyun 		goto err_probe;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
679*4882a593Smuzhiyun 		 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	return master;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun err_probe:
684*4882a593Smuzhiyun 	fsl_spi_cpm_free(mpc8xxx_spi);
685*4882a593Smuzhiyun err_cpm_init:
686*4882a593Smuzhiyun 	spi_master_put(master);
687*4882a593Smuzhiyun err:
688*4882a593Smuzhiyun 	return ERR_PTR(ret);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
fsl_spi_cs_control(struct spi_device * spi,bool on)691*4882a593Smuzhiyun static void fsl_spi_cs_control(struct spi_device *spi, bool on)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	if (spi->cs_gpiod) {
694*4882a593Smuzhiyun 		gpiod_set_value(spi->cs_gpiod, on);
695*4882a593Smuzhiyun 	} else {
696*4882a593Smuzhiyun 		struct device *dev = spi->dev.parent->parent;
697*4882a593Smuzhiyun 		struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
698*4882a593Smuzhiyun 		struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		if (WARN_ON_ONCE(!pinfo->immr_spi_cs))
701*4882a593Smuzhiyun 			return;
702*4882a593Smuzhiyun 		iowrite32be(on ? 0 : SPI_BOOT_SEL_BIT, pinfo->immr_spi_cs);
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
of_fsl_spi_probe(struct platform_device * ofdev)706*4882a593Smuzhiyun static int of_fsl_spi_probe(struct platform_device *ofdev)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct device *dev = &ofdev->dev;
709*4882a593Smuzhiyun 	struct device_node *np = ofdev->dev.of_node;
710*4882a593Smuzhiyun 	struct spi_master *master;
711*4882a593Smuzhiyun 	struct resource mem;
712*4882a593Smuzhiyun 	int irq, type;
713*4882a593Smuzhiyun 	int ret;
714*4882a593Smuzhiyun 	bool spisel_boot = false;
715*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FSL_SOC)
716*4882a593Smuzhiyun 	struct mpc8xxx_spi_probe_info *pinfo = NULL;
717*4882a593Smuzhiyun #endif
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	ret = of_mpc8xxx_spi_probe(ofdev);
721*4882a593Smuzhiyun 	if (ret)
722*4882a593Smuzhiyun 		return ret;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	type = fsl_spi_get_type(&ofdev->dev);
725*4882a593Smuzhiyun 	if (type == TYPE_FSL) {
726*4882a593Smuzhiyun 		struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
727*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FSL_SOC)
728*4882a593Smuzhiyun 		pinfo = to_of_pinfo(pdata);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		spisel_boot = of_property_read_bool(np, "fsl,spisel_boot");
731*4882a593Smuzhiyun 		if (spisel_boot) {
732*4882a593Smuzhiyun 			pinfo->immr_spi_cs = ioremap(get_immrbase() + IMMR_SPI_CS_OFFSET, 4);
733*4882a593Smuzhiyun 			if (!pinfo->immr_spi_cs)
734*4882a593Smuzhiyun 				return -ENOMEM;
735*4882a593Smuzhiyun 		}
736*4882a593Smuzhiyun #endif
737*4882a593Smuzhiyun 		/*
738*4882a593Smuzhiyun 		 * Handle the case where we have one hardwired (always selected)
739*4882a593Smuzhiyun 		 * device on the first "chipselect". Else we let the core code
740*4882a593Smuzhiyun 		 * handle any GPIOs or native chip selects and assign the
741*4882a593Smuzhiyun 		 * appropriate callback for dealing with the CS lines. This isn't
742*4882a593Smuzhiyun 		 * supported on the GRLIB variant.
743*4882a593Smuzhiyun 		 */
744*4882a593Smuzhiyun 		ret = gpiod_count(dev, "cs");
745*4882a593Smuzhiyun 		if (ret < 0)
746*4882a593Smuzhiyun 			ret = 0;
747*4882a593Smuzhiyun 		if (ret == 0 && !spisel_boot) {
748*4882a593Smuzhiyun 			pdata->max_chipselect = 1;
749*4882a593Smuzhiyun 		} else {
750*4882a593Smuzhiyun 			pdata->max_chipselect = ret + spisel_boot;
751*4882a593Smuzhiyun 			pdata->cs_control = fsl_spi_cs_control;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	ret = of_address_to_resource(np, 0, &mem);
756*4882a593Smuzhiyun 	if (ret)
757*4882a593Smuzhiyun 		goto unmap_out;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	irq = platform_get_irq(ofdev, 0);
760*4882a593Smuzhiyun 	if (irq < 0) {
761*4882a593Smuzhiyun 		ret = irq;
762*4882a593Smuzhiyun 		goto unmap_out;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	master = fsl_spi_probe(dev, &mem, irq);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(master);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun unmap_out:
770*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FSL_SOC)
771*4882a593Smuzhiyun 	if (spisel_boot)
772*4882a593Smuzhiyun 		iounmap(pinfo->immr_spi_cs);
773*4882a593Smuzhiyun #endif
774*4882a593Smuzhiyun 	return ret;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
of_fsl_spi_remove(struct platform_device * ofdev)777*4882a593Smuzhiyun static int of_fsl_spi_remove(struct platform_device *ofdev)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	struct spi_master *master = platform_get_drvdata(ofdev);
780*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	fsl_spi_cpm_free(mpc8xxx_spi);
783*4882a593Smuzhiyun 	return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun static struct platform_driver of_fsl_spi_driver = {
787*4882a593Smuzhiyun 	.driver = {
788*4882a593Smuzhiyun 		.name = "fsl_spi",
789*4882a593Smuzhiyun 		.of_match_table = of_fsl_spi_match,
790*4882a593Smuzhiyun 	},
791*4882a593Smuzhiyun 	.probe		= of_fsl_spi_probe,
792*4882a593Smuzhiyun 	.remove		= of_fsl_spi_remove,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #ifdef CONFIG_MPC832x_RDB
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun  * XXX XXX XXX
798*4882a593Smuzhiyun  * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
799*4882a593Smuzhiyun  * only. The driver should go away soon, since newer MPC8323E-RDB's device
800*4882a593Smuzhiyun  * tree can work with OpenFirmware driver. But for now we support old trees
801*4882a593Smuzhiyun  * as well.
802*4882a593Smuzhiyun  */
plat_mpc8xxx_spi_probe(struct platform_device * pdev)803*4882a593Smuzhiyun static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct resource *mem;
806*4882a593Smuzhiyun 	int irq;
807*4882a593Smuzhiyun 	struct spi_master *master;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (!dev_get_platdata(&pdev->dev))
810*4882a593Smuzhiyun 		return -EINVAL;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
813*4882a593Smuzhiyun 	if (!mem)
814*4882a593Smuzhiyun 		return -EINVAL;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
817*4882a593Smuzhiyun 	if (irq <= 0)
818*4882a593Smuzhiyun 		return -EINVAL;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	master = fsl_spi_probe(&pdev->dev, mem, irq);
821*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(master);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun 
plat_mpc8xxx_spi_remove(struct platform_device * pdev)824*4882a593Smuzhiyun static int plat_mpc8xxx_spi_remove(struct platform_device *pdev)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	struct spi_master *master = platform_get_drvdata(pdev);
827*4882a593Smuzhiyun 	struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	fsl_spi_cpm_free(mpc8xxx_spi);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	return 0;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun MODULE_ALIAS("platform:mpc8xxx_spi");
835*4882a593Smuzhiyun static struct platform_driver mpc8xxx_spi_driver = {
836*4882a593Smuzhiyun 	.probe = plat_mpc8xxx_spi_probe,
837*4882a593Smuzhiyun 	.remove = plat_mpc8xxx_spi_remove,
838*4882a593Smuzhiyun 	.driver = {
839*4882a593Smuzhiyun 		.name = "mpc8xxx_spi",
840*4882a593Smuzhiyun 	},
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static bool legacy_driver_failed;
844*4882a593Smuzhiyun 
legacy_driver_register(void)845*4882a593Smuzhiyun static void __init legacy_driver_register(void)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
legacy_driver_unregister(void)850*4882a593Smuzhiyun static void __exit legacy_driver_unregister(void)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	if (legacy_driver_failed)
853*4882a593Smuzhiyun 		return;
854*4882a593Smuzhiyun 	platform_driver_unregister(&mpc8xxx_spi_driver);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun #else
legacy_driver_register(void)857*4882a593Smuzhiyun static void __init legacy_driver_register(void) {}
legacy_driver_unregister(void)858*4882a593Smuzhiyun static void __exit legacy_driver_unregister(void) {}
859*4882a593Smuzhiyun #endif /* CONFIG_MPC832x_RDB */
860*4882a593Smuzhiyun 
fsl_spi_init(void)861*4882a593Smuzhiyun static int __init fsl_spi_init(void)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	legacy_driver_register();
864*4882a593Smuzhiyun 	return platform_driver_register(&of_fsl_spi_driver);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun module_init(fsl_spi_init);
867*4882a593Smuzhiyun 
fsl_spi_exit(void)868*4882a593Smuzhiyun static void __exit fsl_spi_exit(void)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	platform_driver_unregister(&of_fsl_spi_driver);
871*4882a593Smuzhiyun 	legacy_driver_unregister();
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun module_exit(fsl_spi_exit);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun MODULE_AUTHOR("Kumar Gala");
876*4882a593Smuzhiyun MODULE_DESCRIPTION("Simple Freescale SPI Driver");
877*4882a593Smuzhiyun MODULE_LICENSE("GPL");
878