1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale eSPI controller driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/fsl_devices.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/mm.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* eSPI Controller registers */
23*4882a593Smuzhiyun #define ESPI_SPMODE 0x00 /* eSPI mode register */
24*4882a593Smuzhiyun #define ESPI_SPIE 0x04 /* eSPI event register */
25*4882a593Smuzhiyun #define ESPI_SPIM 0x08 /* eSPI mask register */
26*4882a593Smuzhiyun #define ESPI_SPCOM 0x0c /* eSPI command register */
27*4882a593Smuzhiyun #define ESPI_SPITF 0x10 /* eSPI transmit FIFO access register*/
28*4882a593Smuzhiyun #define ESPI_SPIRF 0x14 /* eSPI receive FIFO access register*/
29*4882a593Smuzhiyun #define ESPI_SPMODE0 0x20 /* eSPI cs0 mode register */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define ESPI_SPMODEx(x) (ESPI_SPMODE0 + (x) * 4)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* eSPI Controller mode register definitions */
34*4882a593Smuzhiyun #define SPMODE_ENABLE BIT(31)
35*4882a593Smuzhiyun #define SPMODE_LOOP BIT(30)
36*4882a593Smuzhiyun #define SPMODE_TXTHR(x) ((x) << 8)
37*4882a593Smuzhiyun #define SPMODE_RXTHR(x) ((x) << 0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* eSPI Controller CS mode register definitions */
40*4882a593Smuzhiyun #define CSMODE_CI_INACTIVEHIGH BIT(31)
41*4882a593Smuzhiyun #define CSMODE_CP_BEGIN_EDGECLK BIT(30)
42*4882a593Smuzhiyun #define CSMODE_REV BIT(29)
43*4882a593Smuzhiyun #define CSMODE_DIV16 BIT(28)
44*4882a593Smuzhiyun #define CSMODE_PM(x) ((x) << 24)
45*4882a593Smuzhiyun #define CSMODE_POL_1 BIT(20)
46*4882a593Smuzhiyun #define CSMODE_LEN(x) ((x) << 16)
47*4882a593Smuzhiyun #define CSMODE_BEF(x) ((x) << 12)
48*4882a593Smuzhiyun #define CSMODE_AFT(x) ((x) << 8)
49*4882a593Smuzhiyun #define CSMODE_CG(x) ((x) << 3)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define FSL_ESPI_FIFO_SIZE 32
52*4882a593Smuzhiyun #define FSL_ESPI_RXTHR 15
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Default mode/csmode for eSPI controller */
55*4882a593Smuzhiyun #define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(FSL_ESPI_RXTHR))
56*4882a593Smuzhiyun #define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
57*4882a593Smuzhiyun | CSMODE_AFT(0) | CSMODE_CG(1))
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* SPIE register values */
60*4882a593Smuzhiyun #define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
61*4882a593Smuzhiyun #define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
62*4882a593Smuzhiyun #define SPIE_TXE BIT(15) /* TX FIFO empty */
63*4882a593Smuzhiyun #define SPIE_DON BIT(14) /* TX done */
64*4882a593Smuzhiyun #define SPIE_RXT BIT(13) /* RX FIFO threshold */
65*4882a593Smuzhiyun #define SPIE_RXF BIT(12) /* RX FIFO full */
66*4882a593Smuzhiyun #define SPIE_TXT BIT(11) /* TX FIFO threshold*/
67*4882a593Smuzhiyun #define SPIE_RNE BIT(9) /* RX FIFO not empty */
68*4882a593Smuzhiyun #define SPIE_TNF BIT(8) /* TX FIFO not full */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* SPIM register values */
71*4882a593Smuzhiyun #define SPIM_TXE BIT(15) /* TX FIFO empty */
72*4882a593Smuzhiyun #define SPIM_DON BIT(14) /* TX done */
73*4882a593Smuzhiyun #define SPIM_RXT BIT(13) /* RX FIFO threshold */
74*4882a593Smuzhiyun #define SPIM_RXF BIT(12) /* RX FIFO full */
75*4882a593Smuzhiyun #define SPIM_TXT BIT(11) /* TX FIFO threshold*/
76*4882a593Smuzhiyun #define SPIM_RNE BIT(9) /* RX FIFO not empty */
77*4882a593Smuzhiyun #define SPIM_TNF BIT(8) /* TX FIFO not full */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* SPCOM register values */
80*4882a593Smuzhiyun #define SPCOM_CS(x) ((x) << 30)
81*4882a593Smuzhiyun #define SPCOM_DO BIT(28) /* Dual output */
82*4882a593Smuzhiyun #define SPCOM_TO BIT(27) /* TX only */
83*4882a593Smuzhiyun #define SPCOM_RXSKIP(x) ((x) << 16)
84*4882a593Smuzhiyun #define SPCOM_TRANLEN(x) ((x) << 0)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define AUTOSUSPEND_TIMEOUT 2000
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct fsl_espi {
91*4882a593Smuzhiyun struct device *dev;
92*4882a593Smuzhiyun void __iomem *reg_base;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct list_head *m_transfers;
95*4882a593Smuzhiyun struct spi_transfer *tx_t;
96*4882a593Smuzhiyun unsigned int tx_pos;
97*4882a593Smuzhiyun bool tx_done;
98*4882a593Smuzhiyun struct spi_transfer *rx_t;
99*4882a593Smuzhiyun unsigned int rx_pos;
100*4882a593Smuzhiyun bool rx_done;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun bool swab;
103*4882a593Smuzhiyun unsigned int rxskip;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun spinlock_t lock;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun u32 spibrg; /* SPIBRG input clock */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct completion done;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun struct fsl_espi_cs {
113*4882a593Smuzhiyun u32 hw_mode;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
fsl_espi_read_reg(struct fsl_espi * espi,int offset)116*4882a593Smuzhiyun static inline u32 fsl_espi_read_reg(struct fsl_espi *espi, int offset)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun return ioread32be(espi->reg_base + offset);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
fsl_espi_read_reg16(struct fsl_espi * espi,int offset)121*4882a593Smuzhiyun static inline u16 fsl_espi_read_reg16(struct fsl_espi *espi, int offset)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return ioread16be(espi->reg_base + offset);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
fsl_espi_read_reg8(struct fsl_espi * espi,int offset)126*4882a593Smuzhiyun static inline u8 fsl_espi_read_reg8(struct fsl_espi *espi, int offset)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun return ioread8(espi->reg_base + offset);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
fsl_espi_write_reg(struct fsl_espi * espi,int offset,u32 val)131*4882a593Smuzhiyun static inline void fsl_espi_write_reg(struct fsl_espi *espi, int offset,
132*4882a593Smuzhiyun u32 val)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun iowrite32be(val, espi->reg_base + offset);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
fsl_espi_write_reg16(struct fsl_espi * espi,int offset,u16 val)137*4882a593Smuzhiyun static inline void fsl_espi_write_reg16(struct fsl_espi *espi, int offset,
138*4882a593Smuzhiyun u16 val)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun iowrite16be(val, espi->reg_base + offset);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
fsl_espi_write_reg8(struct fsl_espi * espi,int offset,u8 val)143*4882a593Smuzhiyun static inline void fsl_espi_write_reg8(struct fsl_espi *espi, int offset,
144*4882a593Smuzhiyun u8 val)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun iowrite8(val, espi->reg_base + offset);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
fsl_espi_check_message(struct spi_message * m)149*4882a593Smuzhiyun static int fsl_espi_check_message(struct spi_message *m)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(m->spi->master);
152*4882a593Smuzhiyun struct spi_transfer *t, *first;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (m->frame_length > SPCOM_TRANLEN_MAX) {
155*4882a593Smuzhiyun dev_err(espi->dev, "message too long, size is %u bytes\n",
156*4882a593Smuzhiyun m->frame_length);
157*4882a593Smuzhiyun return -EMSGSIZE;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun first = list_first_entry(&m->transfers, struct spi_transfer,
161*4882a593Smuzhiyun transfer_list);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun list_for_each_entry(t, &m->transfers, transfer_list) {
164*4882a593Smuzhiyun if (first->bits_per_word != t->bits_per_word ||
165*4882a593Smuzhiyun first->speed_hz != t->speed_hz) {
166*4882a593Smuzhiyun dev_err(espi->dev, "bits_per_word/speed_hz should be the same for all transfers\n");
167*4882a593Smuzhiyun return -EINVAL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* ESPI supports MSB-first transfers for word size 8 / 16 only */
172*4882a593Smuzhiyun if (!(m->spi->mode & SPI_LSB_FIRST) && first->bits_per_word != 8 &&
173*4882a593Smuzhiyun first->bits_per_word != 16) {
174*4882a593Smuzhiyun dev_err(espi->dev,
175*4882a593Smuzhiyun "MSB-first transfer not supported for wordsize %u\n",
176*4882a593Smuzhiyun first->bits_per_word);
177*4882a593Smuzhiyun return -EINVAL;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
fsl_espi_check_rxskip_mode(struct spi_message * m)183*4882a593Smuzhiyun static unsigned int fsl_espi_check_rxskip_mode(struct spi_message *m)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct spi_transfer *t;
186*4882a593Smuzhiyun unsigned int i = 0, rxskip = 0;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * prerequisites for ESPI rxskip mode:
190*4882a593Smuzhiyun * - message has two transfers
191*4882a593Smuzhiyun * - first transfer is a write and second is a read
192*4882a593Smuzhiyun *
193*4882a593Smuzhiyun * In addition the current low-level transfer mechanism requires
194*4882a593Smuzhiyun * that the rxskip bytes fit into the TX FIFO. Else the transfer
195*4882a593Smuzhiyun * would hang because after the first FSL_ESPI_FIFO_SIZE bytes
196*4882a593Smuzhiyun * the TX FIFO isn't re-filled.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun list_for_each_entry(t, &m->transfers, transfer_list) {
199*4882a593Smuzhiyun if (i == 0) {
200*4882a593Smuzhiyun if (!t->tx_buf || t->rx_buf ||
201*4882a593Smuzhiyun t->len > FSL_ESPI_FIFO_SIZE)
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun rxskip = t->len;
204*4882a593Smuzhiyun } else if (i == 1) {
205*4882a593Smuzhiyun if (t->tx_buf || !t->rx_buf)
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun i++;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return i == 2 ? rxskip : 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
fsl_espi_fill_tx_fifo(struct fsl_espi * espi,u32 events)214*4882a593Smuzhiyun static void fsl_espi_fill_tx_fifo(struct fsl_espi *espi, u32 events)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun u32 tx_fifo_avail;
217*4882a593Smuzhiyun unsigned int tx_left;
218*4882a593Smuzhiyun const void *tx_buf;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* if events is zero transfer has not started and tx fifo is empty */
221*4882a593Smuzhiyun tx_fifo_avail = events ? SPIE_TXCNT(events) : FSL_ESPI_FIFO_SIZE;
222*4882a593Smuzhiyun start:
223*4882a593Smuzhiyun tx_left = espi->tx_t->len - espi->tx_pos;
224*4882a593Smuzhiyun tx_buf = espi->tx_t->tx_buf;
225*4882a593Smuzhiyun while (tx_fifo_avail >= min(4U, tx_left) && tx_left) {
226*4882a593Smuzhiyun if (tx_left >= 4) {
227*4882a593Smuzhiyun if (!tx_buf)
228*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPITF, 0);
229*4882a593Smuzhiyun else if (espi->swab)
230*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPITF,
231*4882a593Smuzhiyun swahb32p(tx_buf + espi->tx_pos));
232*4882a593Smuzhiyun else
233*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPITF,
234*4882a593Smuzhiyun *(u32 *)(tx_buf + espi->tx_pos));
235*4882a593Smuzhiyun espi->tx_pos += 4;
236*4882a593Smuzhiyun tx_left -= 4;
237*4882a593Smuzhiyun tx_fifo_avail -= 4;
238*4882a593Smuzhiyun } else if (tx_left >= 2 && tx_buf && espi->swab) {
239*4882a593Smuzhiyun fsl_espi_write_reg16(espi, ESPI_SPITF,
240*4882a593Smuzhiyun swab16p(tx_buf + espi->tx_pos));
241*4882a593Smuzhiyun espi->tx_pos += 2;
242*4882a593Smuzhiyun tx_left -= 2;
243*4882a593Smuzhiyun tx_fifo_avail -= 2;
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun if (!tx_buf)
246*4882a593Smuzhiyun fsl_espi_write_reg8(espi, ESPI_SPITF, 0);
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun fsl_espi_write_reg8(espi, ESPI_SPITF,
249*4882a593Smuzhiyun *(u8 *)(tx_buf + espi->tx_pos));
250*4882a593Smuzhiyun espi->tx_pos += 1;
251*4882a593Smuzhiyun tx_left -= 1;
252*4882a593Smuzhiyun tx_fifo_avail -= 1;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (!tx_left) {
257*4882a593Smuzhiyun /* Last transfer finished, in rxskip mode only one is needed */
258*4882a593Smuzhiyun if (list_is_last(&espi->tx_t->transfer_list,
259*4882a593Smuzhiyun espi->m_transfers) || espi->rxskip) {
260*4882a593Smuzhiyun espi->tx_done = true;
261*4882a593Smuzhiyun return;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun espi->tx_t = list_next_entry(espi->tx_t, transfer_list);
264*4882a593Smuzhiyun espi->tx_pos = 0;
265*4882a593Smuzhiyun /* continue with next transfer if tx fifo is not full */
266*4882a593Smuzhiyun if (tx_fifo_avail)
267*4882a593Smuzhiyun goto start;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
fsl_espi_read_rx_fifo(struct fsl_espi * espi,u32 events)271*4882a593Smuzhiyun static void fsl_espi_read_rx_fifo(struct fsl_espi *espi, u32 events)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun u32 rx_fifo_avail = SPIE_RXCNT(events);
274*4882a593Smuzhiyun unsigned int rx_left;
275*4882a593Smuzhiyun void *rx_buf;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun start:
278*4882a593Smuzhiyun rx_left = espi->rx_t->len - espi->rx_pos;
279*4882a593Smuzhiyun rx_buf = espi->rx_t->rx_buf;
280*4882a593Smuzhiyun while (rx_fifo_avail >= min(4U, rx_left) && rx_left) {
281*4882a593Smuzhiyun if (rx_left >= 4) {
282*4882a593Smuzhiyun u32 val = fsl_espi_read_reg(espi, ESPI_SPIRF);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (rx_buf && espi->swab)
285*4882a593Smuzhiyun *(u32 *)(rx_buf + espi->rx_pos) = swahb32(val);
286*4882a593Smuzhiyun else if (rx_buf)
287*4882a593Smuzhiyun *(u32 *)(rx_buf + espi->rx_pos) = val;
288*4882a593Smuzhiyun espi->rx_pos += 4;
289*4882a593Smuzhiyun rx_left -= 4;
290*4882a593Smuzhiyun rx_fifo_avail -= 4;
291*4882a593Smuzhiyun } else if (rx_left >= 2 && rx_buf && espi->swab) {
292*4882a593Smuzhiyun u16 val = fsl_espi_read_reg16(espi, ESPI_SPIRF);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun *(u16 *)(rx_buf + espi->rx_pos) = swab16(val);
295*4882a593Smuzhiyun espi->rx_pos += 2;
296*4882a593Smuzhiyun rx_left -= 2;
297*4882a593Smuzhiyun rx_fifo_avail -= 2;
298*4882a593Smuzhiyun } else {
299*4882a593Smuzhiyun u8 val = fsl_espi_read_reg8(espi, ESPI_SPIRF);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (rx_buf)
302*4882a593Smuzhiyun *(u8 *)(rx_buf + espi->rx_pos) = val;
303*4882a593Smuzhiyun espi->rx_pos += 1;
304*4882a593Smuzhiyun rx_left -= 1;
305*4882a593Smuzhiyun rx_fifo_avail -= 1;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!rx_left) {
310*4882a593Smuzhiyun if (list_is_last(&espi->rx_t->transfer_list,
311*4882a593Smuzhiyun espi->m_transfers)) {
312*4882a593Smuzhiyun espi->rx_done = true;
313*4882a593Smuzhiyun return;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun espi->rx_t = list_next_entry(espi->rx_t, transfer_list);
316*4882a593Smuzhiyun espi->rx_pos = 0;
317*4882a593Smuzhiyun /* continue with next transfer if rx fifo is not empty */
318*4882a593Smuzhiyun if (rx_fifo_avail)
319*4882a593Smuzhiyun goto start;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
fsl_espi_setup_transfer(struct spi_device * spi,struct spi_transfer * t)323*4882a593Smuzhiyun static void fsl_espi_setup_transfer(struct spi_device *spi,
324*4882a593Smuzhiyun struct spi_transfer *t)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(spi->master);
327*4882a593Smuzhiyun int bits_per_word = t ? t->bits_per_word : spi->bits_per_word;
328*4882a593Smuzhiyun u32 pm, hz = t ? t->speed_hz : spi->max_speed_hz;
329*4882a593Smuzhiyun struct fsl_espi_cs *cs = spi_get_ctldata(spi);
330*4882a593Smuzhiyun u32 hw_mode_old = cs->hw_mode;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* mask out bits we are going to set */
333*4882a593Smuzhiyun cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun pm = DIV_ROUND_UP(espi->spibrg, hz * 4) - 1;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (pm > 15) {
340*4882a593Smuzhiyun cs->hw_mode |= CSMODE_DIV16;
341*4882a593Smuzhiyun pm = DIV_ROUND_UP(espi->spibrg, hz * 16 * 4) - 1;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun cs->hw_mode |= CSMODE_PM(pm);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* don't write the mode register if the mode doesn't change */
347*4882a593Smuzhiyun if (cs->hw_mode != hw_mode_old)
348*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODEx(spi->chip_select),
349*4882a593Smuzhiyun cs->hw_mode);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
fsl_espi_bufs(struct spi_device * spi,struct spi_transfer * t)352*4882a593Smuzhiyun static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(spi->master);
355*4882a593Smuzhiyun unsigned int rx_len = t->len;
356*4882a593Smuzhiyun u32 mask, spcom;
357*4882a593Smuzhiyun int ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun reinit_completion(&espi->done);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
362*4882a593Smuzhiyun spcom = SPCOM_CS(spi->chip_select);
363*4882a593Smuzhiyun spcom |= SPCOM_TRANLEN(t->len - 1);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* configure RXSKIP mode */
366*4882a593Smuzhiyun if (espi->rxskip) {
367*4882a593Smuzhiyun spcom |= SPCOM_RXSKIP(espi->rxskip);
368*4882a593Smuzhiyun rx_len = t->len - espi->rxskip;
369*4882a593Smuzhiyun if (t->rx_nbits == SPI_NBITS_DUAL)
370*4882a593Smuzhiyun spcom |= SPCOM_DO;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPCOM, spcom);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* enable interrupts */
376*4882a593Smuzhiyun mask = SPIM_DON;
377*4882a593Smuzhiyun if (rx_len > FSL_ESPI_FIFO_SIZE)
378*4882a593Smuzhiyun mask |= SPIM_RXT;
379*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPIM, mask);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Prevent filling the fifo from getting interrupted */
382*4882a593Smuzhiyun spin_lock_irq(&espi->lock);
383*4882a593Smuzhiyun fsl_espi_fill_tx_fifo(espi, 0);
384*4882a593Smuzhiyun spin_unlock_irq(&espi->lock);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
387*4882a593Smuzhiyun ret = wait_for_completion_timeout(&espi->done, 2 * HZ);
388*4882a593Smuzhiyun if (ret == 0)
389*4882a593Smuzhiyun dev_err(espi->dev, "Transfer timed out!\n");
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* disable rx ints */
392*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPIM, 0);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return ret == 0 ? -ETIMEDOUT : 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
fsl_espi_trans(struct spi_message * m,struct spi_transfer * trans)397*4882a593Smuzhiyun static int fsl_espi_trans(struct spi_message *m, struct spi_transfer *trans)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(m->spi->master);
400*4882a593Smuzhiyun struct spi_device *spi = m->spi;
401*4882a593Smuzhiyun int ret;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* In case of LSB-first and bits_per_word > 8 byte-swap all words */
404*4882a593Smuzhiyun espi->swab = spi->mode & SPI_LSB_FIRST && trans->bits_per_word > 8;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun espi->m_transfers = &m->transfers;
407*4882a593Smuzhiyun espi->tx_t = list_first_entry(&m->transfers, struct spi_transfer,
408*4882a593Smuzhiyun transfer_list);
409*4882a593Smuzhiyun espi->tx_pos = 0;
410*4882a593Smuzhiyun espi->tx_done = false;
411*4882a593Smuzhiyun espi->rx_t = list_first_entry(&m->transfers, struct spi_transfer,
412*4882a593Smuzhiyun transfer_list);
413*4882a593Smuzhiyun espi->rx_pos = 0;
414*4882a593Smuzhiyun espi->rx_done = false;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun espi->rxskip = fsl_espi_check_rxskip_mode(m);
417*4882a593Smuzhiyun if (trans->rx_nbits == SPI_NBITS_DUAL && !espi->rxskip) {
418*4882a593Smuzhiyun dev_err(espi->dev, "Dual output mode requires RXSKIP mode!\n");
419*4882a593Smuzhiyun return -EINVAL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* In RXSKIP mode skip first transfer for reads */
423*4882a593Smuzhiyun if (espi->rxskip)
424*4882a593Smuzhiyun espi->rx_t = list_next_entry(espi->rx_t, transfer_list);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun fsl_espi_setup_transfer(spi, trans);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = fsl_espi_bufs(spi, trans);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun spi_transfer_delay_exec(trans);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
fsl_espi_do_one_msg(struct spi_master * master,struct spi_message * m)435*4882a593Smuzhiyun static int fsl_espi_do_one_msg(struct spi_master *master,
436*4882a593Smuzhiyun struct spi_message *m)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun unsigned int delay_usecs = 0, rx_nbits = 0;
439*4882a593Smuzhiyun unsigned int delay_nsecs = 0, delay_nsecs1 = 0;
440*4882a593Smuzhiyun struct spi_transfer *t, trans = {};
441*4882a593Smuzhiyun int ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = fsl_espi_check_message(m);
444*4882a593Smuzhiyun if (ret)
445*4882a593Smuzhiyun goto out;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun list_for_each_entry(t, &m->transfers, transfer_list) {
448*4882a593Smuzhiyun if (t->delay_usecs) {
449*4882a593Smuzhiyun if (t->delay_usecs > delay_usecs) {
450*4882a593Smuzhiyun delay_usecs = t->delay_usecs;
451*4882a593Smuzhiyun delay_nsecs = delay_usecs * 1000;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun delay_nsecs1 = spi_delay_to_ns(&t->delay, t);
455*4882a593Smuzhiyun if (delay_nsecs1 > delay_nsecs)
456*4882a593Smuzhiyun delay_nsecs = delay_nsecs1;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun if (t->rx_nbits > rx_nbits)
459*4882a593Smuzhiyun rx_nbits = t->rx_nbits;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun t = list_first_entry(&m->transfers, struct spi_transfer,
463*4882a593Smuzhiyun transfer_list);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun trans.len = m->frame_length;
466*4882a593Smuzhiyun trans.speed_hz = t->speed_hz;
467*4882a593Smuzhiyun trans.bits_per_word = t->bits_per_word;
468*4882a593Smuzhiyun trans.delay.value = delay_nsecs;
469*4882a593Smuzhiyun trans.delay.unit = SPI_DELAY_UNIT_NSECS;
470*4882a593Smuzhiyun trans.rx_nbits = rx_nbits;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (trans.len)
473*4882a593Smuzhiyun ret = fsl_espi_trans(m, &trans);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun m->actual_length = ret ? 0 : trans.len;
476*4882a593Smuzhiyun out:
477*4882a593Smuzhiyun if (m->status == -EINPROGRESS)
478*4882a593Smuzhiyun m->status = ret;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun spi_finalize_current_message(master);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
fsl_espi_setup(struct spi_device * spi)485*4882a593Smuzhiyun static int fsl_espi_setup(struct spi_device *spi)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct fsl_espi *espi;
488*4882a593Smuzhiyun u32 loop_mode;
489*4882a593Smuzhiyun struct fsl_espi_cs *cs = spi_get_ctldata(spi);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (!cs) {
492*4882a593Smuzhiyun cs = kzalloc(sizeof(*cs), GFP_KERNEL);
493*4882a593Smuzhiyun if (!cs)
494*4882a593Smuzhiyun return -ENOMEM;
495*4882a593Smuzhiyun spi_set_ctldata(spi, cs);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun espi = spi_master_get_devdata(spi->master);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun pm_runtime_get_sync(espi->dev);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun cs->hw_mode = fsl_espi_read_reg(espi, ESPI_SPMODEx(spi->chip_select));
503*4882a593Smuzhiyun /* mask out bits we are going to set */
504*4882a593Smuzhiyun cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
505*4882a593Smuzhiyun | CSMODE_REV);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
508*4882a593Smuzhiyun cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
509*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
510*4882a593Smuzhiyun cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
511*4882a593Smuzhiyun if (!(spi->mode & SPI_LSB_FIRST))
512*4882a593Smuzhiyun cs->hw_mode |= CSMODE_REV;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Handle the loop mode */
515*4882a593Smuzhiyun loop_mode = fsl_espi_read_reg(espi, ESPI_SPMODE);
516*4882a593Smuzhiyun loop_mode &= ~SPMODE_LOOP;
517*4882a593Smuzhiyun if (spi->mode & SPI_LOOP)
518*4882a593Smuzhiyun loop_mode |= SPMODE_LOOP;
519*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODE, loop_mode);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun fsl_espi_setup_transfer(spi, NULL);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun pm_runtime_mark_last_busy(espi->dev);
524*4882a593Smuzhiyun pm_runtime_put_autosuspend(espi->dev);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
fsl_espi_cleanup(struct spi_device * spi)529*4882a593Smuzhiyun static void fsl_espi_cleanup(struct spi_device *spi)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct fsl_espi_cs *cs = spi_get_ctldata(spi);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun kfree(cs);
534*4882a593Smuzhiyun spi_set_ctldata(spi, NULL);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
fsl_espi_cpu_irq(struct fsl_espi * espi,u32 events)537*4882a593Smuzhiyun static void fsl_espi_cpu_irq(struct fsl_espi *espi, u32 events)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun if (!espi->rx_done)
540*4882a593Smuzhiyun fsl_espi_read_rx_fifo(espi, events);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (!espi->tx_done)
543*4882a593Smuzhiyun fsl_espi_fill_tx_fifo(espi, events);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (!espi->tx_done || !espi->rx_done)
546*4882a593Smuzhiyun return;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* we're done, but check for errors before returning */
549*4882a593Smuzhiyun events = fsl_espi_read_reg(espi, ESPI_SPIE);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (!(events & SPIE_DON))
552*4882a593Smuzhiyun dev_err(espi->dev,
553*4882a593Smuzhiyun "Transfer done but SPIE_DON isn't set!\n");
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (SPIE_RXCNT(events) || SPIE_TXCNT(events) != FSL_ESPI_FIFO_SIZE) {
556*4882a593Smuzhiyun dev_err(espi->dev, "Transfer done but rx/tx fifo's aren't empty!\n");
557*4882a593Smuzhiyun dev_err(espi->dev, "SPIE_RXCNT = %d, SPIE_TXCNT = %d\n",
558*4882a593Smuzhiyun SPIE_RXCNT(events), SPIE_TXCNT(events));
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun complete(&espi->done);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
fsl_espi_irq(s32 irq,void * context_data)564*4882a593Smuzhiyun static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct fsl_espi *espi = context_data;
567*4882a593Smuzhiyun u32 events, mask;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun spin_lock(&espi->lock);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Get interrupt events(tx/rx) */
572*4882a593Smuzhiyun events = fsl_espi_read_reg(espi, ESPI_SPIE);
573*4882a593Smuzhiyun mask = fsl_espi_read_reg(espi, ESPI_SPIM);
574*4882a593Smuzhiyun if (!(events & mask)) {
575*4882a593Smuzhiyun spin_unlock(&espi->lock);
576*4882a593Smuzhiyun return IRQ_NONE;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun dev_vdbg(espi->dev, "%s: events %x\n", __func__, events);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun fsl_espi_cpu_irq(espi, events);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Clear the events */
584*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPIE, events);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun spin_unlock(&espi->lock);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun return IRQ_HANDLED;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun #ifdef CONFIG_PM
fsl_espi_runtime_suspend(struct device * dev)592*4882a593Smuzhiyun static int fsl_espi_runtime_suspend(struct device *dev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
595*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(master);
596*4882a593Smuzhiyun u32 regval;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun regval = fsl_espi_read_reg(espi, ESPI_SPMODE);
599*4882a593Smuzhiyun regval &= ~SPMODE_ENABLE;
600*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODE, regval);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
fsl_espi_runtime_resume(struct device * dev)605*4882a593Smuzhiyun static int fsl_espi_runtime_resume(struct device *dev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
608*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(master);
609*4882a593Smuzhiyun u32 regval;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun regval = fsl_espi_read_reg(espi, ESPI_SPMODE);
612*4882a593Smuzhiyun regval |= SPMODE_ENABLE;
613*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODE, regval);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun
fsl_espi_max_message_size(struct spi_device * spi)619*4882a593Smuzhiyun static size_t fsl_espi_max_message_size(struct spi_device *spi)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun return SPCOM_TRANLEN_MAX;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
fsl_espi_init_regs(struct device * dev,bool initial)624*4882a593Smuzhiyun static void fsl_espi_init_regs(struct device *dev, bool initial)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
627*4882a593Smuzhiyun struct fsl_espi *espi = spi_master_get_devdata(master);
628*4882a593Smuzhiyun struct device_node *nc;
629*4882a593Smuzhiyun u32 csmode, cs, prop;
630*4882a593Smuzhiyun int ret;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* SPI controller initializations */
633*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODE, 0);
634*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPIM, 0);
635*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPCOM, 0);
636*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPIE, 0xffffffff);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Init eSPI CS mode register */
639*4882a593Smuzhiyun for_each_available_child_of_node(master->dev.of_node, nc) {
640*4882a593Smuzhiyun /* get chip select */
641*4882a593Smuzhiyun ret = of_property_read_u32(nc, "reg", &cs);
642*4882a593Smuzhiyun if (ret || cs >= master->num_chipselect)
643*4882a593Smuzhiyun continue;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun csmode = CSMODE_INIT_VAL;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* check if CSBEF is set in device tree */
648*4882a593Smuzhiyun ret = of_property_read_u32(nc, "fsl,csbef", &prop);
649*4882a593Smuzhiyun if (!ret) {
650*4882a593Smuzhiyun csmode &= ~(CSMODE_BEF(0xf));
651*4882a593Smuzhiyun csmode |= CSMODE_BEF(prop);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* check if CSAFT is set in device tree */
655*4882a593Smuzhiyun ret = of_property_read_u32(nc, "fsl,csaft", &prop);
656*4882a593Smuzhiyun if (!ret) {
657*4882a593Smuzhiyun csmode &= ~(CSMODE_AFT(0xf));
658*4882a593Smuzhiyun csmode |= CSMODE_AFT(prop);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODEx(cs), csmode);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (initial)
664*4882a593Smuzhiyun dev_info(dev, "cs=%u, init_csmode=0x%x\n", cs, csmode);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* Enable SPI interface */
668*4882a593Smuzhiyun fsl_espi_write_reg(espi, ESPI_SPMODE, SPMODE_INIT_VAL | SPMODE_ENABLE);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
fsl_espi_probe(struct device * dev,struct resource * mem,unsigned int irq,unsigned int num_cs)671*4882a593Smuzhiyun static int fsl_espi_probe(struct device *dev, struct resource *mem,
672*4882a593Smuzhiyun unsigned int irq, unsigned int num_cs)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun struct spi_master *master;
675*4882a593Smuzhiyun struct fsl_espi *espi;
676*4882a593Smuzhiyun int ret;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun master = spi_alloc_master(dev, sizeof(struct fsl_espi));
679*4882a593Smuzhiyun if (!master)
680*4882a593Smuzhiyun return -ENOMEM;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun dev_set_drvdata(dev, master);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun master->mode_bits = SPI_RX_DUAL | SPI_CPOL | SPI_CPHA | SPI_CS_HIGH |
685*4882a593Smuzhiyun SPI_LSB_FIRST | SPI_LOOP;
686*4882a593Smuzhiyun master->dev.of_node = dev->of_node;
687*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
688*4882a593Smuzhiyun master->setup = fsl_espi_setup;
689*4882a593Smuzhiyun master->cleanup = fsl_espi_cleanup;
690*4882a593Smuzhiyun master->transfer_one_message = fsl_espi_do_one_msg;
691*4882a593Smuzhiyun master->auto_runtime_pm = true;
692*4882a593Smuzhiyun master->max_message_size = fsl_espi_max_message_size;
693*4882a593Smuzhiyun master->num_chipselect = num_cs;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun espi = spi_master_get_devdata(master);
696*4882a593Smuzhiyun spin_lock_init(&espi->lock);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun espi->dev = dev;
699*4882a593Smuzhiyun espi->spibrg = fsl_get_sys_freq();
700*4882a593Smuzhiyun if (espi->spibrg == -1) {
701*4882a593Smuzhiyun dev_err(dev, "Can't get sys frequency!\n");
702*4882a593Smuzhiyun ret = -EINVAL;
703*4882a593Smuzhiyun goto err_probe;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun /* determined by clock divider fields DIV16/PM in register SPMODEx */
706*4882a593Smuzhiyun master->min_speed_hz = DIV_ROUND_UP(espi->spibrg, 4 * 16 * 16);
707*4882a593Smuzhiyun master->max_speed_hz = DIV_ROUND_UP(espi->spibrg, 4);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun init_completion(&espi->done);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun espi->reg_base = devm_ioremap_resource(dev, mem);
712*4882a593Smuzhiyun if (IS_ERR(espi->reg_base)) {
713*4882a593Smuzhiyun ret = PTR_ERR(espi->reg_base);
714*4882a593Smuzhiyun goto err_probe;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Register for SPI Interrupt */
718*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, fsl_espi_irq, 0, "fsl_espi", espi);
719*4882a593Smuzhiyun if (ret)
720*4882a593Smuzhiyun goto err_probe;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun fsl_espi_init_regs(dev, true);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
725*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
726*4882a593Smuzhiyun pm_runtime_set_active(dev);
727*4882a593Smuzhiyun pm_runtime_enable(dev);
728*4882a593Smuzhiyun pm_runtime_get_sync(dev);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun ret = devm_spi_register_master(dev, master);
731*4882a593Smuzhiyun if (ret < 0)
732*4882a593Smuzhiyun goto err_pm;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun dev_info(dev, "irq = %u\n", irq);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
737*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun return 0;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun err_pm:
742*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
743*4882a593Smuzhiyun pm_runtime_disable(dev);
744*4882a593Smuzhiyun pm_runtime_set_suspended(dev);
745*4882a593Smuzhiyun err_probe:
746*4882a593Smuzhiyun spi_master_put(master);
747*4882a593Smuzhiyun return ret;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
of_fsl_espi_get_chipselects(struct device * dev)750*4882a593Smuzhiyun static int of_fsl_espi_get_chipselects(struct device *dev)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun struct device_node *np = dev->of_node;
753*4882a593Smuzhiyun u32 num_cs;
754*4882a593Smuzhiyun int ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,espi-num-chipselects", &num_cs);
757*4882a593Smuzhiyun if (ret) {
758*4882a593Smuzhiyun dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
759*4882a593Smuzhiyun return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun return num_cs;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
of_fsl_espi_probe(struct platform_device * ofdev)765*4882a593Smuzhiyun static int of_fsl_espi_probe(struct platform_device *ofdev)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct device *dev = &ofdev->dev;
768*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
769*4882a593Smuzhiyun struct resource mem;
770*4882a593Smuzhiyun unsigned int irq, num_cs;
771*4882a593Smuzhiyun int ret;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (of_property_read_bool(np, "mode")) {
774*4882a593Smuzhiyun dev_err(dev, "mode property is not supported on ESPI!\n");
775*4882a593Smuzhiyun return -EINVAL;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun num_cs = of_fsl_espi_get_chipselects(dev);
779*4882a593Smuzhiyun if (!num_cs)
780*4882a593Smuzhiyun return -EINVAL;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = of_address_to_resource(np, 0, &mem);
783*4882a593Smuzhiyun if (ret)
784*4882a593Smuzhiyun return ret;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
787*4882a593Smuzhiyun if (!irq)
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return fsl_espi_probe(dev, &mem, irq, num_cs);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
of_fsl_espi_remove(struct platform_device * dev)793*4882a593Smuzhiyun static int of_fsl_espi_remove(struct platform_device *dev)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun pm_runtime_disable(&dev->dev);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
of_fsl_espi_suspend(struct device * dev)801*4882a593Smuzhiyun static int of_fsl_espi_suspend(struct device *dev)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
804*4882a593Smuzhiyun int ret;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun ret = spi_master_suspend(master);
807*4882a593Smuzhiyun if (ret)
808*4882a593Smuzhiyun return ret;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return pm_runtime_force_suspend(dev);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
of_fsl_espi_resume(struct device * dev)813*4882a593Smuzhiyun static int of_fsl_espi_resume(struct device *dev)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
816*4882a593Smuzhiyun int ret;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun fsl_espi_init_regs(dev, false);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun ret = pm_runtime_force_resume(dev);
821*4882a593Smuzhiyun if (ret < 0)
822*4882a593Smuzhiyun return ret;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun return spi_master_resume(master);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const struct dev_pm_ops espi_pm = {
829*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
830*4882a593Smuzhiyun fsl_espi_runtime_resume, NULL)
831*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun static const struct of_device_id of_fsl_espi_match[] = {
835*4882a593Smuzhiyun { .compatible = "fsl,mpc8536-espi" },
836*4882a593Smuzhiyun {}
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static struct platform_driver fsl_espi_driver = {
841*4882a593Smuzhiyun .driver = {
842*4882a593Smuzhiyun .name = "fsl_espi",
843*4882a593Smuzhiyun .of_match_table = of_fsl_espi_match,
844*4882a593Smuzhiyun .pm = &espi_pm,
845*4882a593Smuzhiyun },
846*4882a593Smuzhiyun .probe = of_fsl_espi_probe,
847*4882a593Smuzhiyun .remove = of_fsl_espi_remove,
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun module_platform_driver(fsl_espi_driver);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun MODULE_AUTHOR("Mingkai Hu");
852*4882a593Smuzhiyun MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
853*4882a593Smuzhiyun MODULE_LICENSE("GPL");
854